# CIM-Based Parallel Fully FFNN Surface Code High-Level Decoder for Quantum Error Correction

Hao Wang<sup>1\*</sup>, Erjia Xiao<sup>1\*</sup>, Songhuan He<sup>2</sup>, Zhongyi Ni<sup>1</sup>, Lingfeng Zhang<sup>1</sup>, Xiaokun Zhan<sup>3</sup>, Yifei Cui<sup>2</sup>, Jinguo Liu<sup>1</sup>, Cheng Wang<sup>2+</sup>, Zhongrui Wang<sup>4+</sup>, Renjing Xu<sup>1+</sup>

<sup>1</sup>Hong Kong University of Science and Technology (Guangzhou), <sup>2</sup>University of Electronic Science and Technology of China, <sup>3</sup>Harbin Institute of Technology, <sup>4</sup>Southern University of Science and Technology wangch87@uestc.edu.cn; wangzr@sustech.edu.cn; renjingxu@hkust-gz.edu.cn

Abstract—In all types of surface code decoders, fully neural network-based high-level decoders offer decoding thresholds that surpass decoder-Minimum Weight Perfect Matching (MWPM), and exhibit strong scalability, making them one of the ideal solutions for addressing surface code challenges. However, current fully neural network-based high-level decoders can only operate serially and do not meet the current latency requirements (below 440 ns). To address these challenges, we first propose a parallel fully feedforward neural network (FFNN) high-level surface code decoder, and comprehensively measure its decoding performance on a computing-in-memory (CIM) hardware simulation platform. With the currently available hardware specifications, our work achieves a decoding threshold of 14.22%, and achieves high pseudo-thresholds of 10.4%, 11.3%, 12%, and 11.6% with decoding latencies of 197.03 ns, 234.87 ns, 243.73 ns, and 251.65 ns for distances of 3, 5, 7 and 9, respectively.

Index Terms—Surface code, quantum error correction, decoder, compute in memory

## I. INTRODUCTION

Quantum computing holds significant promise as a solution to complex problems that classical computers struggle to solve. Unfortunately, qubits are extremely sensitive to their environment, making them prone to decoherence, which can lead to the loss of stored information [1]. To counter this, quantum error correction (QEC) is essential. QEC involves two critical steps: encoding and decoding. Among all error correction codes, surface code [2] stands out due to it being easy to implement on physical platforms.

Several decoders, such as Union Find (UF) [3], Look-Up Table (LUT) [4], Neural Network (NN) [5]–[8], MWPM [9], and modified MWPM [10] [11], have been employed for surface code decoding. Among all decoders, NN-based decoders have garnered considerable attention due to their potential to surpass MWPM in terms of decoding performance and scalability. NN-based decoders can be categorized into two types: low-level decoders (containing a single neural network module) and high-level decoders (comprising a simple decoder and a classifier module, as shown in fig.1) [1]. Compared to low-level decoders, the two modules in high-level decoders exhibit lower computational complexity and operate in parallel, thereby demonstrating superior decoding thresholds and reduced decoding latency. However, current NN-based approaches have not



Fig. 1. Decoding distance-5 surface codes using high-level decoders.

yet demonstrated acceptable decoding latencies (below 440 ns) on hardware platforms.

To address this challenge, we propose a novel fully-parallel FFNN high-level decoder. Our decoder achieves high decoding thresholds (14.22%) on small-distance tasks under depolarizing noise models. Moreover, using the MNSIM 2.0 [12] simulator, we first demonstrate quantum surface code decoding on code distances 3 to 9 using a computing-in-memory (CIM) hardware architecture, achieving below-440ns latency on available hardware specifications.

## II. DECODER DESIGN

# A. Surface code and high-level decoder

As shown in fig. 1, the surface code is a fault-tolerant encoding constructed from  $d \times d$  data qubits and  $d^2-1$  measurement qubits (ancilla qubits). Since directly measuring the data qubits would cause quantum collapse and result in the loss of stored information, ancilla qubits are employed to build quantum circuits for information readout. The **error syndrome** is the combination of quantum information obtained from ancilla qubits. Following the fig. 1, the error syndrome generated by the current data qubits. The high-level decoders then concurrently feed the error syndrome into both the classifier and the simple decoder, resulting in the final decoding outcome. This outcome includes predictions for the output data qubits as well as for the logical error.

<sup>\*</sup> indicates co-first authors, and + indicates the corresponding author. This project was supported by Guangdong Basic and Applied Basic Research Foundation (No. 23201910240002532).



Fig. 2. (a) Our fully FFNN high-level decoders; (b) Simulation experiment implementation framework; (c) Diagram illustrating the decoding threshold and pseudo-threshold definitions; (d) Experimental results of high-level decoders; (e) Impact of non-idealities on the experiments

## B. Parallel fully NN-Based high-level decoder

Inspired by [8], we first experimentally demonstrate that two-layer FFNN can achieve decoding performance comparable to previous methods. Moreover, since the implementation is entirely based on neural networks, it facilitates hardware acceleration using the CIM platform. We employed MNSIM 2.0 to measure the comprehensive hardware performance. The network parameters are presented in fig.2 (a).

#### III. EXPERIMENTS

### A. Experimental preparation

In our experiment, we use the depolarizing noise model to generate the dataset, as detailed in [1] and [8]. The procedure for generating the dataset is described in [1]. According to the proposed guidelines, the minimum training set sizes for surface code decoding with distances of 3, 5, 7, and 9 should be 256,  $2\times10^5$ ,  $3\times10^6$ , and  $2\times10^7$ , respectively. Open-source code is provided in [8]. We conducted the corresponding model training according to the rules outlined in fig.2 (b). Meanwhile, fig.2 (c) illustrates how the decoding threshold and pseudo-threshold were measured, with the decoding time defined as the maximum execution time of the classifier and simple decoder on the CIM platform.

# B. Experimental results and conclusion

The experimental results for the decoding threshold are presented in fig.2 (d). Our decoder achieves a threshold of up to 14.22%, and the proposed simple decoder produces prediction outcomes that are approximately 100% consistent with the pure error decoder (PED) utilized in [8], thereby validating our approach. Hardware performance measured on MNSIM 2.0 is detailed in Tables I and II, with decoding latencies of 197.03 ns, 234.87 ns, 243.73 ns, and 251.65 ns for code distances of 3, 5, 7, and 9 respectively. In Table II, since [8] only includes hardware measurements for the classifier, we measured the latency of the PED component using opensource code at 250 MHz FPGA, and the results are recorded.

Additionally, simulations performed under default hardware non-ideality parameters are depicted in fig.2 (e), indicating that non-idealities impact the experimental performance by no more than approximately 0.5%.

 $\label{eq:table_interpolation} TABLE\ I$  decoder hardware performance(nVM-based)

| Distance | Pth    | NN-Based Classifier |                        |          |            | NN-Based Simple Decoder |                        |          |            |
|----------|--------|---------------------|------------------------|----------|------------|-------------------------|------------------------|----------|------------|
|          |        | Latency(ns)         | Area(mm <sup>2</sup> ) | Power(W) | Energy(nJ) | Latency(ns)             | Area(mm <sup>2</sup> ) | Power(W) | Energy(nJ) |
| 3        | 10.40% | 197.03              | 72.92                  | 0.16     | 31.18      | 196.11                  | 55.55                  | 0.11     | 20.92      |
| 5        | 11.30% | 234.87              | 98.97                  | 0.75     | 177.06     | 203.93                  | 81.61                  | 0.22     | 45.79      |
| 7        | 12%    | 243.73              | 197.95                 | 1.89     | 461.63     | 215.37                  | 133.72                 | 0.54     | 116.74     |
| 9        | 11.60% | 251.65              | 296.93                 | 2.94     | 740.82     | 239.65                  | 479.34                 | 4.23     | 1018.12    |

TABLE II
COMPARISON RESULTS(DISTANCE = 9)

| Methods                                   | Dth<br>2.60%         | Latency<br>150ns(d=11)                                    | Area<br>-                                      | Power              | Platform          | Noise Model                                     | Temperature        |  |
|-------------------------------------------|----------------------|-----------------------------------------------------------|------------------------------------------------|--------------------|-------------------|-------------------------------------------------|--------------------|--|
| AFS [3]                                   |                      |                                                           |                                                |                    | -                 | flip and measurement error                      | 300k               |  |
| MWPM [10]<br>QECool [10]<br>Fully_RNN [6] | 2.90%<br>1%<br>0.10% | 400ns                                                     | 183.45mm <sup>2</sup>                          | 400.32μW           | CPU<br>SFQ<br>CIM | Circuit-level<br>Circuit-level<br>Circuit-level | 300k<br>4k<br>300k |  |
| QECool [10]<br>AOEC [11]                  | 6%<br>5%             | 400ns<br>19 8ns                                           | 183.45mm <sup>2</sup><br>329.46mm <sup>2</sup> | 400.32μW<br>3.88mW | SFQ<br>SFO        | Depolarizing<br>Depolarizing                    | 4k<br>4k           |  |
| UF+NN [7]                                 | 16.20%               | >1ms                                                      |                                                | -                  | FPGA              | Depolarizing                                    | 300k               |  |
| LUT+NN [1]<br>PED+NN [8]                  | >12.45%<br>>12.49%   | 31.34ms<br>1.936μs                                        | -                                              | -                  | CPU<br>CPU        | Depolarizing<br>Depolarizing                    | 300k<br>300k       |  |
| PED+NN [8]                                | >12.49%              | $5.312 \mu s$                                             | -                                              | -                  | FPGA              | Depolarizing                                    | 300k               |  |
| Ours(Parallel_FFNN)                       | 14.22%               | 22% 251.65ns 479.34mm <sup>2</sup> 6.99W CIM Depolarizing |                                                | 300k               |                   |                                                 |                    |  |

### REFERENCES

- [1] S. Varsamopoulos and et al., "Comparing neural network based decoders for the surface code," *IEEE Transactions on Computers*, 2019.
- [2] A. G. Fowler and et al., "Surface codes: Towards practical large-scale quantum computation," *Physical Review A*, 2012.
- [3] P. Das and et al., "Afs: Accurate, fast, and scalable error-decoding for fault-tolerant quantum computers," in HPCA, 2022.
- [4] P. Das and el at., "Lilliput: a lightweight low-latency lookup-table decoder for near-term quantum error correction," in ASPLOS, 2022.
- [5] P. Baireuther and el at., "Machine-learning-assisted correction of correlated qubit errors in a topological code," *Quantum*, 2018.
- [6] F. Marcotte and el at., "A cryogenic memristive neural decoder for fault-tolerant quantum error correction," arXiv preprint, 2023.
- [7] K. Meinerz and el at., "Scalable neural decoder for topological surface codes," *Physical Review Letters*, 2022.
- [8] O. el at., "Neural-network decoders for quantum error correction using surface codes: A space exploration of the hardware cost-performance tradeoffs," *IEEE Transactions on Quantum Engineering*, 2022.
- [9] "Suppressing quantum errors by scaling a surface code logical qubit," Nature, 2023.
- [10] Y. Ueno and el at., "Qecool: On-line quantum error correction with a superconducting decoder for surface code," in DAC, 2021.
- [11] A. Holmes and el at., "Nisq+: Boosting quantum computing power by approximating quantum error correction," in ISCA, 2020.
- [12] Z. Zhu and el at., "Mnsim 2.0: A behavior-level modeling tool for processing-in-memory architectures," TCAD, 2023.