# **Computer Organization Lab4**

ID:110550065 Name:尤茂為

# **Architecture diagrams:**



## Hardware module analysis:

(Explain how you design work and what are the difference between this lab and Lab3)

In Lab4, we don't need to handle the jal and jr instruction, so we can use MUX 2to1 instead of MUX 3to1. Also, The input of MUX3 (MemtoReg) is different from this lab. In order to deal with XOR and MULT instructions, I add some code for these instructions.

#### ALUCtrl:

### ALU:

```
57 ⊕ 4'b1101:begin//mult

58 | O result_o<=src1_i*src2_

59 ♠ end

60 ⊕ 4'b1110:begin//xor

61 | O result_o<=src1_i*src2_

end

63 | O default:result_o<=0;

64 ♠ endcase
```

The main difference between lab4 and lab3 is we need numbers of wires to store the data in different stage since different stages has different instructions in the same time.

### Simulation results:

(Show the screenshot of the simulation results and waveform and explain them)

#### Test1:



```
CO_P4_Result.... —
                         ×
檔案(F) 編輯(E) 格式(O) 檢視(V)
                            說明
                           3
r0 =
          0
                 r1 =
r2 =
                 r3 =
                           1
          4
                           2
r4 =
          6
                 r5 =
                           1
                 r7 =
r6 =
                           0
r8 =
                 r9 =
r10 =
                 r11 =
                            0
           0
r12 =
                 r13 =
           0
r14 =
                 r15 =
           0
                 r17 =
                            0
r16 =
r18 =
           0
                 r19 =
                            0
r20 =
           0
                 r21 =
                            0
r22 =
           0
                 r23 =
                            0
r24 =
           0
                 r25 =
                            0
           0
                            0
r26 =
                 r27 =
                            0
r28 =
           0
                 r29 =
r30 =
           0
                 r31=
                           0
                           3
mO =
          0
                 m1 =
                           0
m2 =
          0
                 m3 =
m4 =
          0
                 m5 =
                           0
                           0
m6 =
          0
                 m7 =
m8 =
          0
                           0
                 m9 =
m10 =
           0
                 m11 =
m12 =
           0
                 m13 =
                            0
           0
                 m15 =
                            0
m14 =
                 m17 =
m16 =
           0
                            0
           0
                            0
m18 =
                 m19 =
m20 =
           0
                 m21 =
                            0
m22 =
           0
                 m23 =
                            0
                            0
           0
m24 =
                 m25 =
m26 =
           0
                 m27 =
                            0
m28 =
           0
                 m29 =
                            0
m30 =
           0
                 m31 =
                                0
```

10 Windows (CRLF) UTF-8 same as the CO\_P4\_test\_1\_result

#### Test2:





#### Bonus Test3:







10 Windows (CRLF) UTF-8 same as the CO\_P4\_test\_3\_result

Co\_P4\_test\_3\_hazard.txt after modify:



Solve the hazard between I1/I2:

I reorder I2 and I3 and insert a NOP between these two instruction.

Solve the hazard between I5/I6,I8/I9:

I reorder I5, I6, I7, I8.

### Problems you met and solutions:

Too many variables makes me confused.

=>add stage name after almost each variables.

In Lab3, I used MUX 3 to 1 to complete my work, but in this lab, it only needs to use MUX 2 to 1.

=>used the MUX 2 to 1 of lab2.

### **Summary:**

Compared to the previous labs, this time only need to focus on a few .v file. It's easier to find errors when debugging.

After understanding how the pipeline CPU works, it was easy to finish this lab if the submodule made before was correct.