#### Pico40 Processor

### Variation on a Theme by Ken Chapman

#### Pat Hanrahan

CS448H: Agile Hardware Design Winter 2017

#### Pico40



```
0000aaaabbbb0000 "mov"
0001aaaabbbb0000 "and_"
0010aaaabbbb0000 "or_"
0011aaaabbbb0000 "xor"
```

```
0100aaaabbbb0000 "add"
0101aaaabbbb0000 "sub"
0110aaaabbbb0000 "adc"
0111aaaabbbb0000 "sbc"
```

```
1000aaaaiiiiiii "ldlo"
1001aaaaiiiiiii "ldhi"
1010aaaaiiiiiii "ld"
1011aaaaiiiiiii "st"
```

```
1100cccciiiiiiii "jmpc"
1101cccciiiiiiii "callc"
1110cccc00000000 "retc"
```

```
from tiny import *
def mov (a, b):
   a = checku (a, 4)
    b = checku (b, 4)
   emit( 0x0 | (a<<8) | (b<<4) )
def and_ ( a, b ):
   a = checku (a, 4)
    b = checku (b, 4)
   emit( 0x1000 | (a<<8) | (b<<4) )</pre>
def or_ ( a, b ):
    a = checku (a, 4)
    b = checku (b, 4)
   emit( 0x2000 | (a<<8) | (b<<4) )</pre>
def xor (a, b):
   a = checku ( a , 4 )
    b = checku (b, 4)
   emit( 0x3000 | (a<<8) | (b<<4) )
```

```
from pico import *
def prog():
    1dlo(r0,0)
    ldlo(r1,1)
    loop = label()
    add(r0,r1)
    st(r0, 0)
    jmp(loop)
mem = assemble(prog)
save(mem, 'a.mem') // Show a.mem
```

#### **RAMB**

#### Programmable Logic Block (PLB)





```
ADDRN, INSTN, N = 8, 16, 8
mem = readmem('a.mem', 1<<ADDRN)</pre>
# initialize program memory
romb = ROMB(mem) )
inst = romb.RDATA
# instruction decode
addr = inst[0:ADDRN]
imm = inst[0:N]
rb = inst[4:8]
ra = inst[8:12]
cc = inst[8:12]
op = inst[12:14]
insttype = inst[14:16]
```

## Sequencer



```
def Sequencer(n):
  pc = Register(n, ce=True)
  add = Add(n)
  add( pc, constarray(1,n) )
 mux = Mux(2, n)
 wire(add.0, mux.I0)
 pc(mux)
  return AnonymousCircuit("addr", mux.I1
                          "jump", mux.S,
                          "we", pc.CE,
                          "0", pc.0)
```

Figure 16-3. EBR Module Timing Diagram<sup>1</sup>



# RADDR=pc inst=RAMB[RADDR] phase fetch decode

execute



#### alu.py



jmp.py



## **Dual-Ported Registers**

ram.py

#### ldlo.py (show pc and inst)



#### ldlo.py (show pc and res)



Note glitches!

# Logic Unit

## Logic Unit



| Logical Group                 |                                 |                         |                |        |              |
|-------------------------------|---------------------------------|-------------------------|----------------|--------|--------------|
| I3                            | I2                              | I1                      | I0             | 0      | E6           |
| Sell                          | SelO                            | ¥                       | В              | Result | INIT=A8E6    |
| 0 0 0 0 0 0 1 1 1 1 1 1 1 1 1 | 0                               | 0                       | 0              | 0      | <b>†</b>     |
| 0                             | 0                               | 0                       | 1              | 1      | 6            |
| 0                             | 0                               | 1                       | 0              | 1      | "            |
| 0                             | 0                               | 1                       | 1              | 0      |              |
| 0                             | 1                               | 0                       | 0              | 0      | <b>†</b>     |
| 0                             | 1                               | 0                       | 1              | 1      | ll e l       |
| 0                             | 1                               | 1                       | 0              | 1      | -            |
| 0                             | 1                               | 1                       | 1              | 1      | '            |
| 1                             | 0                               | 0                       | 0              | 0      | •            |
| 1                             | 0                               | 0                       | 1              | 0      | $   \cdot  $ |
| 1                             | 0                               | 1                       | 0              | 0      | 8            |
| 1                             | 0                               | 1                       | 1              | 1      |              |
| 1                             | 0 0 0 0 1 1 1 0 0 0 0 1 1 1 1 1 | 0 0 1 1 0 0 1 1 0 0 1 1 | 01010101010101 |        | <b>*</b>     |
| 1                             | 1                               | 0                       | 1              | 1      | ,            |
| 1                             | 1                               | 1                       | 0              | 0      | A            |
| 1                             | 1                               | 1                       | 1              | 1      | П            |



```
def logicfunc(A, B, S0, S1):
    if S1 == 0:
        if S0 == 0:
            return B
        else:
            return A&B
    else:
        if S0 == 0:
            return A B
        else:
            return A^B
def Logic(n):
    def logic(y):
        return LUT4(logicfunc)
    return braid(col(logic, n),
                 joinargs=['I0', 'I1'],
                  forkargs=['I2', 'I3'])
```

logic.py
mov.py
and.py
or.py
xor.py

## **Arith Unit**

arith.py
add.py
sub.py
count.py

#### **Condition Codes**

blink.py

#### PLBs/LUTs

Decode Sequencer Registers **Conditions** Logic Arith **ALU** MUXes Output