## Programming the DEO-Nano Board, Part A

In the previous lab sessions, you used the ModelSim simulator to test the basic aspects of SystemVerilog designs. You also used Quartus to synthesize a real digital circuit from its given description in an HDL language and to perform gate-level simulation. But that remained a purely theoretical exercise and things are now getting more concrete: you are asked to design a circuit that will be implemented in a physical device, in this case a reconfigurable chip called field programmable gate array (FPGA).

In this session, we will cover the following aspects:

- Introduction to the DEO-Nano development board
- Implementation of a circuit design on the DEO-Nano using Quartus
- Programming the FPGA
- Using SignalTap for in-circuit debugging

## **Introducing the DEO-Nano board**



This is the DEO-Nano board from <u>terasIC</u>. It is a fine beast with an Altera **Cyclone IV** FPGA, 32MB SDRAM and a plethora of fancy accessories such as an accelerometer, analog-to-digital converter (ADC), non-volatile memory, LEDs, buttons, and a host of input-outputs (IO) connections.

For this first part we ask you to:

- Read (again) section A.1 to A.4 (included) of the book's appendix A "<u>Digital System</u> Implementation"
- Download the DEO-Nano user manual, have a look at the table of contents and read chapters
  1 & 2 to fully discover the board.
- Download as well <u>the associated CD-ROM</u>, which contains many useful tools; check its content (some of it is introduced in the user manual).
- <u>Download Quartus II handbook</u>, read the first two pages of vol. 3, chap. 13 (on Signal Tap) and browse the rest of the chapter.