

**RTS3902** 

(Part Number: RTS3902-GR)

## FHD H.264 IP CAMERA SoC

# **BRIEF DATASHEET**

Rev. 0.80 28 July 2016



Realtek Semiconductor Corp.

No. 2, Innovation Road II, Hsinchu Science Park, Hsinchu 300, Taiwan Tel.: +886-3-578-0211. Fax: +886-3-577-6047 www.realtek.com.tw



#### **COPYRIGHT**

© 2016 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without the written permission of Realtek Semiconductor Corp.

#### **DISCLAIMER**

Realtek provides this document "as is", without warranty of any kind, neither expressed nor implied, including, but not limited to, the particular purpose. Realtek may make improvements and/or changes in this document or in the product described in this document at any time. This document could include technical inaccuracies or typographical errors.

#### **TRADEMARKS**

Realtek is a trademark, of Realtek Semiconductor Corporation. Other names mentioned in this document are trademarks/registered trademarks of their respective owners.

#### USING THIS DOCUMENT

This document is intended for the hardware and software engineer's general information on the Realtek RTS3902 PC camera IC.

Though every effort has been made to ensure that this document is current and accurate, more information may have become available subsequent to the production of this guide. In that event, please contact your Realtek representative for additional information that may help in the development process.

#### **REVISION HISTORY**

| Revision | Release Date | Summary                                    |
|----------|--------------|--------------------------------------------|
| 0.50     | 2016/03/08   | Initial release                            |
| 0.60     | 2016/06/06   | Update pin descriptions                    |
| 0.70     | 2016/06/08   | Update pin assignment and pin descriptions |
| 0.80     | 2016/07/28   | Modify supported Video Streaming           |



# **Table of Contents**

| 1. | GENE           | CRAL DESCRIPTION                   | 1        |
|----|----------------|------------------------------------|----------|
|    | 1.1.           | Introduction                       | 1        |
|    | 1.1.<br>1.1.1. | Application Scenarios              |          |
|    | 1.1.1.         | Overview                           |          |
|    |                |                                    |          |
| 2. | ARCE           | HITECTURE                          | 2        |
|    | 2.1.           | System Profile                     | 2        |
|    | 2.1.1.         | Central Processing Unit (CPU)      |          |
|    | 2.1.2.         | External Memory                    |          |
|    | 2.1.3.         | SPI Serial Flash                   |          |
|    | 2.1.4.         | Security Engine                    |          |
|    | 2.2.           | NETWORKING                         |          |
|    | 2.2.1.         | Ethernet                           | 4        |
|    | 2.2.2.         | Wireless                           | 4        |
|    | 2.3.           | Video Features                     |          |
|    | 2.3.1.         | Sensor interface                   | 4        |
|    | 2.3.2.         | Image Signal Processor             | 4        |
|    | 2.3.3.         | Encoder                            |          |
|    | 2.3.4.         | Video Streaming                    |          |
|    | 2.3.5.         | Intelligent Video Analytics        |          |
|    | 2.4.           | AUDIO FEATURES                     | 6        |
|    | 2.5.           | Peripheral                         | <i>6</i> |
| 3. | PIN A          | SSIGNMENT                          | ,        |
|    |                |                                    |          |
|    | 3.1.           | TFBGA-234                          |          |
|    | 3.2.           | PACKAGE AND VERSION IDENTIFICATION |          |
| 4. | PIN D          | ESCRIPTIONS                        | 8        |
|    | 4.1.           | USB Transceiver Interface          | 8        |
|    | 4.2.           | System Interface                   |          |
|    | 4.3.           | SPL SERIAL FLASH INTERFACE         |          |
|    | 4.4.           | SD 3.0 Interface                   |          |
|    | 4.5.           | UART Interface                     |          |
|    | 4.6.           | SAR-ADC Interface                  |          |
|    | 4.7.           | DDR Interface                      |          |
|    | 4.8.           | CMOS IMAGE SENSOR INTERFACE        |          |
|    | 4.9.           | PWM INTERFACE                      |          |
|    | 4.10.          | AUDIO INTERFACE                    |          |
|    | 4.11.          | ETHERNET INTERFACE                 |          |
|    | 4.12.          | GPIO                               | 14       |
|    | 4.13.          | POWER/GROUND                       | 14       |
| 5. | ELEC           | TRICAL CHARACTERISTICS             | 10       |
|    | 5.1.           | DC CHARACTERISTICS                 | 16       |
|    | 5.1.1.         | Absolute Maximum Ratings           |          |
| 6. | APPI.          | ICATION CIRCUITS                   |          |





| 7. PACKAGE MECHANICAL DIMENSIONS | 18 |
|----------------------------------|----|
| 7.1. TFBGA-234 DIMENSION         | 18 |
| 8. ORDERING INFORMATION          | 20 |
|                                  |    |



# **List of Tables**

| TABLE 2-1 RTS3902 CPU                  | 2  |
|----------------------------------------|----|
| TABLE 4-1 I/O TYPE DESCRIPTION.        | 8  |
| TABLE 4-2 USB TRANSCEIVER PINS         | 8  |
| TABLE 4-3. SYSTEM INTERFACE PINS       |    |
| TABLE 4-4. SERIAL FLASH INTERFACE.     | 9  |
| TABLE 4-5. SD3.0 INTERFACE             | 9  |
| TABLE 4-6. UART INTERFACE.             |    |
| TABLE 4-7. SAR-ADC INTERFACE           | 10 |
| TABLE 4-8. DDR INTERFACE               | 10 |
| TABLE 4-9. CMOS IMAGE SENSOR INTERFACE |    |
| TABLE 4-10. PWM INTERFACE              | 13 |
| TABLE 4-11. AUDIO INTERFACE            | 13 |
| TABLE 4-12. ETHERNET INTERFACE.        | 14 |
| TABLE 4-13. GPIO INTERFACE             | 14 |
| TABLE 4-14.POWER AND GROUND PINS       | 14 |
| TABLE 5-1. ABSOLUTE MAXIMUM RATINGS    | 16 |
| TABLE 8-1. ORDERING INFORMATION        | 20 |
|                                        |    |



# **List of Figures**

| FIGURE 1-1 IP CAMERA SOLUTION   | ĺ |
|---------------------------------|---|
| FIGURE 2-1 ARCHITECTURE DIAGRAM | ) |



# 1. General Description

#### 1.1. Introduction

#### 1.1.1. Application Scenarios

As a professional system-on-chip (SoC), the RTS3902 is designed for the IP camera. Based on application requirements, it encodes multiple streams in H.264 format and provides superior image signal processing (ISP) performance, high encoded video quality, and a high-performance intelligent acceleration engine. With these features, it meets customers' requirements for product functions, performance, and image quality, and helps customers significantly reduce the engineering bill of materials costs. The following describes typical 1080P IP camera solutions.

#### 1.2. Overview



Figure 1-1 IP Camera solution

# 2. Architecture



Figure 2-1 Architecture Diagram

# 2.1. System Profile

### 2.1.1. Central Processing Unit (CPU)

Table 2-1 RTS3902 CPU

| CDI Tymo            | System CPU | ISP MCU |
|---------------------|------------|---------|
| CPU Type            | MIPS       | DW8051  |
| Operation Frequency | 600MHz     | 120 MHz |
| I-Cache             | 64KB       | 2KB     |
| D-Cache             | 32KB       | -       |
| IMEM0               | 8KB        | -       |
| IMEM1               | 8KB        | -       |
| DMEM0               | 16KB       | -       |
| DMEM1               | 16KB       | -<br>-  |



#### 2.1.1.1 ISP CPU (DW8051)

For ISP control we use DW8051 MCU, which run on 120MHz. It needs run four cycles per instruction. The code is stored on SPI flash. It has 2KB internal cache with 32byte per line to access serial flash. Code memory mapping size is configurable to any size from 1K to 124K bytes by MCU code bank function

#### 2.1.1.2 System CPU

The system CPU will adapt MIPS with 64KB instruction cache and 32KB data cache. The CPU will run around 600MHz. It has individual internal instruction memory and data memory to promote software performance. EJTAG is supported for System CPU.

### 2.1.2. External Memory

■ Support 16 bit DDR3@1600Mbps up to 2Gb

#### 2.1.3. SPI Serial Flash

- Support QPI mode and 1/2/4 channel mode
- Support 16MB/32MB SPI flash
- Support 4 byte address mode for 32MB flash

#### 2.1.4. Security Engine

- AES key 128/192/256bits
- AES data block length 128bits
- DES key 64bits
- 3DES key 192bits, support 3key/2key
- DES/3DES data block 64bits
- Support multi-buffer encryption/decryption
- Support inter-buffer data splicing
- Support auto-padding

3



# 2.2. Networking

#### 2.2.1. Ethernet

■ Embedded 10/100 Mac and Physical Layer

#### 2.2.2. Wireless

- Support USB2.0 Wi-Fi module
- Support SDIO Wi-Fi module

#### 2.3. Video Features

#### 2.3.1. Sensor interface

- 4-lane MIPI
- Support parallel interface
- Support 8-Bit/10-Bit/12-Bit Raw Data input
- HCLK support 24MHz/27MHz or 54MHz/37.125MHz or 74.25MHz

### 2.3.2. Image Signal Processor

- $\blacksquare$  Support 3A(AE/AWB/AF)
- 3D-denoise
- De-haze
- LDC
- Individual Len Shading Correction for R/G/B channel
- Support 2M resolution
- Rotate 90/270 degree(H.264)
- Mirror and flip



- Support WDR
- OSD support 6 areas and monochrome pictures with 4 channel, support alpha-blending OSD
- IQ tuning tool through Ethernet/Wi-Fi
- Private mask support 5 area
- Support 4 channel zoom out

#### 2.3.3. Encoder

- Support H.264 & MJPEG encoder
- H.264 support 2 window ROI
- Maximum H.264 resolution is 2M
- H.264 encoder support Base Line/Main Profile /High Profile level 5.1

#### 2.3.4. Video Streaming

- Support H.264 4-stream: 1080p@30fps+D1@30fps+VGA@30fps+QVGA@30fps
- H.264 stream support CBR & VBR
- Support MJPEG 2MP@30fp

### 2.3.5. Intelligent Video Analytics

- Motion detection
- Privacy mask



### 2.4. Audio Features

- Build-in one 24-bit audio codec
- Support Stereo ADC/DAC, DMIC input, PDM output
- One I2S interface for professional audio codec
- I2S PLL for MCLK 24MHz/512FS/256FS and BCLK
- Support sample rate: 48kHz/44.1kHz/32kHz/16kHz/8kHz
- Support G.711/G.726/AAC encoding
- Acoustic echo cancellation (SW or I2S Codec)
- Support mono mode

## 2.5. Peripheral

- GPIO x14
- PWM x4
- SARADC 3-channel
- RTC
- UART x3
- I2C interface
- Embedded thermal sensor



# 3. Pin Assignment

### *3.1.* TFBGA-234

|   | 1                  | 2                  | 3               | 4               | 5             | 6                   | 7             | 8                        | 9                | 10            | 11              | 12               | 13                     | 14                     | 15                        | 16                |   |
|---|--------------------|--------------------|-----------------|-----------------|---------------|---------------------|---------------|--------------------------|------------------|---------------|-----------------|------------------|------------------------|------------------------|---------------------------|-------------------|---|
| Α | DDR_UD<br>QS       | DDR_DV<br>15       | DDR_DQ<br>[12]  | DDR_LD<br>M     | DDR_LD<br>QSN | DDR_DQ<br>[6]       | DDR_DQ<br>[4] | DDR_DQ<br>[2]            | DDR_DV<br>15     | DDR_CK<br>N   | DDR_CK<br>E     | DDR_BA<br>[0]    | DDR_OD<br>T            | DDR_CS<br>N            | DDR_A[<br>2]              | DVSS              | Α |
| В | DDR_UD<br>QSN      | DVSS               | DDR_DQ<br>[9]   | DDR_DQ<br>[10]  | DDR_LD<br>QS  | DDR_DQ<br>[7]       | DDR_DQ<br>[5] | DDR_VR<br>EF[0]          | DDR_RA<br>SN     | DDR_CK        | DDR_W<br>EN     | DDR_BA<br>[2]    | DDR_A[<br>10]          | DDR_A[<br>6]           | DDR_A[<br>12]             | DDR_DV<br>15      | В |
| С | DDR_DQ<br>[13]     | DDR_DV<br>15       | DVSS            | DDR_DQ<br>[8]   | DDR_DQ<br>[0] | DDR_DQ<br>[1]       | DDR_DQ<br>[3] | DVSS                     | DDR_CA<br>SN     | DDR_BA<br>[1] | DDR_A[<br>0]    | DDR_A[<br>4]     | DDR_RS<br>TN           | DDR_A[<br>5]           | DDR_A[<br>7]              | DDR_A[<br>9]      | С |
| D | DDR_UD<br>M        | DDR_DQ<br>[15]     | DDR_DQ<br>[14]  | DDR_DQ<br>[11]  | DDR_DV<br>15  | DDR_VR<br>EF[1]     | x             | x                        | x                | x             | DDR_A[<br>14]   | DDR_A[<br>1]     | DDR_A[<br>3]           | DDR_A[<br>13]          | DDR_A[<br>8]              | DDR_A[<br>11]     | D |
| E | CIS_GPI<br>O[6]    | CIS_GPI<br>O[1]    | CIS_GPI<br>O[2] | CIS_IOP<br>WR   | DVSS          | DV10                | DV10          | DV10                     | DDR_PL<br>L_DV33 | DDR_DV<br>15  | DDR_ZQ          | DVSS             | AC_PDM<br>_OUT_C<br>LK | AC_PDM<br>_OUT_D<br>AT | AC_DMI<br>C_IN_CL<br>K    |                   | E |
| F | CIS_HCL<br>K       | CIS_GPI<br>O[4]    | CIS_GPI<br>O[7] | CIS_GPI<br>O[3] | x             | DVSS                | DVSS          | DVSS                     | DVSS             | DVSS          | DV33            | x                | AC_I2S_<br>OUT         | AC_I2S_I<br>N          | AC_I2S_<br>SCK            | AC_I2S_<br>MCLK   | F |
| G | CIS_PCL<br>K       | CIS_HSY<br>NC      | CIS_VSY<br>NC   | CIS_GPI<br>O[5] | x             | DV33                | DVSS          | DVSS                     | DVSS             | DVSS          | DV10            | x                | AC_I2S_<br>WS          | PWM[0]                 | PWM[1]                    | PWM[2]            | G |
| н | CIS_D[1<br>0]/D0_P | CIS_D[1<br>1]/D0_N | CIS_D[1]        | x               | x             | DV10                | DVSS          | DVSS                     | DVSS             | DVSS          | DV10            | x                | DVSS                   | AC_I2S_I<br>OPWR       | AC_HP_<br>L               | AC_HP_<br>R       | н |
| J | CIS_D[8]<br>/D1_P  | CIS_D[9]<br>/D1_N  | CIS_D[0]        | CIS_SCL         | x             | DV10                | DVSS          | DVSS                     | DVSS             | DVSS          | DV33            | x                | AC_VCM                 | AC_HP_<br>AV33         | AC_LINE<br>_OUT_R         | AC_LINE<br>_OUT_L | J |
| к | CIS_D[6]<br>/CK_P  | CIS_D[7]<br>/CK_N  | GPI0[1]         | CIS_SDA         | x             | DV10                | DVSS          | DVSS                     | DVSS             | DVSS          | AV33            | x                | DVSS                   | AC_AMI<br>C_PWR        | AC_LINE<br>_IN_R          | AC_LINE<br>_IN_L  | к |
| L | CIS_D[4]<br>/D2_P  | CIS_D[5]<br>/D2_N  | GPIO[2]         | GPIO[3]         | x             | DV33                | DV10          | DV10                     | DVSS             | DVSS          | AV10            | x                | AC_AV3                 | AC_DV3                 | USB_DE<br>V_VBUS/<br>GPIO |                   | L |
| М | CIS_D[2]<br>/D3_P  | CIS_D[3]<br>/D3_N  | GPIO[4]         | GPIO[5]         | DVSS          | x                   | x             | x                        | x                | x             | x               | USB_AV<br>10     | DVSS                   | USB_HO<br>ST_OCD       |                           | USB_DE<br>V_DP    | М |
| N | SD_D[1]            | SD_D[0]            | SD_WP           | GPIO[6]         | TM[2]         | UARTO_<br>CTS       | UARTO_<br>RX  | PWM[3]                   | UART1_<br>TX     | ETH_DV<br>10  | SARADC<br>_AV33 | SARADC<br>_CH[0] | SARADC<br>_CH[2]       | USB_AV<br>33           | USB_HO<br>ST_DM           | USB_HO<br>ST_DP   | N |
| Р | SD_CLK             | SD_CMD             | SD_CD           | GPIO[7]         | TM[0]         | TM[1]               | UARTO_<br>RTS | UARTO_<br>TX             | UART1_<br>RX     | ETH_DV<br>33  | DVSS            | SARADC<br>_CH[1] | х                      | REXT                   | DVSS                      | RTC_DV<br>10      | Р |
| R | SD_D[3]            | SD_D[2]            | SD_IOP<br>WR    | DVSS            | RSTN          | SPI_CLK             |               | SPI_HOL<br>DN_SIO[<br>3] | UART2_<br>TX     | ETH_TX<br>OP  | ETH_RXI<br>P    | DVSS             | DVSS                   | DVSS                   | RTC_PW<br>R               | RTC_XT<br>LO      | R |
| Т | DVSS               | SD_PWR<br>_EN      | I2C_SDA         | I2C_SCL         | WDOG_<br>OUT  | SPI_MIS<br>O_SIO[1] | SPI_CSN       | SPI_WP<br>N_SIO[2]       | UART2_<br>RX     | ETH_TX<br>ON  | ETH_RXI<br>N    | DVSS             | XTLI                   | XTLO                   | DVSS                      | RTC_XT            | Т |
|   | 1                  | 2                  | 3               | 4               | 5             | 6                   | 7             | 8                        | 9                | 10            | 11              | 12               | 13                     | 14                     | 15                        | 16                |   |

# 3.2. Package and Version Identification

Green package is indicated by a 'G' in the location marked 'T'. The silicon and FW ROM version number is shown in the location marked 'V'.



# 4. Pin Descriptions

Table 4-1 I/O Type Description

| I/O Type               | Description                                 |  |  |  |  |  |
|------------------------|---------------------------------------------|--|--|--|--|--|
| I                      | Input                                       |  |  |  |  |  |
| О                      | Output                                      |  |  |  |  |  |
| IH                     | Input with internal pull-up 200K            |  |  |  |  |  |
| IL                     | Input with internal pull-down 200K          |  |  |  |  |  |
| I/O                    | O Input/Output                              |  |  |  |  |  |
| IOH                    | IOH Input/Output with internal pull-up 200K |  |  |  |  |  |
| IOL                    | L Input/Output with internal pull-down 200K |  |  |  |  |  |
| IOSH                   | Input/Output with Schmitt trigger           |  |  |  |  |  |
| IO-U                   | IO-U USB related IO                         |  |  |  |  |  |
| CLK Clock related IO   |                                             |  |  |  |  |  |
| PWR-O Power output pin |                                             |  |  |  |  |  |
| PWR-I                  | PWR-I Power input pin                       |  |  |  |  |  |
| GND                    | Ground related pin                          |  |  |  |  |  |

### 4.1. USB Transceiver Interface

**Table 4-2 USB Transceiver Pins** 

| Table 4 2 GGD Transcerver Time |       |          |                                                                      |  |  |  |  |  |
|--------------------------------|-------|----------|----------------------------------------------------------------------|--|--|--|--|--|
| Name                           | Type  | Ball No. | Description                                                          |  |  |  |  |  |
| USB_AV33                       | PWR-I | N14      | USB BUS 3.3V input                                                   |  |  |  |  |  |
| USB_AV10                       | PWR-I | M12      | USB BUS 1.0V input                                                   |  |  |  |  |  |
| USB_HOST_DM                    | IO-U  | N15      | USB host DM, downstream port                                         |  |  |  |  |  |
| USB_HOST_DP                    | IO-U  | N16      | USB host DP, downstream port                                         |  |  |  |  |  |
| USB_HOST_PWR_EN                | O     | L16      | Control USB device power under this host.                            |  |  |  |  |  |
| USB_HOST_OCD                   | I     | M14      | Over-current indicator signal of the USB port,                       |  |  |  |  |  |
| USB_DEV_DM                     | IO-U  | M15      | USB device DM, upstream port                                         |  |  |  |  |  |
| USB_DEV_DP                     | IO-U  | M16      | USB device DP, upstream port                                         |  |  |  |  |  |
|                                |       |          | Function 1: For detect the USB host device plug in to our USB device |  |  |  |  |  |
| USB_DEV_VBUS/GPIO              | I/O   | L15      | port                                                                 |  |  |  |  |  |
|                                |       |          | Function 2:configure to GPIO                                         |  |  |  |  |  |
|                                | ·     |          | Total: 9 Pins                                                        |  |  |  |  |  |

# 4.2. System Interface

**Table 4-3. System Interface Pins** 

|       |      |          | <u> </u>                                                |
|-------|------|----------|---------------------------------------------------------|
| Name  | Type | Ball No. | Description                                             |
| RSTn  | I    | R5       | System reset, low active.                               |
| TM[2] | I    | N5       | Internal pull down. Test Mode refer to reference design |
| TM[1] | I    | P6       | Internal pull down. Test Mode refer to reference design |
| TM[0] | I    | P5       | Internal pull down. Test Mode refer to reference design |
| XTLO  | О    | T14      | 25M Crystal output                                      |
| XTLI  | I    | T13      | 25M Crystal input                                       |



| RTC_XTLI | I     | T16 | 32.768KHz Crustal input                                        |
|----------|-------|-----|----------------------------------------------------------------|
| RTC_XTLO | 0     | R16 | 32.768KHz Crustal output                                       |
| RTC_PWR  | PWR-I | R15 | It usually connect to button cell battery for RTC power        |
| RTC_DV10 | PWR-O | P16 | Connect 0.1uF to GND                                           |
| REXT     | I     | P14 | External 6.2KOhm 1% resistor to ground for internal reference. |
| WDOG_OUT | 0     | T5  | Watch dog reset out                                            |
| I2C_SCL  | I/O   | T4  | CPU I2C Bus Clock                                              |
| I2C_SDA  | I/O   | T3  | CPU I2C Bus Data                                               |
|          |       |     | Total: 14 Pins                                                 |

### 4.3. SPI Serial Flash Interface

Table 4-4. Serial Flash Interface

| Name              | Type | Ball No. | Description                                               |
|-------------------|------|----------|-----------------------------------------------------------|
| SPI_CSn           | IOH  | T7       | SPI Flash interface, storage boot code.                   |
| SPI_CLK           | IOH  | R6       | Clock signal                                              |
| SPI_MOSI_SIO[0]   | ЮН   | R7       | Master Output Slave Input (for 1xI/O) /                   |
| 3F1_MO31_310[0]   | 1011 | K/       | Serial Data Input & Output (for 2xI/O or 4xI/O read mode) |
| SPI_MISO_SIO[1]   | IOH  | он Т6    | Master Input Slave Output (for 1xI/O) /                   |
|                   | ЮП   |          | Serial Data Input & Output (for 2xI/O or 4xI/O read mode) |
| SPI HOLDn SIO[3]  | ЮН   | R8       | Hold or Reset /                                           |
| 3F1_HOLDII_3IO[3] | ЮП   | Ko       | Serial Data Input & Output (for 2xI/O or 4xI/O read mode) |
| tsSPI_WPn_SIO[2]  | ЮН   | Т8       | Serial flash Write Protect /                              |
|                   | ЮП   | 10       | Serial Data Input & Output (for 2xI/O or 4xI/O read mode) |
|                   | •    | _        | Total: 6 Pins                                             |

## 4.4. SD 3.0 Interface

Table 4-5. SD3.0 Interface

| Name      | Type  | Ball No. | Description                                             |
|-----------|-------|----------|---------------------------------------------------------|
| SD_D[1]   | I/O   | N1       | SD data 1                                               |
| SD_D[0]   | I/O   | N2       | SD data 0                                               |
| SD_CLK    | 0     | P1       | SD Clock pin                                            |
| SD IOPWR  | PWR-O | R3       | Add 1uF to GND, it can be changed to 1.8V at SD3.0 mode |
| DD_IOI WK | TWRO  | N3       | automatically.                                          |
| SD_CMD    | I/O   | P2       | SD Command pin                                          |
| SD_D[3]   | I/O   | R1       | SD Data 3                                               |
| SD_D[2]   | I/O   | R2       | SD Data 2                                               |
| SD_WP     | I/O   | N3       | SD card write protect                                   |
| SD_CDn    | I/O   | P3       | SD card detect                                          |
| SD PWR EN | 0     | T2       | Function 1: SD Power control.                           |
| SD_FWK_EN | U     | 12       | Function 2: GPIO                                        |
|           |       |          | Total: 10 Pins                                          |



# 4.5. UART Interface

Table 4-6. UART Interface

| Name      | Type | Ball No. | Description                                                     |
|-----------|------|----------|-----------------------------------------------------------------|
| UART0_CTS | I/O  | N6       | Function 1: UARTO CTS Function 2: JTAG_CLK Function 3: GPIO     |
| UART0_RTS | I/O  | P7       | Function 1: UARTO RTS Function 2: JTAG_ RSTn Function 3: GPIO   |
| UART0_TX  | I/O  | P8       | Function 1: UART0 TX Function 2: JTAG_TDI Function 3: GPIO      |
| UART0_RX  | I/O  | N7       | Function 1: UARTO RX Function 2: JTAG_TMS Function 3: GPIO      |
| UART1_TX  | I/O  | N9       | Function 1: UART1 TX for console debug port<br>Function 2: GPIO |
| UART1_RX  | I/O  | P9       | Function 1:UART1 RX for console debug port Function 2: GPIO     |
| UART2_TX  | I/O  | R9       | Function 1: UART2 TX Function 2: GPIO                           |
| UART2_RX  | I/O  | Т9       | Function 1:UART2 RX Function 2: GPIO                            |
|           |      |          | Total: 8 Pins                                                   |

### 4.6. SAR-ADC Interface

Table 4-7. SAR-ADC Interface

| Table 4 1. OAK ADO INCINADO |       |          |                              |
|-----------------------------|-------|----------|------------------------------|
| Name                        | Type  | Ball No. | Description                  |
| SARADC_AV33                 | PWR-I | N11      | Internal SAR-ADC Power input |
| SARADC_CH[0]                | I     | N12      | SAR-ADC channel 0            |
| SARADC_CH[1]                | I     | P12      | SAR-ADC channel 1            |
| SARADC_CH[2]                | I     | N13      | SAR-ADC channel 2            |
|                             |       |          | Total: 4 Pins                |

## 4.7. DDR Interface

Table 4-8. DDR Interface

| Name         | Type  | Ball No. | Description                                                       |
|--------------|-------|----------|-------------------------------------------------------------------|
| DDR_PLL_DV33 | PWR-I | E9       | DDR PHY PLL 3.3V power input                                      |
| DDR_ZQ       | I     | E11      | Internal pull low 240 ohm to GND, please floating this pin on PCB |



| DDR_DV15            | PWR-I      | A2,A9,B16,C2,<br>D5,E10 | DDR2 1.5V power for internal DDR chip and DDR controller |
|---------------------|------------|-------------------------|----------------------------------------------------------|
| DDR_VREF[0]         | PWR-I      | B8                      | DDR VREF0 power                                          |
| DDR_VREF[1]         | PWR-I      | D6                      | DDR VREF1 power                                          |
| DDR_CK              | О          | B10                     | Positive differential clock output                       |
| DDR_CKN             | 0          | A10                     | negative differential clock output                       |
| DDR_RSTN            | 0          | C13                     | Active Low Asynchronous Reset                            |
| DDR_CSN             | 0          | A14                     | •                                                        |
|                     |            |                         | Chip Select signal                                       |
| DDR_ODT             | 0          | A13                     | On Die Termination                                       |
| DDR_CKE             | О          | A11                     | Clock Enable signal                                      |
| DDR_WEN             | О          | B11                     | Command Signal                                           |
| DDR_RASN            | O          | B9                      | Command Signal                                           |
| DDR_CASN            | О          | C9                      | Command Signal                                           |
| DDR_LDM             | 0          | A4                      | Data Mask                                                |
| DDR_UDM             | 0          | D1                      | Data Mask                                                |
| DDR_BA[0]           | 0          | A12                     | Bank Address                                             |
| DDR_BA[1]           | 0          | C10                     | Bank Address                                             |
| DDR_BA[2]           | 0          | B12                     | Bank Address                                             |
|                     | 0          | C11                     |                                                          |
| DDR_A[0] DDR_A[1]   | 0          | D12                     | Address output  Address output                           |
| DDR_A[1]            | 0          | A15                     | Address output  Address output                           |
| DDR_A[3]            | 0          | D13                     | Address output  Address output                           |
| DDR_A[4]            | 0          | C12                     | Address output                                           |
| DDR_A[5]            | 0          | C14                     | Address output                                           |
| DDR_A[6]            | 0          | B14                     | Address output                                           |
| DDR_A[7]            | 0          | C15                     | Address output                                           |
| DDR_A[8]            | 0          | D15                     | Address output                                           |
| DDR_A[9]            | 0          | C16                     | Address output                                           |
| DDR_A[10]           | 0          | B13                     | Address output                                           |
| DDR_A[11]           | O          | D16                     | Address output                                           |
| DDR_A[12]           | O          | B15                     | Address output                                           |
| DDR_A[13]           | O          | D14                     | Address output                                           |
| DDR_A[14]           | 0          | D11                     | Address output                                           |
| DDR_DQ[0]           | I/O        | C5                      | Data input/output                                        |
| DDR_DQ[1]           | I/O        | C6                      | Data input/output                                        |
| DDR_DQ[2]           | I/O        | A8<br>C7                | Data input/output  Data input/output                     |
| DDR_DQ[3]           | I/O<br>I/O | A7                      | Data input/output  Data input/output                     |
| DDR_DQ[4] DDR_DQ[5] | I/O        | B7                      | Data input/output  Data input/output                     |
| DDR_DQ[5]           | I/O        | A6                      | Data input/output  Data input/output                     |
| DDR_DQ[0]           | I/O        | B6                      | Data input/output  Data input/output                     |
| DDR_DQ[/]           | I/O        | B5                      | DDR_DQ[7:0] Data strobe                                  |
| DDR_LDQSn           | I/O        | A5                      | DDR_DQ[7:0] Data strobe                                  |
| DDR_DQ[8]           | I/O        | C4                      | Data input/output                                        |
| DDR_DQ[9]           | I/O        | B3                      | Data input/output                                        |
| DDR_DQ[10]          | I/O        | B4                      | Data input/output                                        |
| DDR_DQ[11]          | I/O        | D4                      | Data input/output                                        |
| DDR_DQ[12]          | I/O        | A3                      | Data input/output                                        |
| DDR_DQ[13]          | I/O        | C1                      | Data input/output                                        |
| DDR_DQ[14]          | I/O        | D3                      | Data input/output                                        |



| DDR_DQ[15] | I/O | D2 | Data input/output        |
|------------|-----|----|--------------------------|
| DDR_UDQS   | I/O | A1 | DDR_DQ[15:8] Data strobe |
| DDR_UDQSn  | I/O | B1 | DDR_DQ[15:8] Data strobe |
|            |     |    | Total: 59 Pins           |

# 4.8. CMOS Image Sensor Interface

Table 4-9. CMOS Image Sensor Interface

|                | Table 4-9. CMOS Image Sensor Interface |            |                                                            |  |  |
|----------------|----------------------------------------|------------|------------------------------------------------------------|--|--|
| Name           | Type                                   | Ball No.   | Description                                                |  |  |
| CIC CDIO[1]    | I/O                                    | E2         | Function 1: For Sensor power down                          |  |  |
| CIS_GPIO[1]    | 1/0                                    | EΖ         | Function 2: GPIO                                           |  |  |
| CIS_GPIO[2]    | I/O                                    | E3         | Function 1: For Sensor LDO ON/OFF                          |  |  |
| CIS_GPIO[2]    | 1/0                                    | E3         | Function 2: MCU GPIO port2                                 |  |  |
| CIG CDIO(2)    | 1/0                                    | Ε4         | Function 1: IR-CUT enable and disable                      |  |  |
| CIS_GPIO[3]    | I/O                                    | F4         | Function 2: MCU GPIO port3                                 |  |  |
| CIC CDIO[4]    | I/O                                    | F2         | Function 1: IR_LED Control                                 |  |  |
| CIS_GPIO[4]    | 1/0                                    | F2         | Function 2: MCU GPIO port4                                 |  |  |
| CIG CDIO[5]    | 1/0                                    | C.4        | Function 1: PIR Status detect                              |  |  |
| CIS_GPIO[5]    | I/O                                    | G4         | Function 2: MCU GPIO port4                                 |  |  |
| GIG GDIOI (1   | 7.00                                   | <b>T</b> 1 | Function 1: For Sensor reset                               |  |  |
| CIS_GPIO[6]    | I/O                                    | E1         | Function 2: GPIO                                           |  |  |
| CIG CDIO[7]    | T/O                                    | F2         | Function 1: For Live view ready indicator LED              |  |  |
| CIS_GPIO[7]    | I/O                                    | F3         | Function 2: GPIO                                           |  |  |
| CIS_HCLK       | 0                                      | F1         | System master clock of sensor                              |  |  |
| CIS SDA        | I/O                                    | K4         | MCU I2C Bus Data                                           |  |  |
| CIS_SCL        | 0                                      | J4         | MCU I2C Bus Clock                                          |  |  |
| CIS_VSYNC      | I                                      | G3         | Vertical sync signal of sensor data                        |  |  |
| CIS_HSYNC      | I                                      | G2         | Horizontal sync signal of senor data                       |  |  |
| CIS PCLK       | I                                      | G1         | Pixel clock of sensor                                      |  |  |
| CIS_IOPWR      | PWR-I                                  | E4         | Power input with the same IO voltage as CMOS image sensor. |  |  |
| CIS_IOI WK     | 1 W IX-1                               | LH         | Pixel Data Bus                                             |  |  |
| CIS_D[11]/D0_N | I                                      | H2         | Parallel interface:D11                                     |  |  |
| C13_D[11]/D0_N | 1                                      |            | Serial interface:D0_N                                      |  |  |
|                |                                        |            | Pixel Data Bus                                             |  |  |
| CIS_D[10]/D0_P | I                                      | H1         | Parallel interface:D10                                     |  |  |
| CI3_D[10]/D0_F | 1                                      | 111        | Serial interface:D0_P                                      |  |  |
|                |                                        |            | Pixel Data Bus                                             |  |  |
| CIC DIOL/D1 N  | I                                      | 10         |                                                            |  |  |
| CIS_D[9]/D1_N  |                                        | J2         | Parallel interface:D9                                      |  |  |
|                |                                        |            | Serial interface:D1_N                                      |  |  |
| CIG DIOL/D1 D  | т .                                    | T1         | Pixel Data Bus                                             |  |  |
| CIS_D[8]/D1_P  | I                                      | J1         | Parallel interface:D8                                      |  |  |
|                |                                        |            | Serial interface:D1_P                                      |  |  |
|                | _                                      |            | Pixel Data Bus                                             |  |  |
| CIS_D[7]/CK_N  | I                                      | K2         | Parallel interface:D7                                      |  |  |
|                |                                        |            | Serial interface:CIK_N                                     |  |  |
| CIS_D[6]/CK_P  |                                        |            | Pixel Data Bus                                             |  |  |
|                | I                                      | K1         | Parallel interface:D6                                      |  |  |
|                |                                        |            | Serial interface:CLK_P                                     |  |  |
|                |                                        |            | Pixel Data Bus                                             |  |  |
| CIS_D[5]/D2_N  | I                                      | L2         | Parallel interface:D5                                      |  |  |
|                |                                        |            | Serial interface:D2_N                                      |  |  |



|               |   |    | Pixel Data Bus        |
|---------------|---|----|-----------------------|
| CIS_D[4]/D2_P | I | L1 | Parallel interface:D4 |
|               |   |    | Serial interface:D2_P |
|               |   |    | Pixel Data Bus        |
| CIS_D[3]/D3_N | I | M2 | Parallel interface:D3 |
|               |   |    | Serial interface:D3_N |
|               |   |    | Pixel Data Bus        |
| CIS_D[2]/D3_P | I | M1 | Parallel interface:D2 |
|               |   |    | Serial interface:D3_P |
| CIC D(1)      | т | Н3 | Pixel Data Bus        |
| CIS_ D[1]     | 1 | пэ | Parallel interface:D1 |
| CIG DIOI      | T | 12 | Pixel Data Bus        |
| CIS_D[0]      | 1 | J3 | Parallel interface:D0 |
|               |   |    | Total: 26 Pins        |

### 4.9. PWM Interface

#### Table 4-10. PWM Interface

| Name     | Type | Ball No. | Description                                                  |
|----------|------|----------|--------------------------------------------------------------|
| PWM[0]   | 1/0  | G14      | Function 1: PWM0 OUTPUT                                      |
| r w M[O] | I/O  | 014      | Function 2: GPIO                                             |
|          |      |          | Function 1: PWM1 OUTPUT                                      |
| PWM[1]   | I/O  | G15      | Function 2: ETH_LED[0].                                      |
|          |      |          | Function 3: GPIO                                             |
|          |      |          | Function 1: PWM2 OUTPUT                                      |
|          |      |          | Function 2: ETH_LED[1].                                      |
| PWM[2]   | I/O  | G16      | Function 3: JTAG_SEL, 0: GPIO[5:1] for JTAG; 1: UART pin for |
|          |      |          | JTAG.                                                        |
|          |      |          | Function 4: GPIO                                             |
|          |      |          | Function 1: PWM3 OUTPUT                                      |
| PWM[3]   | I/O  | N8       | Function 2: ETH_LED[3]                                       |
| P W M[3] | 1/0  |          | Function 3: JTAG_TDO                                         |
|          |      |          | Function 4: GPIO                                             |
|          | ·    |          | Total: 4 Pins                                                |

# 4.10. Audio Interface

Table 4-11. Audio Interface

| Name          | Type  | Ball No. | Description                              |
|---------------|-------|----------|------------------------------------------|
| AC_DV33       | PWR-I | L14      | For AMIC power 3.3V input                |
| AC_AMIC_PWR   | PWR-O | K14      | LDO output for AMIC bias                 |
| AC_AV33       | PWR-I | L13      | Audio DAC/ADC 3.3V power input           |
| AC_LINE_IN_L  | I     | K16      | Line in left channel                     |
| AC_LINE_IN_R  | I     | K15      | Line in right channel                    |
| AC_VCM        | PWR-O | J13      | Common mode voltage, External 1uF to GND |
| AC_LINE_OUT_L | О     | J16      | Line out left channel                    |
| AC_LINE_OUT_R | О     | J15      | Line out right channel                   |



| AC_HP_OUT_L        | О     | H15 | Headphone left channel                                                    |
|--------------------|-------|-----|---------------------------------------------------------------------------|
| AC_HP_OUT_R        | О     | H16 | Headphone right channel                                                   |
| AC_HP_A3V3         | PWR-I | J14 | Head Phone power input                                                    |
| AC_DMIC_IN_DAT     | I     | E16 | Function 1: PDM in data, get back data from DMIC. Function 2: GPIO        |
| AC_DMIC_IN_CLK     | О     | E15 | Function 1: PDM in clock, output clock to external DMIC. Function 2: GPIO |
| AC_I2S_IOPWR       | PWR-O | H14 | I2S interface power output                                                |
| AC_I2S_MCLK        | О     | F16 | System master clock                                                       |
| AC_I2S_SCK         | О     | F15 | I2S clock output                                                          |
| AC_I2S_WS          | О     | G13 | I2S channel select                                                        |
| AC_I2S_SD_OUT      | О     | F13 | I2S data output                                                           |
| AC_I2S_SD_IN       | I     | F14 | I2S data input                                                            |
| AC_PDM_OUT_DA<br>T | О     | E14 | PDM data output                                                           |
| AC_PDM_OUT_CLK     | О     | E13 | PDM clock output                                                          |
|                    |       |     | Total: 21 Pins                                                            |

# 4.11. Ethernet Interface

Table 4-12. Ethernet Interface

| Name     | Type  | Ball No. | Description                                                            |
|----------|-------|----------|------------------------------------------------------------------------|
| ETH_DV33 | PWR-I | P10      | Ethernet PHY 3.3V input                                                |
| ETH_DV10 | PWR-I | N10      | Ethernet PHY 1.0V input                                                |
| ETN_TXOP | I/O   | R10      | 100-ohm differential transmit positive output, support cross-over mode |
| ETN_TXON | I/O   | T10      | 100-ohm differential transmit negative output, support cross-over mode |
| ETN_RXIP | I/O   | R11      | 100-ohm differential receive positive input, support cross-over mode   |
| ETN_RXIN | I/O   | T11      | 100-ohm differential receive negative input ,support cross-over mode   |
|          |       |          | Total: 6 Pins                                                          |

### 4.12. GPIO

Table 4-13. GPIO Interface

| Name    | Type | Ball No. | Description   |
|---------|------|----------|---------------|
| GPIO[1] | I/O  | К3       | GPIO1         |
| GPIO[2] | I/O  | L3       | GPIO2         |
| GPIO[3] | I/O  | L4       | GPIO3         |
| GPIO[4] | I/O  | M3       | GPIO4         |
| GPIO[5] | I/O  | M4       | GPIO5         |
| GPIO[6] | I/O  | N4       | GPIO6         |
| GPIO[7] | I/O  | P4       | GPIO7         |
|         |      |          | Total: 7 Pins |

# 4.13. Power/Ground

**Table 4-14.Power and Ground pins** 



| Name | Type  | Ball No.                                                                                                                                                                                    | Description                 |  |  |  |
|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--|--|--|
| DV10 | PWR-I | E6,E7,E8,G11,<br>H6,H11,J6,K6,<br>L7,L8                                                                                                                                                     | Core power 1.0V power input |  |  |  |
| DV33 | PWR-I | F11,G6,J11,L6                                                                                                                                                                               | IO power 3.3V power input   |  |  |  |
| AV33 | PWR-I | K11                                                                                                                                                                                         | System PLL 3.3V power input |  |  |  |
| AV10 | PWR-I | L11                                                                                                                                                                                         | Analog 1.0V power input     |  |  |  |
| DVSS | GND   | A16,B2,C3,C8,<br>E5,E12,F6,F7,<br>F8,F9,F10,G7,<br>G8,G9,G10,H7,<br>H8,H9,H10,<br>H13,J7,J8,J9,<br>J10,K7,K8,K9,<br>K10,K13,L9,<br>L10,M5,M13,<br>P11,P15,R4,<br>R12,R13,R14,<br>T1,T12,T15 | Ground                      |  |  |  |
|      |       |                                                                                                                                                                                             | Total: 58 Pins              |  |  |  |



# 5. Electrical Characteristics

### 5.1. DC Characteristics

# 5.1.1. Absolute Maximum Ratings

**Table 5-1. Absolute Maximum Ratings** 

| Parameter                                      | Symbol                 | Minimum | Typical | Maximum | Units |  |
|------------------------------------------------|------------------------|---------|---------|---------|-------|--|
| <b>Power Supply Input</b>                      |                        |         |         |         |       |  |
| For RTS3902 CORE                               | DC1V0                  | 0.95    | 1.0     | 1.05    | V     |  |
| For RTS3902 I/O                                | DC3V3                  | 3.15    | 3.3     | 3.45    | V     |  |
| For RTS3902 DDR3                               | DC1V5                  | 1.425   | 1.5     | 1.575   | V     |  |
| Operation Current                              |                        |         |         |         |       |  |
| For RTS3902 CORE                               | $I_{DC1V0}$            |         | 510     |         | mA    |  |
| For RTS3902 I/O                                | $I_{DC3V3}$            |         | 40      |         | mA    |  |
| For RTS3902 DDR3                               | $I_{DC1V5}$            |         | 160     |         | mA    |  |
| Power Dissipation                              | $P_{\mathrm{D}}$       |         | 0.882   |         | W     |  |
| Ambient Operating Temperature                  | Ta                     | 0       | -       | +70     | °C    |  |
| Storage Temperature                            | Ts                     | -       | -       | +125    | °C    |  |
| ESD (Electrostatic Discharge, Human Body Mode) |                        |         |         |         |       |  |
|                                                | Susceptibility Voltage |         |         |         |       |  |
| All Pins                                       | 4.5KV                  |         |         |         |       |  |



# 6. Application Circuits

To guarantee the best compatibility and image quality in hardware design with specific image sensor, please contact Realtek to get the up to date application circuits. Any modification is recommended to be double checked by Realtek. Realtek may update the latest application circuits without modifying this datasheet.



# 7. Package Mechanical Dimensions

#### 7.1. TFBGA-234 Dimension







| Symbol | Dimer   | nsion ir | n mm  | Dimension in inch |       |       |
|--------|---------|----------|-------|-------------------|-------|-------|
|        | MIN     | NOM      | MAX   | MIN               | NOM   | MAX   |
| Α      | 1.10    | 1.17     | 1.24  | 0.043             | 0.046 | 0.049 |
| A1     | 0.16    | 0.21     | 0.26  | 0.006             | 0.008 | 0.010 |
| A2     | 0.91    | 0.96     | 1.01  | 0.036             | 0.038 | 0.040 |
| С      | 0.22    | 0.26     | 0.30  | 0.009             | 0.010 | 0.012 |
| D      | 10.90   | 11.00    | 11.10 | 0.429             | 0.433 | 0.437 |
| E      | 10.90   | 11.00    | 11.10 | 0.429             | 0.433 | 0.437 |
| D1     |         | 9.75     |       |                   | 0.384 |       |
| E1     |         | 9.75     |       |                   | 0.384 |       |
| е      |         | 0.65     |       |                   | 0.026 |       |
| b      | 0.25    | 0.30     | 0.35  | 0.010             | 0.012 | 0.014 |
| aaa    | 0.15    |          |       | 0.006             |       |       |
| bbb    | 0.10    |          |       | 0.004             |       |       |
| ddd    | 0.08    |          |       | 0.003             |       |       |
| eee    | 0.15    |          |       | 0.006             |       |       |
| fff    | 0.08    |          |       | 0.003             |       |       |
| MD/ME  | 16 / 16 |          |       |                   |       |       |

#### NOTE :

- 1. CONTROLLING DIMENSION : MILLIMETER.
- PRIMARY DATUM C AND SEATING PLANE ARE DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.
- △ DIMENSION 6 IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLEL TO PRIMARY DATUM C.
- 4. SPECIAL CHARACTERISTICS C CLASS: bbb , ddd
- A THE PATTERN OF PIN 1 FIDUCIAL IS FOR REFERENCE ONLY .
- 6. REFERANCE DOCUMENT : JEDEC PUBLICATION 95 DESIGN GUIDE 4.5



# 8. Ordering Information

**Table 8-1. Ordering Information** 

| Part Number | Package                             | Status |
|-------------|-------------------------------------|--------|
| RTS3902-GR  | TFBGA-234 11x11mm^2 'Green' Package | Sample |

#### Realtek Semiconductor Corp. Headquarters

No. 2, Innovation Road II Hsinchu Science Park, Hsinchu 300, Taiwan Tel.: +886-3-578-0211. Fax: +886-3-577-6047 www.realtek.com.tw