# **COSMIC-VLA FPGA**

Release vla-dev-61b0ecf:cosmic\_f-0.0.1-61b0ecf6

**Jack Hickish** 

Jun 17, 2022

## **CONTENTS:**

| 1  | Obta  | nining the | e Source Code                | 1  |
|----|-------|------------|------------------------------|----|
|    | 1.1   | Get the    | Source Code                  | 1  |
|    | 1.2   | Install I  | Prerequisites                | 1  |
|    |       | 1.2.1      | Firmware Requirements        | 1  |
| 2  | F-En  | ngine Sys  | tem Overview                 | 3  |
|    | 2.1   | _          | ew                           | 3  |
|    |       | 2.1.1      | Initialization               | 6  |
|    |       | 2.1.2      | Block Descriptions           | 6  |
| 3  | Outp  | out Data   | Format                       | 9  |
| 4  | Cont  | trol Inter | face                         | 11 |
|    | 4.1   | Overvie    | ew                           | 11 |
|    | 4.2   | Cosmi      | cFengine Python Interface    | 11 |
|    |       | 4.2.1      | Top-Level Control            | 12 |
|    |       | 4.2.2      | FPGA Control                 | 15 |
|    |       | 4.2.3      | Timing Control               | 17 |
|    |       | 4.2.4      | DTS Control                  | 19 |
|    |       | 4.2.5      | Input Control                | 20 |
|    |       | 4.2.6      | Noise Generator Control      | 22 |
|    |       | 4.2.7      | Sine Generator Control       | 23 |
|    |       | 4.2.8      | Delay Control                | 24 |
|    |       | 4.2.9      | PFB Control                  | 25 |
|    |       | 4.2.10     | Auto-correlation Control     | 26 |
|    |       | 4.2.11     | Correlation Control          | 28 |
|    |       | 4.2.12     | Post-FFT Test Vector Control | 30 |
|    |       | 4.2.13     | Equalization Control         | 31 |
|    |       | 4.2.14     | Channel Selection Control    | 32 |
|    |       | 4.2.15     | Packetization Control        | 33 |
|    |       | 4.2.16     | Ethernet Output Control      | 35 |
| 5  | Indic | ces and t  | ables                        | 37 |
| In | dex   |            |                              | 39 |

**CHAPTER** 

ONE

## **OBTAINING THE SOURCE CODE**

The COSMIC F-Engine pipeline is available at https://github.com/realtimeradio/vla-dev. Follow the following instructions to download and install the pipeline.

## 1.1 Get the Source Code

Clone the repository and its dependencies with:

```
# Clone the main repository
git clone https://github.com/realtimeradio/vla-dev
# Clone relevant submodules
cd vla-dev
git submodule update --init --recursive
```

## 1.2 Install Prerequisites

## 1.2.1 Firmware Requirements

The COSMIC F-Engine firmware can be built with the CASPER toolflow, and was designed using the following software stack:

- Ubuntu 18.04.0 LTS (64-bit)
- MATLAB R2019a
- Simulink R2019a
- MATLAB Fixed-Point Designer Toolbox R2019a
- Xilinx Vivado HLx 2019.1.3
- Python 3.6.9

It is *strongly* recommended that the same software versions be used to rebuild the design.

**CHAPTER** 

**TWO** 

## F-ENGINE SYSTEM OVERVIEW

## 2.1 Overview

The VLA F-Engine firmware is designed to run on an AlphaData ADM-PCIe-9H7<sup>1</sup> FPGA board, and provides channelization of digital data streams from two VLA antennas. Two different versions of the firmware exist - one for each of the two VLA digitization modes.

In the VLA's 3-bit mode, F-engine firmware processes (for each of two dual-polarization antennas), 4x2GHz bands.

In the VLA's 8-bit mode, F-engine firmware processes (for each of two dual-polarization antennas), 2x1GHz bands.

In both cases, the firmware channelizes the received bands into 1 MHz "coarse channels", and transmits these over 100Gb Ethernet at 8-bit (8-bit real + 8-bit imaginary) sample resolution.

The top-level specs of the F-Engine are:

<sup>&</sup>lt;sup>1</sup> See https://www.alpha-data.com/product/adm-pcie-9h7

| Parameter              | Value               | Notes                                                                     |
|------------------------|---------------------|---------------------------------------------------------------------------|
| Number of an-          | 2                   |                                                                           |
| tennas processed       |                     |                                                                           |
| per firmware in-       |                     |                                                                           |
| stance                 |                     |                                                                           |
| Number of inputs       | 4 (VLA 8-bit        | Dual-polarization x 2 IFs (8-bit mode); 4 IFs (3-bit mode)                |
| per antenna            | mode); 8 (VLA       |                                                                           |
|                        | 3-bit mode)         |                                                                           |
| Sampling rate          | 2.048GSa /s (8-bit  | VLA digitization standards                                                |
|                        | mode); 4.096        | -                                                                         |
|                        | GSa/s (3-bit        |                                                                           |
|                        | mode)               |                                                                           |
| Test inputs            | Noise; zeros; addi- | Firmware contains 2 independent gaussian noise generators. Any of         |
|                        | tive sine- waves    | the input data streams may be replaced with any of these digital noise    |
|                        |                     | sources, or zeros. User-programmable sine-waves may be added to this      |
|                        |                     | data stream                                                               |
| Delay compensa-        | <256k samples       | Programmable per- input. Maximum 256 useconds in all modes (approx        |
| tion                   | (8-bit mode);       | 38km free-space light travel)                                             |
|                        | <512k samples       |                                                                           |
|                        | (3-bit mode)        |                                                                           |
| Polyphase Filter       | 1024 (8-bit mode);  | 1 MHz coarse channel resolution in all modes. FFTs are implemented        |
| Bank Channels          | 2048 (3-bit mode)   | as complex transforms with twice as many points as channels output.       |
| Polyphase Filter       | Hamming; 4-tap      |                                                                           |
| Bank Window            |                     |                                                                           |
| Polyphase Fil-         | 8 bit (3-bit mode); | Sample growth occurs during LO offset removal                             |
| ter Bank Input         | 16bit (8-bit mode)  |                                                                           |
| Bitwidth               | 10.1%               |                                                                           |
| FFT Coefficient        | 18 bits             |                                                                           |
| Width                  | 10 1.4.             |                                                                           |
| FFT Data Path<br>Width | 18 bits             |                                                                           |
| Post-FFT Scal-         | 20                  |                                                                           |
| ing Coefficient        | 20                  |                                                                           |
| Width                  |                     |                                                                           |
| Post-FFT Scal-         | 8                   |                                                                           |
| ing Coefficient        |                     |                                                                           |
| Binary Point           |                     |                                                                           |
| Number of Post-        | 256                 | Coefficients shared over 4 (8-bit mode) or 8 (3-bit mode) coarse channels |
| FFT Scaling Co-        |                     | 22222223 Shared 3.57 . (3 Shared 3) 01 0 (3 Shared 3) College Charles     |
| efficients (per in-    |                     |                                                                           |
| put)                   |                     |                                                                           |
| Post-                  | 8                   | 8-bit real; 8-bit imaginary                                               |
| Quantization           |                     |                                                                           |
| Data Bitwidth          |                     |                                                                           |
|                        | L                   |                                                                           |

The Simulink block diagram of the dual-antenna F-engine firmware which runs on an ADM-PCIe-9H7 FPGA board is shown in Fig. 2.1. The block diagram showing the DSP elements of a single antenna pipeline is shown in Fig. 2.2.



Fig. 2.1: F-Engine top-level Simulink diagram.



Fig. 2.2: Simulink diagram for a single antenna F-engine pipeline.

2.1. Overview 5

## 2.1.1 Initialization

The functionality of individual blocks is described below. However, in order to simply get the firmware into a basic working state the following process should be followed:

- 1. Program the FPGA
- 2. Initialize all blocks in the system
- 3. Trigger master reset and timing synchronization event.

In a multi-board system, the process of synchronizing a board can be relatively involved. For testing purposes, using single board, a simple software reset can be used in place of a hardware timing signal to perform an artificial synchronization.

The following commands bring the F-engine firmware into a functional state, suitable for testing. See Section 4 for a full software API description

```
# Import the COSMIC F-Engine control library
from cosmic_f import CosmicFengine

# Instantiate a CosmicFengine instance, to communicate with
# the F-engine pipeline for the first antenna of a board with
# PCIe enumeration 0x3d, to be programmed with firmware 'firmware.fpg'
f = CosmicFengine('pcie3d', fpgfile=firmware.fpg, pipeline_id=0)

# Program a board
f.program() # Load firmware (if it not already running)

# Initialize all the firmware blocks
f.initialize(read_only=False)

# Issue a reset and synchronization pulse
f.sync.arm_sync()
f.sync.sw_sync()

# Do, something, like plot autocorrelations for all polarizations/IFs
f.autocorr.plot_all_spectra()
```

## 2.1.2 Block Descriptions

Each block in the firmware design can be controlled using an API described in Section 4.

## DTS (dts)

The DTS block provides an interface to the VLA DTS (Data Transmission System). It receives streaming DTS data from a VLA antenna on 12 parallel 10.24 Gb/s links, and decodes these streams into a time series of ADC samples.

## Timestamp Generation (sync)

The timestamp generation block, manages the synchronization of multiple boards. Software control, alongside pulses embedded in the DTS data streams allow multiple boards to lock to a common time origin. This is vital for combining data streams from antennas which are processed by different FPGA boards.

## Noise Generators (noise)

The Noise Generation block provides multiple white noise streams. These can be used to emulate antenna signals which are either perfectly correlated or perfectly uncorrelated. Designed for testing and verification, replacing DTS signals with artificial noise provides a useful ability to check the functionality of downstream delay / correlation systems.

#### Input Selection (input)

The input block provides bit statistics (mean, RMS, histograms) for F-engine inputs. It also contains a multiplexor which allows F-engine inputs to be replaces with either zeros, or a signal from an upstream *noise* block.

## Sine-wave Injection (sinegen)

The Sine-wave injection block allows a software-defined sine wave to be added to a data stream. This allows testing of the downstream LO-offset removal scheme, as well as verification of frequency channel labelling.

## Delay Compensation (delay)

The delay block allows runtime-programmable delays to be inserted into a data stream. These can be used to compensate for cable delays in the upstream system, as well as array geometry when phasing to an astronomical source.

## LO-offset Removal (Io)

The LO block multiplies F-engine signals by a runtime-programmable LO, to compensate for the frequency offsets in the analog LOs used at the VLA antennas.

## PFB (pfb)

The PFB implements a 1 MHz channelizer, slicing the wideband DTS inputs into multiple frequency channels.

## Autocorrelation (autocorr)

The *autocorr* block calculates, prior to any requantization, the autocorrelation of each F-engine input, with a runtime-programmable accumulation length.

2.1. Overview 7

## Delay / Phase Tracking (phase\_rotate)

The phase rotation block performs delay and phase tracking, in order to fringe-stop at the phase center of an observation.

## Bandpass Equalization (eq)

The eq block provides the ability to multiply spectra by a set of frequency dependent (but time-independent) real-valued coefficients. This allows the bandpass of each F-engine input to be flattened, and the overall power levels to be set appropriately for downstream requantization.

## Test Vector Insertion (eqtvg)

The *eqtvg* block provides the ability to replace data streams with a runtime-programmable test pattern, which may vary with frequency channel and input number, but is invariant over time.

## Cross-Correlation (corr)

The *corr* block provides the ability to correlate any pair of F-engine inputs (for a single antenna). Since F-engine inputs are different IFs and polariations of a common antenna, this block is mostly useful for debugging and verification, when used alongside the variou test vector insertion modes.

## Channel Selection (chanreorder)

The *chanreorder* block reorders channels within a spectra. Alongside the downstream packetization block, it can be used to dynamically define which frequency channels are transmitted from the F-engine.

#### Packetizer (packetizer)

The *packetizer* module inserts application headers to the F-engine data streams, and configures the destinations to which F-engine packets are sent.

## 100 GbE Outputs (eths[])

The *eths* blocks encapsulate (multiple) 100GbE interfaces, and provide control for enabling and disabling Ethernet outputs, and packet transmission statistics.

## **OUTPUT DATA FORMAT**

F-Engine output data comprises a continuous stream of voltage samples, encapsulated in UDP packets. The format used is similar to that used at the ATA for 8-bit *Voltage Mode* observations, but with a larger number of time samples per packet.

Each packet contains a data payload of up to 8192 bytes, made up of 32 time samples for up to 128 frequency channels of dual-polarization data:

```
// Number of time samples per packet
#define N_t 32
// Number of polarizations per packet
#define N_p 2

struct voltage_packet {
    uint8_t version;
    uint8_t type;
    uint16_t n_chans;
    uint16_t chan;
    uint16_t feng_id
    uint64_t timestamp;
    complex8 data[n_chans, N_t, N_p] // 8-bit real + 8-bit imaginary
};
```

## The header entries are all encoded network-endian and should be interpretted as follows:

- version; TODO: check how this is populated
- type; *Packet type*: Bit [0] is 1 if the axes of data payload are in order [slowest to fastest] channel x time x polarization. This is currently the only supported mode. Bit [1] is 1 if the data payload comprises 8+8 bit complex integers. This is currently the only supported mode.
- n\_chans; *Number of Channels*: Indicates the number of frequency channels present in the payload of this data packet.
- chan; *Channel number*: The index of the first channel present in this packet. For example, a channel number c implies the packet contains channels c to c + n\_chans 1.
- feng\_id; *Antenna ID*: A runtime configurable ID which uniquely associates a packet with a particular SNAP board.
- timestamp; Sample number: The index of the first time sample present in this packet. For example, a sample number s implies the packet contains samples s to s+15. Sample number counts in units of spectra since the UNIX epoch, and can be referred to GPS time through knowledge of the system sampling rate and FFT length parameters.

The data payload in each packet is determined by the number of frequency channels it contains. The maximum is 8192 bytes. If type & 2 == 1 each byte of data should be interpretted as an 8-bit complex number (i.e. 8-bit real, 8-bit

imaginary) with the most significant 8 bits of each byte representing the real part of the complex sample in signed 2's complement format, and the least significant 8 bits representing the imaginary part of the complex sample in 2's complement format.

**CHAPTER** 

**FOUR** 

## **CONTROL INTERFACE**

## 4.1 Overview

A Python class CosmicFengine is provided to encapsulate control of individual blocks in the firmware DSP pipeline. The structure of the software interface aims to mirror the hierarchy of the firmware modules, through the use of multiple Block class instances, each of which encapsulates control of a single module in the firmware pipeline.

In testing, and interactive debugging, the CosmicFengine class provides an easy way to probe board status for a ADM-PCIe-9H7 board on the local network.

## 4.2 CosmicFengine Python Interface

The CosmicFengine class can be instantiated and used to control a single ADM-PCIe-9H7 board running LWA's F-Engine firmware. An example is below:

```
# Import the ADM-PCIe-9H7 F-Engine library
from cosmic_f import CosmicFengine
# Instantiate a CosmicFengine instance, to communicate with
# the F-engine pipeline for the first antenna of a board with
# PCIe enumeration 0x3d, to be programmed with firmware 'firmware.fpg'
f = CosmicFengine('pcie3d', fpgfile=firmware.fpg, pipeline_id=0)
# Program a board
f.program() # Load firmware (if it not already running)
# Initialize all the firmware blocks
f.initialize(read_only=False)
# Blocks are available as items in the CosmicFengine `blocks`
# dictionary, or can be accessed directly as attributes
# of the CosmicFengine.
# Print available block names
print(sorted(f.blocks.keys()))
# Returns:
# ['dts', 'autocorr', 'corr', 'delay', 'eq', 'eq_tvg', 'eth',
# 'fpga', 'input', 'noise', 'packetizer', 'pfb', 'reorder', 'sync']
# Grab some correlation data from the two pols of the first IF
corr_data = f.corr.get_new_corr(0, 1)
# ...
```

Details of the methods provided by individual blocks are given in the next section.

## 4.2.1 Top-Level Control

The Top-level CosmicFengine instance can be used to perform high-level control of the firmware, such as programming and de-programming FPGA boards. It can also be used to apply configurations which affect multiple firmware subsystems, such as configuring channel selection and packet destination.

Finally, a CosmicFengine instance can be used to initialize, or get status from, all underlying firmware modules.

A control class for COSMIC's F-Engine firmware.

## **Parameters**

- host (casperfpga. Casperfpga) CasperFpga interface for host. If host is of the form xdmaA, then we are connecting to the FPGA card with xdma driver ID xdmaA. In this case, connection may be direct, or via a REST server. If a REST server is supplied at remote\_uri, this host parameter will be interpreted on the server's side (see RemoteP-cieTransport.\_\_init\_\_() and casperfpga\_rest\_server:getXdmaIdFromTarget()). If host is of the form pcieB, then the connection is to the PCIe device with enumeration 0xB
- **remote\_uri** (str) REST host address, eg. http://192.168.32.100:5000. This triggers the transport to be a RemotePcieTransport object.
- **fpgfile** (str) .fpg file for firmware to program (or already loaded)
- **pipeline\_id** (*int*) Zero-indexed ID of the pipeline on this host.
- **neths** (*int*) Number of 100GbE interfaces for this pipeline.
- logger (logging.Logger) Logger instance to which log messages should be emitted.

## **Parameters**

- **program** (bool) If True, start by programming the SNAP2 FPGA from the image currently in flash. Also train the ADC-> FPGA links and initialize all firmware blocks.
- **initialize** (bool) If True, put all firmware blocks in their default initial state. Initialization is always performed if the FPGA has been reprogrammed, but can be run without reprogramming to (quickly) reset the firmware to a known state. Initialization does not include ADC->FPGA link training.
- **test\_vectors** (bool) If True, put the F-engine in "frequency ramp" test mode.
- sync(bool) If True, synchronize (i.e., reset) the DSP pipeline.
- **sw\_sync** (bool) If True, issue a software reset trigger, rather than waiting for an external reset pulse to be received over SMA.
- enable\_eth (bool) If True, enable 40G F-Engine Ethernet output.
- **chans\_per\_packet** (*int*) Number of frequency channels in each output F-engine packet

- **ninput** (*int*) Number of inputs to be sent. Values of n\*32 may be used to spoof F-engine packets from multiple SNAP2 boards.
- macs (dict) Dictionary, keyed by dotted-quad string IP addresses, containing MAC addresses for F-engine packet destinations. I.e., IP/MAC pairs for all X-engines.
- **source\_ips** (*list of str*) The IP addresses from which this board should send packets. A list with one IP entry per interface.
- **source\_port** (*int*) The source UDP port from which F-engine packets should be sent.
- **dests** (*List of dict*) List of dictionaries describing where packets should be sent. Each list entry should have the following keys:
  - 'ip': The destination IP (as a dotted-quad string) to which packets should be sent.
  - 'port': The destination UDP port to which packets should be sent.
  - 'start\_chan': The first frequency channel number which should be sent to this IP / port. start\_chan should be an integer multiple of 16.
  - 'nchans': The number of channels which should be sent to this IP / port. nchans should be a multiple of chans\_per\_packet.
  - 'feng\_ids': The identifying numbers of the antenna-streams, as interpreted by the destination. 1 per tuning/input.
- dts\_lane\_map If not None, override the default DTS lane mapping as part of initialization. This parameter does nothing if *initialize* is not True.
- **fpgfile** The .fpg file to be loaded, if *program* is True. Should be a path to a valid .fpg file. If None is given, and programming, self.fpgfile will be loaded.
- **sync\_offset\_ns** (*float*) Nanoseconds offset to add to the time loaded into the internal telescope time counter.

#### **Parameters**

- **program** (bool) If True, start by programming the SNAP2 FPGA from the image currently in flash. Also train the ADC-> FPGA links and initialize all firmware blocks.
- initialize (bool) If True, put all firmware blocks in their default initial state. Initialization is always performed if the FPGA has been reprogrammed.
- **test\_vectors** (bool) If True, put the F-engine in "frequency ramp" test mode.
- **sync** (bool) If True, synchronize (i.e., reset) the DSP pipeline.
- **sw\_sync** (bool) If True, issue a software reset trigger, rather than waiting for an external reset pulse to be received over SMA.
- enable\_eth (bool) If True, enable F-Engine Ethernet output.
- config\_file (str) Path to a configuration YAML file.

#### get status all()

Call the get\_status methods of all blocks in self.blocks. If the FPGA is not programmed with F-engine firmware, will only return basic FPGA status.

**Returns** (status\_dict, flags\_dict) tuple. Each is a dictionary, keyed by the names of the blocks in self.blocks. These dictionaries contain, respectively, the status and flags returned by the get\_status calls of each of this F-Engine's blocks.

#### hostname

hostname of the F-Engine's host SNAP2 board

#### initialize(read only=True, allow unlocked dts=False)

Call the `initialize methods of all underlying blocks, then optionally issue a software global reset.

#### **Parameters**

- **read\_only** (bool) If True, call the underlying initialization methods in a read\_only manner, and skip software reset.
- allow\_unlocked\_dts (bool) If True, do not initialize the dts block

#### is\_connected()

**Returns** True if there is a working connection to a SNAP2. False otherwise.

#### Return type bool

#### logger

Python Logger instance

## print\_status\_all (use\_color=True, ignore\_ok=False)

Print the status returned by get\_status for all blocks in the system. If the FPGA is not programmed with F-engine firmware, will only print basic FPGA status.

#### **Parameters**

- use\_color (bool) If True, highlight values with colors based on error codes.
- ignore\_ok (bool) If True, only print status values which are outside the normal range.

## program (fpgfile=None)

Program an .fpg file to an F-engine FPGA.

**Parameters** fpgfile (str) – The .fpg file to be loaded. Should be a path to a valid .fpg file. If None is given, the .fpg path provided at FEngine instantiation-time will be loaded.

## read\_chan\_dest\_ips\_as\_json()

Reads the headers of the packetizer block and constructs a summative report of the channels' destination-IPs, as a json string.

**set\_equalization** (eq\_start\_chan=100, eq\_stop\_chan=400, start\_chan=50, stop\_chan=450, filter ksize=21, target rms=0.2)

Set the equalization coefficients to realize a target RMS.

#### **Parameters**

- eq\_start\_chan (int) Frequency channels below eq\_start\_chan will be given the same EQ coefficient as eq\_start\_chan.
- eq\_stop\_chan (int) Frequency channels above eq\_stop\_chan will be given the same EQ coefficient as eq\_stop\_chan.
- **start\_chan** (*int*) Frequency channels below start\_chan will be given zero EQ coefficients.
- **stop\_chan** (*int*) Frequency channels above stop\_chan will be given zero EQ coefficients.

- **filter\_ksize** (*int*) Filter kernel size, for rudimentary RFI removal. This should be an odd value.
- target\_rms (float) The target post-EQ RMS. This is normalized such that 1.0 is the saturation level. I.e., an RMS of 0.125 means that the RMS is one LSB of a 4-bit signed signal, or 16 LSBs of an 8-bit signed signal

#### tx enabled()

Returns [eth.tx\_enabled() for eth in self.eths].

## 4.2.2 FPGA Control

The FPGA control interface allows gathering of FPGA statistics such as temperature and voltage levels. Its methods are functional regardless of whether the FPGA is programmed with an LWA F-Engine firmware design.

**class** cosmic\_f.blocks.fpga.**Fpga** (*host*, *name*, *logger=None*)

Instantiate a control interface for top-level FPGA control.

#### **Parameters**

- host (casperfpga.CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.

## get\_build\_time()

Read the UNIX time at which the current firmware was built.

Return build\_time Seconds since the UNIX epoch at which the running firmware was built.

Rtype int

#### get\_firmware\_type()

Read the firmware type register and return the contents as an integer.

Return type Firmware type

Rtype str

#### get\_firmware\_version()

Read the firmware version register and return the contents as a string.

**Return version** major\_version.minor\_version.revision.bugfix

Rtype str

## get\_fpga\_clock()

Estimate the FPGA clock, by polling the  $sys\_clkcounter$  register.

Returns Estimated FPGA clock in MHz

Return type float

#### get\_status()

Get status and error flag dictionaries.

Status keys:

- programmed (bool): True if FPGA appears to be running DSP firmware. False otherwise, and flagged as a warning.
- flash\_firmware (str): The name of the firmware file currently loaded in flash memory.

- flash\_firmware\_md5 (str): The MD5 checksum of the firmware file currently loaded in flash memory.
- timestamp (str): The current time, as an ISO format string.
- serial (str): The serial number / identifier for this board. Flagged with a warning if no serial is available.
- host (str): The host name of this board.
- sw\_version (str): The version string of the control software package. Flagged as warning if the version indicates a build against a dirty git repository.
- fw\_version (str): The version string of the currently running firmware. Available only if the board is programmed.
- fw\_type (int): The firmware type ID of the currently running firmware. Available only if the board is programmed.
- fw\_build\_time (int): The build time of the firmware, as an ISO format string. Available only if the board is programmed.
- sys\_mon (str): 'reporting' if the current firmware has a functioning system monitor module. Otherwise 'not reporting', flagged as an error.
- temp (float): FPGA junction temperature, in degrees C. (Only reported is system monitor is available). Flagged as a warning if outside the recommended operating conditions. Flagged as an error if outside the absolute maximum ratings. See DS892.
- vccaux (float): Voltage of the VCCAUX FPGA power rail. (Only reported is system monitor is available). Flagged as a warning if outside the recommended operating conditions. Flagged as an error if outside the absolute maximum ratings. See DS892.
- vccbram (float): Voltage of the VCCBRAM FPGA power rail. (Only reported is system monitor is available). Flagged as a warning if outside the recommended operating conditions. Flagged as an error if outside the absolute maximum ratings. See DS892.
- vccint (float): Voltage of the VCCINT FPGA power rail. (Only reported is system monitor is available). Flagged as a warning if outside the recommended operating conditions. Flagged as an error if outside the absolute maximum ratings. See DS892.

**Returns** (status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

## is\_programmed()

Lazy check to see if a board is programmed. Check for the "version\_version" register. If it exists, the board is deemed programmed.

**Returns** True if programmed, False otherwise.

Return type bool

## 4.2.3 Timing Control

The Sync control interface provides an interface to configure and monitor the multi-ADM-PCIe-9H7 timing distribution system.

**class** cosmic\_f.blocks.sync.**Sync**(*host*, *name*, *clk\_hz=None*, *logger=None*)

The Sync block controls internal timing signals.

#### **Parameters**

- host (casperfpga.CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- clk\_hz (int) The FPGA clock rate at which the DSP fabric runs, in Hz.
- logger (logging.Logger) Logger instance to which log messages should be emitted.

```
arm_noise()
```

Arm noise generator resets.

```
arm svnc()
```

Arm sync pulse generator, which passes sync pulses to the design DSP.

```
count_ext()
```

**Returns** Number of external sync pulses received.

Rtype int

```
get_error_count()
```

Returns Number of sync errors.

Rtype int

```
get_latency()
```

Returns Number of FPGA clock ticks between sync transmission and reception

Rtype int

```
get status()
```

Get status and error flag dictionaries.

Status keys:

- uptime\_fpga\_clks (int): Number of FPGA clock ticks (= ADC clock ticks) since the FPGA was last programmed.
- period\_fpga\_clks (int): Number of FPGA clock ticks (= ADC clock ticks) between the last two internal sync pulses.
- ext\_count (int): The number of external sync pulses since the FPGA was last programmed.
- int\_count (int): The number of internal sync pulses since the FPGA was last programmed.

**Returns** (status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

```
get_tt_of_ext_sync()
```

Get the internal TT at which the last sync pulse arrived.

**Returns** (tt, sync\_number). tt is the internal TT of the last sync. sync\_number is the sync pulse count corresponding to this TT.

## Rtype int

## get\_tt\_of\_sync()

Get the internal TT of the last system sync event.

**Returns** tt. The internal TT of the last sync.

## Rtype int

## initialize (read\_only=False)

Initialize block.

**Parameters read\_only** (bool) – If False, initialize system control register to 0 and reset error counters. If True, do nothing.

## load\_internal\_time (tt, software\_load=False)

Load a new starting value into the \_internal\_ telescope time counter on the next sync.

#### **Parameters**

- tt (int) Telescope time to load
- **software\_load** (bool) If True, immediately load via a software trigger. Else load on the next external sync pulse arrival.

#### period()

**Returns** The number of FPGA clock ticks between the last two external sync pulses.

## Rtype int

## reset\_error\_count()

Reset internal error counter to 0.

## sw\_sync()

Issue a sync pulse from software. This will only do anything if appropriate arming commands have been made in advance.

## update\_internal\_time (fs\_hz=None, offset\_ns=0.0)

Arm sync trigger receivers, having loaded an appropriate telescope time.

#### **Parameters**

- **fs\_hz** (*int*) The FPGA DSP clock rate, in Hz. Used to set the telescope time counter. If None is provided, self.clk\_hz will be used.
- **offset\_ns** (*float*) Nanoseconds offset to add to the time loaded into the internal telescope time counter.

#### uptime()

**Returns** Time in FPGA clock ticks since the FPGA was last programmed. Resolution is 2\*\*32 (21 seconds at 200 MHz)

#### Return type int

#### wait\_for\_sync()

Block until a sync has been received.

## 4.2.4 DTS Control

The Dts control interface allows link training of the DTS->FPGA data link.

**class** cosmic\_f.blocks.dts.**Dts**(*host*, *name*, *nlanes=12*, *lane\_map=[8, 9, 6, 7, 10, 11, 1, 0, 4, 5, 2, 3]*, *logger=None*)

Instantiate a control interface for a DTS interface block.

#### **Parameters**

- host (casperfpga. CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- **nlanes** (*int*) Number of parallel DTS lanes used for this interface.
- lane\_map (list of int) How to reorder DTS lanes to assemble data. A list with nlanes entries, where entry i defines the physical lane which should be considered to have index i. This array is defined by the physical connectivity of the FPGA.

## align\_lanes (mux\_factor=4, retries=0)

Align the multiple lanes of the DTS interface by advancing/delaying streams so that their sync pulses occur at the same FPGA clock cycle.

#### **Parameters**

- mux\_factor (int) Ratio of FPGA clock to DTS 160-bit frame clock
- **retries** (*int*) Number of retry attempts

#### get\_gty\_lock\_state()

Get the lock state of the DTS's underlying transceivers. Returns a bit array, where bit i is 1 if lane i is locked, and 0 otherwise. A lane is locked if the transceiver IP is successfully recovering a clock from the data stream.

Return locked bit array

Rtype locked int

## get\_lane\_ids()

Get the DTS lane IDs, as encoded in the underlying data streams.

#### get\_lock\_state()

Get the lock state of the DTS interface. Returns a bit array, where bit i is 1 if lane i is locked, and 0 otherwise. A lane is locked if the DTS receiver has correctly inferred data frame edges from the data stream sync pattern.

Return locked bit array

Rtype locked int

#### get\_status (lanes='all')

Get a dictionary of status values, with optional warning of error flags. To be overridden by individual blocks

**Returns** (status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs, defined on a per-block basis. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary should be as defined in *error\_levels.py*.

## initialize(read\_only=False)

Individual blocks should override this method to configure themselves appropriately

**Parameters read\_only** (bool) – If False, initialize blocks in a way that might change the configuration of running hardware. If True, read runtime info from blocks, but don't change anything.

#### mute()

Internally disable data output.

#### reset()

Reset underlying interface.

## reset\_stats()

Reset internal statistics counters

#### unmute()

Internally enable data output.

## 4.2.5 Input Control

Instantiate a control interface for an Input block. This block allows switching data inputs between constant-zeros, digital noise, and ADC inputs.

A statistics interface is also provided, providing bit statistics and histograms.

#### **Parameters**

- host (casperfpga. CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- n\_inputs (int) Number of independent inputs.
- n\_parallel\_samples (int) Number of parallel samples per input stream.
- **n\_bits** (*int*) Number of bits per ADC sample.

## Variables

- n\_inputs Number of inputs this interface handles
- n\_bits Number of bits per ADC sample

#### get\_all\_histograms()

Get histograms for all signals, summing over all interleaving cores.

**Returns** (vals, hists). vals is a list of histogram bin centers. hists is an  $[n_{input} \times 2**n_{in}]$  list of histogram data.

#### get bit stats()

Get the mean, RMS, and mean powers of all ADC inputs.

**Returns** (means, powers, rmss) tuple. Each member of the tuple is an array with self. n\_inputs elements.

Rval (numpy.ndarray, numpy.ndarray)

## get\_histogram(input, sum\_cores=True)

Get a histogram for an ADC input.

## **Parameters**

- **input** (*int*) ADC input from which to get data.
- **sum\_cores** (bool) If True, compute one histogram from both pairs of interleaved ADC cores associated with an analog input. If False, compute separate histograms.

Returns If sum\_cores is True, return (vals, hist), where vals is a list of histogram bin centers, and hist is a list of histogram data points. If sum\_cores is False, return (vals, hist\_a, hist\_b), where hist\_a and hist\_b are separate histogram data sets for the even-sample and odd-sample ADC cores, respectively.

#### get\_status()

Get status and error flag dictionaries.

Status keys:

- switch\_position<n> (str): Switch position ('noise', 'adc' or 'zero') for input input n, where n is a two-digit integer starting at 00. Any input position other than 'adc' is flagged with "NOTIFY".
- power<n> (float): Mean power of input input n, where n is a two-digit integer starting at 00. In units of (ADC LSBs)\*\*2.
- rms<n> (float): RMS of input input n, where n is a two-digit integer starting at 00. In units of ADC LSBs. Value is flagged as a warning if it is >30 or <5.
- mean<n> (float): Mean sample value of input input n, where n is a two-digit integer starting at 00. In units of ADC LSBs. Value is flagged as a warning if it is > 2.

**Returns** (status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

## get\_switch\_positions()

Get the positions of the input switches.

**Returns** List of switch positions. Entry n contains the position of the switch associated with ADC input n. Switch positions are "noise" (internal digital noise generators), "adc" (digitized ADC input), or "zero" (constant 0).

**Return type** list of str

## initialize(read only=False)

Initialize the block.

**Parameters read\_only** (bool) – If True, do nothing. If False, set the input multiplexers to ADC data and enable statistic computation.

## plot\_histogram(input)

Plot a histogram.

**Parameters** input (int) – ADC input from which to get data.

## print\_histograms()

Print histogram stats to screen.

#### use\_adc (input=None)

Switch input to ADC.

Parameters input (int or None) - Which input to switch. If None, switch all.

## use\_noise (input=None)

Switch input to internal noise source.

Parameters input (int or None) - Which input to switch. If None, switch all.

use zero(input=None)

Switch input to zeros.

Parameters input (int or None) – Which input to switch. If None, switch all.

## 4.2.6 Noise Generator Control

Noise Generator controller

This block controls a digital noise source, which can generate multiple independent channels of gaussian noise. These channels can be assigned to multiple outputs of this block, to create correlated or uncorrelated noise streams.

#### **Parameters**

- host (casperfpga.CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- **n\_noise** (*int*) The number of independent noise generation cores in the underlying block. 2\*n\_noise independent noise streams will be produced.
- n\_parallel\_samples (int) Number of parallel samples per noise stream.
- **n\_outputs** (*int*) The number of output channels from the block.

## assign\_output (output, noise)

Assign an output channel to a given noise stream. Note that the output stream will not be affected unless the downstream input multiplexors are set to noise mode.

## **Parameters**

- **output** (*int*) The index of the output stream to be assigned.
- **noise** (*int*) The index of the noise stream to assign to *output*. Note that each noise generator core generates two independent streams, so *noise* can be in range(0, 2\*self.n\_noise)

#### get output assignment(output)

Get the index of the noise stream assigned to an output.

**Parameters** output (int) – The index of the output stream to query.

**Returns** The index of the noise stream to assign to *output*. Note that each noise generator core generates two independent streams, so *noise* can be in range(0, 2\*self.n\_noise)

Return type int

#### $get\_seed(n)$

Get the seed of a noise generator.

**Parameters** n (int) – Noise generator ID whose seed to read.

**Returns** Noise generator seed.

Rtype int

## get\_status()

Get status and error flag dictionaries.

## Status keys:

- noise\_core<m>\_seed (int): Seed currently loaded into noise generator core m. m should be a two-digit integer starting at 00.
- output\_assignment<n> (int): The noise generator ID currently assigned to output stream n, where n is a two-digit integer starting at 00.

**Returns** (status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

## initialize (read\_only=False)

Initialize the block

**Parameters** read\_only (bool) – If False, set the seen of noise generator n to n. If True, do nothing.

#### set seed (n, seed)

Set the seed of a noise generator.

#### **Parameters**

- **n** (*int*) Noise generator ID to seed.
- **seed** (*int*) Noise generator seed to load.

## 4.2.7 Sine Generator Control

Sine Generator controller

This block controls a digital TVG, which can generate programmable ADC data

#### **Parameters**

- host (casperfpga. CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- **n\_sine** (*int*) The number of independent test vector brams.
- $n_{outputs}(int)$  The number of output channels from the block.
- **n\_samples** (*int*) The number of samples in the test vector buffer.

#### assign\_output (output, n)

Assign an output channel to a given data stream.

## **Parameters**

- **output** (*int*) The index of the output stream to be assigned.
- n (int) The index of the sine stream to assign to output. Use None to turn off test vector insertion.

#### get output assignment(output)

Get the index of the sine stream assigned to an output.

**Parameters** output (int) – The index of the output stream to query.

**Returns** The index of the sine stream to assign to *output*. Or, *None* if no test vector is being inserted

## Return type int

## get\_status()

Get status and error flag dictionaries.

Status keys:

• output\_assignment<n> (int): The sine generator ID currently assigned to output stream n, where n is a two-digit integer starting at 00. None, if the generators are not being used.

**Returns** (status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

## initialize(read\_only=False)

Initialize the block

**Parameters read\_only** (bool) – If False, turn off test vector insertion If True, do nothing.

write\_sine (n, period, amp=0.1, cos=False)

Write a sine wave.

#### **Parameters**

- **n** (*int*) Which sine wave generator to write to.
- **period** (*int*) Sine period in ADC samples
- **cos** (bool) If True, use a cosine, rather than a sine.
- amp (float) Sine wave amplitude. 1 will saturate the logic.

## 4.2.8 Delay Control

**class** cosmic\_f.blocks.delay.**Delay** (*host*, *name*, *n\_streams=64*, *logger=None*) Instantiate a control interface for a Delay block.

#### **Parameters**

- host (casperfpga.CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- **logger** (logging.Logger) Logger instance to which log messages should be emitted.
- n\_streams (int) Number of independent streams which may be delayed

#### MIN DELAY = 64

minimum delay allowed

#### force load()

Force immediate load of all delays.

#### get\_delay (stream)

Get the current delay for a given input.

Parameters stream (int) - Which ADC input index to query

**Returns** Currently loaded delay, in ADC samples

Return type int

#### get\_max\_delay()

Query the firmware to get the maximum delay it supports.

**Returns** Maximum supported delay, in ADC samples

Return type int

#### get\_status()

Get status and error flag dictionaries.

Status keys:

- delay<n>: Currently loaded delay for ADC input index n. in units of ADC samples.
- max\_delay: The maximum delay supported by the firmware.
- min\_delay: The minimum delay supported by the firmware.

**Returns** (status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

#### initialize (read\_only=False)

Initialize all delays.

**Parameters read\_only** (bool) – If True, do nothing. If False, initialize all delays to the minimum allowed value.

## set\_delay (stream, delay)

Set the delay for a given input stream.

#### **Parameters**

- **stream** (*int*) ADC stream index to which delay should be applied.
- delay (int) Number of ADC clock cycles delay to load.

## 4.2.9 PFB Control

class cosmic\_f.blocks.pfb.Pfb (host, name, nchan=1024, nchan\_parallel=8, logger=None)

#### get\_fft\_shift()

Get the currently applied FFT shift schedule. The returned value takes into account any hardcoding of the shift settings by firmware.

Returns Shift schedule

Return type int

## get\_overflow\_count()

Get the total number of FFT overflow events, since the last statistics reset.

Returns Number of overflows

#### Return type int

#### get status()

Get status and error flag dictionaries.

Status keys:

- overflow\_count (int): Number of FFT overflow events since last statistics reset. Any non-zero value is flagged with "WARNING".
- fft shift (str): Currently loaded FFT shift schedule, formatted as a binary string, prefixed with "0b".

**Returns** (status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

initialize (read\_only=False)

**Parameters** read\_only (bool) – If False, enable the PFB FIR, set the FFT shift to the default value, and reset the overflow count. If True, do nothing.

```
sel_band(start_chan=0)
```

Select which half of the band is output.

**Parameters** start\_chan (int) - First channel to be output. Half the spectrum will be output, starting with this channel.

## 4.2.10 Auto-correlation Control

Instantiate a control interface for an Auto-Correlation block. This provides auto-correlation spectra of post-FFT data.

In order to save FPGA resource, the auto-correlation block may use a single correlation core to compute the auto-correlation of a subset of the total number of ADC channels at any given time. This is the case when the block is instantiated with n\_cores > 1 and use\_mux=True. In this case, auto-correlation spectra are captured n\_signals / n\_cores channels at a time.

## **Parameters**

- host (casperfpga.CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- acc\_len (int) Accumulation length initialization value, in spectra.
- **n\_chans** (*int*) Number of frequency channels.
- n\_signals (int) Number of individual data streams.
- n\_parallel\_streams (int) Number of streams processed by the firmware module in parallel.
- **n\_cores** (*int*) Number of accumulation cores in firmware design.

• use\_mux (bool) – If True, only one core is instantiated and a multiplexer is used to switch different inputs into it. If False, multiple cores are instantiated simultaneously in firmware.

**Variables** n\_signals\_per\_block - Number of signal streams handled by a single correlation core.

#### get acc cnt()

Get the current accumulation count.

Return count Current accumulation count

Rtype count int

## get\_acc\_len()

Get the currently loaded accumulation length in units of spectra.

Returns Current accumulation length

Return type int

get\_new\_spectra (signal\_block=0, flush\_vacc='auto', filter\_ksize=None)

Get a new average power spectra.

#### **Parameters**

- **signal\_block** (*int*) If using multiplexing, read data for this signal block. If not using multiplexing, this parameter does nothing, and data from all inputs will be returned. When multiplexing, Each call will return data for inputs self.n\_signals\_per\_block x signal\_block to self. n\_signals\_per\_block x (signal\_block+1) 1.
- **flush\_vacc** (Bool or string) If True, throw away a spectra before grabbing a valid one. This can be useful if the upstream analog settings may have changed during the last integration. If False, return the first spectra available. If 'auto' perform a flush if the input multiplexer has changed positions.
- **filter\_ksize** (*int*) If not None, apply a spectral median filter with this kernel size. The kernet size should be odd.

**Returns** Float32 array of dimensions [POLARIZATION, FREQUENCY CHANNEL] containing autocorrelations with accumulation length divided out.

**Return type** numpy.array

## get\_status()

Get status and error flag dictionaries.

Status keys:

• acc len (int): Currently loaded accumulation length in number of spectra.

**Returns** (status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

#### initialize(read only=False)

Initialize the block, setting (or reading) the accumulation length.

**Parameters read\_only** (bool) – If False, set the accumulation length to the value provided when this block was instantiated. If True, use whatever accumulation length is currently loaded.

plot all spectra (db=True, show=True, filter ksize=None)

Plot the spectra of all signals, with accumulation length divided out

#### **Parameters**

- **db** (bool) If True, plot 10log10(power). Else, plot linear.
- **show** (bool) If True, call matplotlib's *show* after plotting
- **filter\_ksize** (*int*) If not None, apply a spectral median filter with this kernel size. The kernet size should be odd.

Returns matplotlib. Figure

plot\_spectra (signal\_block=0, db=True, show=True, filter\_ksize=None)

Plot the spectra of all signals in a single signal\_block, with accumulation length divided out

#### **Parameters**

- signal\_block (int) If using multiplexing, plot data for this signal block. If not using multiplexing, this parameter does nothing, and data from all inputs will be plotted. When multiplexing, Each call will plot data for inputs self.n\_signals\_per\_block x signal\_block to self.n\_signals\_per\_block x (signal\_block+1) 1.
- **db** (bool) If True, plot 10log10(power). Else, plot linear.
- **show** (bool) If True, call matplotlib's *show* after plotting
- **filter\_ksize** (*int*) If not None, apply a spectral median filter with this kernel size. The kernet size should be odd.

Returns matplotlib. Figure

```
set_acc_len(acc_len)
```

Set the number of spectra to accumulate.

Parameters acc\_len (int) - Number of spectra to accumulate

## 4.2.11 Correlation Control

#### **Parameters**

- host (casperfpga. CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- acc\_len (int) Accumulation length initialization value, in spectra.
- n\_chans (int) Number of frequency channels in the correlation output.
- n\_parallel\_chans (int) Number of frequency channels processed in parallel.
- n\_signals (int) Number of independent signals which may be correlated.

```
get acc len()
```

Get the currently loaded accumulation length in units of spectra.

**Returns** Current accumulation length

#### Return type int

## get\_new\_corr (signal1, signal2, flush\_vacc=True)

Get a new correlation. Data are returned with summing factor divided out, and normalized to correspond to an input signal with real and imaginary parts each having a range of +/- 0.875

#### **Parameters**

- **signal1** (*int*) First (unconjugated) signal index.
- signal2 (int) Second (conjugated) signal index.
- **flush\_vacc** (bool) If True, throw away the first accumulation after setting the input selection registers. This is good practice the first time a new signal pair is read.

**Returns** Complex-valued cross-correlation spectra of *signal1* and *signal2* with accumulation length and frequency summing factor divided out.

## Return type numpy.array

#### get status()

Get status and error flag dictionaries.

## Status keys:

• acc\_len: Currently loaded accumulation length in number of spectra.

**Returns** (status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

#### initialize(read only=False)

Initialize the block, setting (or reading) the accumulation length.

**Parameters read\_only** (bool) – If False, set the accumulation length to the value provided when this block was instantiated. If True, use whatever accumulation length is currently loaded.

## plot\_all\_spectra(db=False, show=True)

Plot all auto-correlation spectra, with accumulation length divided out.

#### **Parameters**

- **db** (bool) If True, plot 10log10(power). Else, plot linear.
- **show** (bool) If True, call matplotlib's *show* after plotting

#### **Returns** matplotlib. Figure

## plot\_corr (signal1, signal2, show=False)

Plot a correlation spectra, with accumulation length and frequency summing factor divided out, and normalized to correspond to an input signal with real and imaginary parts each having a range of +/- 0.875

#### **Parameters**

- **signal1** (*int*) First (unconjugated) signal index.
- **signal2** (*int*) Second (conjugated) signal index.
- **show** (bool) If True, call matplotlib's *show* after plotting

Returns matplotlib.Figure

#### set acc len(acc len)

Set the number of spectra to accumulate.

**Parameters** acc\_len (int) – Number of spectra to accumulate

## 4.2.12 Post-FFT Test Vector Control

Instantiate a control interface for a post-equalization test vector generator block.

#### **Parameters**

- host (casperfpga.CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- n\_inputs (int) Number of independent inputs which may be emulated
- n\_serial\_inputs (int) Number of independent inputs sharing a data bus
- **n\_chans** (*int*) Number of frequency channels.

## get\_status()

Get status and error flag dictionaries.

Status keys:

• tvg\_enabled: Currently state of test vector generator. True if the generator is enabled, else False.

**Returns** (status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

## initialize (read\_only=False)

Initialize the block.

**Parameters read\_only** (bool) – If True, do nothing. If False, load frequency-ramp test vectors, but disable the test vector generator.

#### read input tvg(input, makecomplex=False)

Read the test vector loaded to an ADC input.

## **Parameters**

- input (int) Index of input from which test vectors should be read.
- makecomplex (Bool) If True, return an array of 4+4 bit complex numbers, as interpretted by the correlator. If False, return the raw unsigned 8-bit values loaded in FPGA memory.

Returns Test vector array

Return type numpy.ndarray

## tvg\_disable()

Disable the test vector generator

### tvg\_enable()

Enable the test vector generator.

## tvg\_is\_enabled()

Query the current test vector generator state.

**Returns** True if the test vector generator is enabled, else False.

Return type bool

## write\_const\_per\_input()

Write a constant to all the channels of a input, with input i taking the value i.

#### write\_freq\_ramp()

Write a frequency ramp to the test vector that is repeated for all ADC inputs. Data are wrapped to fit into 8 bits, I.e., the test vector value for channel 257 takes the value 1.

## write\_input\_tvg(input, test\_vector)

Write a test vector pattern to a single signal input.

#### **Parameters**

- input (int) Index of input to which test vectors should be loaded.
- **test\_vector** (list or numpy.ndarray) self:n\_chans-element test vector. Values should be representable in 8-bit unsigned integer format. Data are loaded such that the most-significant 4 bits of the test\_vectors are interpretted as the 2's complement 4-bit real sample data. The least-significant 4 bits of the test vectors are interpretted as the 2's complement 4-bit imaginary sample data.

## 4.2.13 Equalization Control

**class** cosmic\_f.blocks.eq.**Eq** (*host*, *name*, *n\_streams*=64, *n\_coeffs*=512, *logger*=None) Instantiate a control interface for an Equalization block.

#### **Parameters**

- host (casperfpga.CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- n\_streams (int) Number of independent streams which may be delayed
- n\_coeffs (int) Number of coefficients per input stream. Coefficients are shared among neighbouring frequency channels.

#### clip\_count()

Get the total number of times any samples have clipped, since last sync.

Returns Clip count.

Return type int

## get\_coeffs (stream)

Get the coefficients currently loaded. Reads the actual coefficients from the board.

**Parameters** stream (int) – ADC stream index to query.

**Returns** (coeffs, binary\_point). coeffs is an array of self.n\_coeffs integer coefficients currently being applied. binary\_point is the position of the binary point wy which these integers are scaled on the FPGA.

**Return type** (numpy.ndarray, int)

#### get status()

Get status and error flag dictionaries.

Status keys:

- clip\_count: Number of clip events in the last sync period.
- width: Bit width of coefficients
- binary\_point: Binary point position of coefficients
- coefficients<n>: The currently loaded, integer-valued coefficients for ADC stream n.

**Returns** (status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

```
initialize (read_only=False)
```

Initialize block.

**Parameters read\_only** (bool) – If False, set all coefficients to some nominally sane value. Currently, this is 100.0. If True, do nothing.

```
plot_all_coefficients(db=False)
```

Plot EQ coefficients from all input paths.

**Parameters db** (bool) – If True, plot 10log10(power). Else, plot linear.

```
set_coeffs (stream, coeffs)
```

Set the coefficients for a data stream. Clipping and saturation will be applied before loading.

#### **Parameters**

- **stream** (*int*) ADC stream index to which coefficients should be applied.
- **coeffs** (list or numpy.ndarray) Array of coefficients to load. This should be of length self.n\_coeffs, else an AssertionError will be raised.

## 4.2.14 Channel Selection Control

Instantiate a control interface for a Channel Reorder block.

## **Parameters**

- host (casperfpga.CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.
- n\_ants (int) Number of dual-pol ants handled by this block.
- n\_chans (int) Number of channels in the system.
- n parallel chans (int) Number of channels reordered in parallel.

#### get antchan order(raw=False)

Read the currently loaded reorder map.

**Parameters** raw(bool) – If True, return the map as loaded onto the FPGA. If False, return the resulting channel map – i.e., the channel ordering being output by this F-engine.

**Returns** The reorder map currently loaded.

Return type list

#### initialize(read only=False)

Initialize the block.

**Parameters** read\_only (bool) – If True, this method is a no-op. If False, initialize the block with the identity map. I.e., map channel n to channel n.

#### set\_antchan\_order(ant\_order, chan\_order)

Reorder the antenna-channels such that antenna-channel ant\_order[i]-chan\_order[i] emerges out of the reorder in position i.

There are various requirements of the order map which must be met.

- Every integer multiple of *self.n\_parallel\_chans* of the channel map must start on an integer multiple of *n\_parallel\_chans*. Eg., for *n\_parallel\_chans* = 8 *chan\_order[0]* = 16 is acceptable. *chan\_order[0]* = 4 is not.
- Blocks of  $n_parallel_channels$  must be consecutive. Eg., if  $n_parallel_chans=8$ ,  $chan_order[16:24] = [0,1,2,3,4,5,6,7]$  is acceptable.  $chan_order[16:24] = [0,1,2,3,8,9,10,11]$  is not.
- The provided maps must be *self.n\_chans x self.n\_ants* elements long.

## **Parameters**

- ant\_order (list of int) The antenna order to which data should be mapped. I.e., if ant\_order[0] = 1, then the first ant-chan out of the F-engine will be antenna 1. The order map should meet the above criteria. A ValueError exception will be raised if it does not.
- **chan\_order** (list of int) The chan order to which data should be mapped. I.e., if *chan\_order*[0] = 16, then the first ant-chan out of the F-engine will be channel 16. The order map should meet the above criteria. A ValueError exception will be raised if it does not

## 4.2.15 Packetization Control

The packetizer block allows dynamic definition of packet sizes and contents. In firmware, it is a simple block which allows insertion of header entries and EOFs at any point in the incoming data stream. It is up to the user to configure this block such that it behaves in a reasonable manner - i.e.

- Output data rate does not overflow the downstream Ethernet core
- · Packets have a reasonable size
- EOFs and headers are correctly placed.

#### **Parameters**

- host (casperfpga. CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted
- **n\_chans** (*int*) Number of frequency channels in the correlation output.
- n\_ants (int) Number of dual-polarization inputs streams in the system.
- **sample\_rate\_mhz** (float) ADC sample rate in MHz. Used for data rate checks.
- **sample\_width** (*int*) Sample width in bytes (e.g. 4+4 bit complex = 1)
- word\_width (int) Ethernet interface word width, in bytes
- line\_rate\_gbps (float) Link speed in gigabits per seconds.
- n\_time\_packet (int) Number of time samples per packet
- **granularity** (*int*) The number of words per packetizer data block.
- get\_packet\_info (n\_pkt\_chans, n\_chan\_send, n\_ant\_send, occupation=0.985, chan\_block\_size=4)

  Get the packet boundaries for packets containing a given number of frequency channels.

#### **Parameters**

- n pkt chans (int) The number of channels per packet.
- n chan send (int) The number of channels to send per input
- n\_ant\_send (int) The number of antennas to send
- occupation (float) The maximum allowed throughput capacity of the underlying link. The calculation does not include application or protocol overhead, so must necessarily be < 1.</li>
- **chan\_block\_size** (*int*) The granularity with which we can start packets. I.e., packets must start on an n\*`chan\_block` boundary.

## Returns

packet starts, packet payloads, word indices, antchan indices

- **packet\_starts** [list of ints] The word indexes where packets start i.e., where headers should be written. For example, a value [0, 1024, 2048, ...] indicates that headers should be written into underlying brams at addresses 0, 1024, etc.
- **packet\_payloads** [list of range()] The range of indices where this packet's payload falls. Eg: [range(1,257), range(1025,1281), range(2049,2305), ... etc] These indices should be marked valid, and the last given an EOF.
- word\_indices [list of range()] The range of input word indices this packet will send. Eg: [range(1,129), range(1025,1153), range(2049,2177), ... etc]. Data to be sent should be places in these ranges. Data words outside these ranges won't be sent anywhere.
- antchan\_indices [list of range()] The range of input antchan indices this packet will send. Eg: [range(1,129), range(1025,1153), range(2049,2177), ... etc]. Data to be sent should be places in these antchan ranges. Data words outside these ranges won't be sent anywhere.

Write the packetizer configuration BRAMs with appropriate entries.

#### **Parameters**

- **packet\_starts** (list of int) Word-indices which are the first entry of a packet and should be populated with headers (see <u>get\_packet\_info()</u>)
- packet\_payloads (list of range()s) Word-indices which are data payloads, and should be mared as valid (see get\_packet\_info())
- **channel\_indices** (list of ints) Header entries for the channel field of each packet to be sent
- $\bullet \ \ \textbf{antenna\_ids} Header \ entries \ for \ the \ antenna \ field \ (feng\_id) \ of \ each \ packet \ to \ be \ sent$
- **dest\_ips** list of str IP addresses for each packet to be sent. If an IP is '0.0.0.0', the corresponding packet will be marked invalid.
- **dest\_ports** (list of int) UDP destination ports for each packet to be sent.
- nchans\_per\_packet (list of int) Number of frequency channels per packet sent.

All parameters should have identical lengths.

## 4.2.16 Ethernet Output Control

class cosmic\_f.blocks.eth.Eth (host, name, logger=None)
Instantiate a control interface for a 100 GbE block.

#### **Parameters**

- host (casperfpga. CasperFpga) CasperFpga interface for host.
- name (str) Name of block in Simulink hierarchy.
- logger (logging.Logger) Logger instance to which log messages should be emitted.

## add\_arp\_entry(ip, mac)

Set a single arp entry.

#### **Parameters**

- ip(str) The IP address matching the given MAC in dotted-quad string notation. Eg. '10.10.10.1'.
- mac (int) The MAC address to be loaded to the ARP cache.

## configure\_source (mac, ip, port)

Configure the Ethernet interface source address parameters.

#### **Parameters**

- ip (str) IP address of the interface, in dotted-quad string notation. Eg. '10.10.10.1'
- mac (int) MAC address of the interface.
- **port** (*int*) UDP source port for packets sent from the interface.

## ${\tt disable\_tx}\,(\,)$

Disable Ethernet transmission.

#### enable tx()

Enable Ethernet transmission.

## get\_packet\_rate()

Get the approximate packet rate, in packets-per-second.

**Return pps** Approximate number of packets sent in the last second.

Rtype pps int

## get\_status()

Get status and error flag dictionaries. See also: status\_reset.

## Status keys:

- tx\_of : Count of TX buffer overflow events.
- tx\_full : Count of TX buffer full events.
- tx\_vld : Count of 512-bit words marked as valid for transmission.
- tx\_ctr: Count of transmission End-of-Frames marked valid.

**Returns** (status\_dict, flags\_dict) tuple. *status\_dict* is a dictionary of status key-value pairs. flags\_dict is a dictionary with all, or a sub-set, of the keys in *status\_dict*. The values held in this dictionary are as defined in *error\_levels.py* and indicate that values in the status dictionary are outside normal ranges.

## initialize(read\_only=False)

Initialize the block. See also: configure\_source, which sets transmission source attributes.

**Parameters** read\_only (bool) – If False, reset error counters and disable and reset core. If True, do nothing.

#### reset()

Disable, then reset the 40 GbE core. It must be enabled with enable\_tx before traffic will be transmitted.

#### status\_reset()

Reset all status counters.

#### tx\_enabled()

Ethernet transmission enabled.

## CHAPTER

## **FIVE**

## **INDICES AND TABLES**

- genindex
- modindex
- search

## **INDEX**

| A                                                                                                                                                                  | F                                                                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| <pre>add_arp_entry() (cosmic_f.blocks.eth.Eth method), 35</pre>                                                                                                    | <pre>force_load() (cosmic_f.blocks.delay.Delay method),</pre>                         |
| <pre>align_lanes() (cosmic_f.blocks.dts.Dts method), 19 arm_noise() (cosmic_f.blocks.sync.Sync method), 17 arm_sync() (cosmic_f.blocks.sync.Sync method), 17</pre> | Fpga (class in cosmic_f.blocks.fpga), 15                                              |
| assign_output() (cos-<br>mic_f.blocks.noisegen.NoiseGen method),                                                                                                   | <pre>get_acc_cnt() (cosmic_f.blocks.autocorr.AutoCorr</pre>                           |
| assign_output() (cosmic_f.blocks.sinegen.SineGen method), 23                                                                                                       | <pre>get_acc_len() (cosmic_f.blocks.autocorr.AutoCorr</pre>                           |
| AutoCorr (class in cosmic_f.blocks.autocorr), 26                                                                                                                   | 28                                                                                    |
| С                                                                                                                                                                  | <pre>get_all_histograms() (cos-<br/>mic_f.blocks.input.Input method), 20</pre>        |
| ChanReorder (class in cosmic_f.blocks.chanreorder), 32 clip_count() (cosmic_f.blocks.eq.Eq method), 31                                                             | <pre>get_antchan_order() (cos- mic_f.blocks.chanreorder.ChanReorder method), 32</pre> |
| cold_start() (cos-<br>mic_f.cosmic_fengine.CosmicFengine method),<br>12                                                                                            | <pre>get_bit_stats()</pre>                                                            |
| cold_start_from_config() (cos-<br>mic_f.cosmic_fengine.CosmicFengine method),                                                                                      | <pre>get_build_time() (cosmic_f.blocks.fpga.Fpga</pre>                                |
| 13 configure_source() (cosmic_f.blocks.eth.Eth method), 35                                                                                                         | <pre>get_delay() (cosmic_f.blocks.delay.Delay method),</pre>                          |
| Corr (class in cosmic_f.blocks.corr), 28                                                                                                                           | method), 17                                                                           |
| CosmicFengine (class in cosmic_f.cosmic_fengine), 12                                                                                                               | <pre>get_fft_shift() (cosmic_f.blocks.pfb.Pfb method),</pre>                          |
| <pre>count_ext() (cosmic_f.blocks.sync.Sync method), 17</pre>                                                                                                      | <pre>get_firmware_type() (cosmic_f.blocks.fpga.Fpga     method), 15</pre>             |
| D                                                                                                                                                                  | <pre>get_firmware_version() (cos-</pre>                                               |
| Delay (class in cosmic_f.blocks.delay), 24<br>disable_tx() (cosmic_f.blocks.eth.Eth method), 35<br>Dts (class in cosmic_f.blocks.dts), 19                          | <pre>mic_f.blocks.fpga.Fpga method), 15 get_fpga_clock()</pre>                        |
| E                                                                                                                                                                  | <pre>get_gty_lock_state() (cosmic_f.blocks.dts.Dts<br/>method), 19</pre>              |
| enable_tx() (cosmic_f.blocks.eth.Eth method), 35<br>Eq(class in cosmic_f.blocks.eq), 31                                                                            | <pre>get_histogram()</pre>                                                            |
| EqTvg (class in cosmic_f.blocks.eqtvg), 30 Eth (class in cosmic_f.blocks.eth), 35                                                                                  | <pre>get_lane_ids() (cosmic_f.blocks.dts.Dts method),</pre>                           |
| - (                                                                                                                                                                | <pre>get_latency() (cosmic_f.blocks.sync.Sync method),</pre>                          |

| <pre>get_lock_state() (cosmic_f.blocks.dts.Dts</pre>                                                                                                   | Н                                                                                                                                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| <pre>method), 19 get_max_delay()</pre>                                                                                                                 | hostname (cosmic_f.cosmic_fengine.CosmicFengine attribute), 14                                                                                         |
| get_new_corr() (cosmic_f.blocks.corr.Corr<br>method), 29                                                                                               |                                                                                                                                                        |
| get_new_spectra() (cos-<br>mic_f.blocks.autocorr.AutoCorr method),                                                                                     | <pre>initialize() (cosmic_f.blocks.autocorr.AutoCorr</pre>                                                                                             |
| 27 get_output_assignment() (cos- mic_f.blocks.noisegen.NoiseGen method),                                                                               | <pre>mic_f.blocks.chanreorder.ChanReorder method), 33</pre>                                                                                            |
| get_output_assignment() (cos-                                                                                                                          | initialize() (cosmic_f.blocks.corr.Corr method), 29                                                                                                    |
| mic_f.blocks.sinegen.SineGen method), 23 get_overflow_count() (cosmic_f.blocks.pfb.Pfb                                                                 | <pre>initialize() (cosmic_f.blocks.delay.Delay method),</pre>                                                                                          |
| method), 25  get_packet_info() (cos- mic_f.blocks.packetizer.Packetizer method),                                                                       | <pre>initialize() (cosmic_f.blocks.dts.Dts method), 19 initialize() (cosmic_f.blocks.eq.Eq method), 32 initialize() (cosmic_f.blocks.eqtvg.EqTvg</pre> |
| 34 get_packet_rate() (cosmic_f.blocks.eth.Eth method), 36                                                                                              | <pre>method), 30 initialize() (cosmic_f.blocks.eth.Eth method), 36 initialize() (cosmic_f.blocks.input.Input method),</pre>                            |
| get_seed() (cosmic_f.blocks.noisegen.NoiseGen method), 22                                                                                              | initialize() (cosmic_f.blocks.noisegen.NoiseGen                                                                                                        |
| <pre>get_status() (cosmic_f.blocks.autocorr.AutoCorr     method), 27</pre>                                                                             | <pre>method), 23 initialize() (cosmic_f.blocks.pfb.Pfb method), 26 initialize() (cosmic_f.blocks.sinegen.SineGen</pre>                                 |
| get_status() (cosmic_f.blocks.corr.Corr method), 29                                                                                                    | <pre>method), 24 initialize() (cosmic_f.blocks.sync.Sync method),</pre>                                                                                |
| <pre>get_status() (cosmic_f.blocks.delay.Delay method),</pre>                                                                                          | 18 initialize() (cos-                                                                                                                                  |
| <pre>get_status() (cosmic_f.blocks.dts.Dts method), 19 get_status() (cosmic_f.blocks.eq.Eq method), 32 get_status() (cosmic_f.blocks.eqtvg.EqTvg</pre> | <pre>mic_f.cosmic_fengine.CosmicFengine method),</pre>                                                                                                 |
| <pre>method), 30 get_status() (cosmic_f.blocks.eth.Eth method), 36 get_status() (cosmic_f.blocks.fpga.Fpga method),</pre>                              | <pre>is_connected() (cos- mic_f.cosmic_fengine.CosmicFengine method),</pre>                                                                            |
| 15 get_status() (cosmic_f.blocks.input.Input method), 21                                                                                               | is_programmed() (cosmic_f.blocks.fpga.Fpga<br>method), 16                                                                                              |
| get_status() (cosmic_f.blocks.noisegen.NoiseGen method), 22                                                                                            | L                                                                                                                                                      |
| get_status() (cosmic_f.blocks.pfb.Pfb method), 26 get_status() (cosmic_f.blocks.sinegen.SineGen method), 24                                            | <pre>load_internal_time() (cos- mic_f.blocks.sync.Sync method), 18 logger (cosmic_f.cosmic_fengine.CosmicFengine at- tribute) 14</pre>                 |
| <pre>get_status() (cosmic_f.blocks.sync.Sync method), 17</pre>                                                                                         | tribute), 14                                                                                                                                           |
| <pre>get_status_all() (cos-<br/>mic_f.cosmic_fengine.CosmicFengine method),</pre>                                                                      | MIN_DELAY (cosmic_f.blocks.delay.Delay attribute), 24 mute() (cosmic_f.blocks.dts.Dts method), 20                                                      |
| <pre>get_switch_positions() (cos- mic_f.blocks.input.Input method), 21</pre>                                                                           | N                                                                                                                                                      |
| <pre>get_tt_of_ext_sync() (cos- mic_f.blocks.sync.Sync method), 17</pre>                                                                               | NoiseGen (class in cosmic_f.blocks.noisegen), 22                                                                                                       |
| <pre>get_tt_of_sync()</pre>                                                                                                                            | Packetizer (class in cosmic_f.blocks.packetizer), 33                                                                                                   |

40 Index

```
period() (cosmic_f.blocks.sync.Sync method), 18
                                                    sw_sync() (cosmic_f.blocks.sync.Sync method), 18
Pfb (class in cosmic_f.blocks.pfb), 25
                                                    Sync (class in cosmic_f.blocks.sync), 17
plot_all_coefficients()
                                              (cos-
        mic_f.blocks.eq.Eq method), 32
plot_all_spectra()
                                              (cos-
                                                    tvg disable()
                                                                            (cosmic f.blocks.eqtvg.EqTvg
        mic f.blocks.autocorr.AutoCorr
                                          method),
                                                             method), 30
                                                    tvg_enable()
                                                                            (cosmic f.blocks.eqtvg.EqTvg
plot_all_spectra()
                          (cosmic_f.blocks.corr.Corr
                                                             method), 30
        method), 29
                                                    tvq_is_enabled()
                                                                            (cosmic_f.blocks.eqtvg.EqTvg
plot_corr() (cosmic_f.blocks.corr.Corr method), 29
                                                             method), 31
plot_histogram()
                         (cosmic_f.blocks.input.Input
                                                    tx_enabled() (cosmic_f.blocks.eth.Eth method), 36
        method), 21
                                                    tx_enabled()
                                                                                                  (cos-
plot_spectra() (cosmic_f.blocks.autocorr.AutoCorr
                                                             mic_f.cosmic_fengine.CosmicFengine method),
        method), 28
                                                             15
print_histograms() (cosmic_f.blocks.input.Input
        method), 21
print_status_all()
                                              (cos-
                                                    unmute() (cosmic_f.blocks.dts.Dts method), 20
        mic_f.cosmic_fengine.CosmicFengine method),
                                                    update_internal_time()
                                                                                                  (cos-
                                                             mic_f.blocks.sync.Sync method), 18
program() (cosmic f.cosmic fengine.CosmicFengine
                                                    uptime() (cosmic_f.blocks.sync.Sync method), 18
        method), 14
                                                    use adc() (cosmic f.blocks.input.Input method), 21
                                                    use noise() (cosmic f.blocks.input.Input method),
R
                                                             21
read_chan_dest_ips_as_json()
                                                    use_zero() (cosmic_f.blocks.input.Input method), 22
        mic_f.cosmic_fengine.CosmicFengine method),
                                                    W
read input tvq()
                        (cosmic_f.blocks.eqtvg.EqTvg
                                                                               (cosmic_f.blocks.sync.Sync
                                                    wait_for_sync()
        method), 30
                                                             method), 18
reset() (cosmic_f.blocks.dts.Dts method), 20
                                                    write_config()
                                                                                                  (cos-
reset () (cosmic_f.blocks.eth.Eth method), 36
                                                             mic_f.blocks.packetizer.Packetizer
                                                                                               method),
reset_error_count() (cosmic_f.blocks.sync.Sync
                                                             34
        method), 18
                                                    write_const_per_input()
                                                                                                  (cos-
reset stats() (cosmic f.blocks.dts.Dts method), 20
                                                             mic_f.blocks.eqtvg.EqTvg method), 31
                                                    write_freq_ramp() (cosmic_f.blocks.eqtvg.EqTvg
S
                                                             method), 31
sel band() (cosmic f.blocks.pfb.Pfb method), 26
                                                    write_input_tvg() (cosmic_f.blocks.eqtvg.EqTvg
set_acc_len() (cosmic_f.blocks.autocorr.AutoCorr
                                                             method), 31
        method), 28
                                                    write_sine()
                                                                         (cosmic_f.blocks.sinegen.SineGen
set_acc_len() (cosmic_f.blocks.corr.Corr method),
                                                             method), 24
set_antchan_order()
                                              (cos-
        mic_f.blocks.chanreorder.ChanReorder
        method), 33
set_coeffs() (cosmic_f.blocks.eq.Eq method), 32
set_delay() (cosmic_f.blocks.delay.Delay method),
        25
set_equalization()
                                              (cos-
        mic_f.cosmic_fengine.CosmicFengine method),
        14
set_seed()
                  (cosmic_f.blocks.noisegen.NoiseGen
        method), 23
SineGen (class in cosmic_f.blocks.sinegen), 23
status_reset() (cosmic_f.blocks.eth.Eth method),
        36
```

Index 41