# S5KRD2YX

# **VGA Resolution Dynamic Vision Sensor**

**Apr. 2016** 

# **Data Sheet (Preliminary)**

SAMSUNG ELECTRONICS RESERVES THE RIGHT TO CHANGE PRODUCTS, INFORMATION AND SPECIFICATIONS WITHOUT NOTICE.

Products and specifications discussed herein are for reference purposes only. All information discussed herein is provided on an "AS IS" basis, without warranties of any kind.

This document and all information discussed herein remain the sole and exclusive property of Samsung Electronics. No license of any patent, copyright, mask work, trademark or any other intellectual property right is granted by one party to the other party under this document, by implication, estoppel or otherwise.

Samsung products are not intended for use in life support, critical care, medical, safety equipment, or similar applications where product failure could result in loss of life or personal or physical harm, or any military or defense application, or any governmental procurement to which special terms or provisions may apply.

For updates or additional information about Samsung products, contact your nearest Samsung office.

All brand names, trademarks and registered trademarks belong to their respective owners.



### **Important Notice**

Samsung Electronics Co. Ltd. ("Samsung") reserves the right to make changes to the information in this publication at any time without prior notice. All information provided is for reference purpose only. Samsung assumes no responsibility for possible errors or omissions, or for any consequences resulting from the use of the information contained herein.

This publication on its own does not convey any license, either express or implied, relating to any Samsung and/or third-party products, under the intellectual property rights of Samsung and/or any third parties.

Samsung makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Samsung assume any liability arising out of the application or use of any product or circuit and specifically disclaims any and all liability, including without limitation any consequential or incidental damages.

Customers are responsible for their own products and applications. "Typical" parameters can and do vary in different applications. All operating parameters, including "Typicals" must be validated for each customer application by the customer's technical experts.

Samsung products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Samsung product could reasonably be expected to create a situation where personal injury or death may occur. Customers acknowledge and agree that they are solely responsible to meet all other legal and regulatory requirements regarding their applications using Samsung products notwithstanding any information provided in this publication. Customer shall indemnify and hold Samsung and its officers, employees,

Copyright © 2016 Samsung Electronics Co., Ltd.

Samsung Electronics Co., Ltd. 130 Samsung-ro, Yeongtong-gu, Suwon-si, Gyeonggi-Do, Korea 443-803

Contact Us: junseok7.kim@samsung.com

subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, expenses, and reasonable attorney fees arising out of, either directly or indirectly, any claim (including but not limited to personal injury or death) that may be associated with such unintended, unauthorized and/or illegal use.

WARNING No part of this publication may be reproduced, stored in a retrieval system, or transmitted in any form or by any means, electric or mechanical, by photocopying, recording, or otherwise, without the prior written consent of Samsung. This publication is intended for use by designated recipients only. This publication contains confidential information (including trade secrets) of Samsung protected by Competition Law, Trade Secrets Protection Act and other related laws, and therefore may not be, in part or in whole, directly or indirectly publicized, distributed, photocopied or used (including in a posting on the Internet where unspecified access is possible) by any unauthorized third party. Samsung reserves its right to take any and all measures both in equity and law available to it and claim full damages against any party that misappropriates Samsung's trade secrets and/or confidential information.

警告 本文件仅向经韩国三星电子株式会社授权的人员提供,其内容含有商业秘密保护相关法规规定并受其保护的三星电子株式会社商业秘密,任何直接或间接非法向第三人披露、传播、复制或允许第三人使用该文件全部或部分内容的行为(包括在互联网等公开媒介刊登该商业秘密而可能导致不特定第三人获取相关信息的行为)皆为法律严格禁止。此等违法行为一经发现,三星电子株式会社有权根据相关法规对其采取法律措施,包括但不限于提出损害赔偿请求。



#### **Trademarks**

All brand names, trademarks and registered trademarks belong to their respective owners.

- Exynos, Exynos4210, FlexOneNAND, and OneNAND are trademarks of Samsung Electronics.
- ARM, Jazelle, TrustZone, and Thumb are registered trademarks of ARM Limited.
- Cortex, ETM, ETB, Coresight, ISA, and Neon are trademarks of ARM Limited.
- Java is a trademark of Sun Microsystems, Inc.
- SD is a registered trademark of Toshiba Corporation.
- MMC and eMMC are trademarks of MultiMediaCard Association.
- JTAG is a registered trademark of JTAG Technologies, Inc.
- Synopsys is a registered trademark of Synopsys, Inc.
- I2S is a trademark of Phillips Electronics.
- I<sup>2</sup>C is a trademark of Phillips Semiconductor Corp.
- MIPI and Slimbus are registered trademarks of the Mobile Industry Processor Interface (MIPI) Alliance.

All other trademarks used in this publication are the property of their respective owners.



## **Chip Handling Guide**

#### **Precaution against Electrostatic Discharge**

When using semiconductor devices, ensure that the environment is protected against static electricity:

- 1. Wear antistatic clothes and use earth band.
- 2. All objects that are in direct contact with devices must be made up of materials that do not produce static electricity.
- 3. Ensure that the equipment and work table are earthed.
- 4. Use ionizer to remove electron charge.

#### Contamination

Do not use semiconductor products in an environment exposed to dust or dirt adhesion.

#### Temperature/Humidity

Semiconductor devices are sensitive to:

- Environment
- Temperature
- Humidity

High temperature or humidity deteriorates the characteristics of semiconductor devices. Therefore, do not store or use semiconductor devices in such conditions.

#### **Mechanical Shock**

Do not to apply excessive mechanical shock or force on semiconductor devices.

#### Chemical

Do not expose semiconductor devices to chemicals because exposure to chemicals leads to reactions that deteriorate the characteristics of the devices.

#### **Light Protection**

In non- Epoxy Molding Compound (EMC) package, do not expose semiconductor IC to bright light. Exposure to bright light causes malfunctioning of the devices. However, a few special products that utilize light or with security functions are exempted from this guide.

#### Radioactive, Cosmic and X-ray

Radioactive substances, cosmic ray, or X-ray may influence semiconductor devices. These substances or rays may cause a soft error during a device operation. Therefore, ensure to shield the semiconductor devices under environment that may be exposed to radioactive substances, cosmic ray, or X-ray.

#### **EMS (Electromagnetic Susceptibility)**

Strong electromagnetic wave or magnetic field may affect the characteristic of semiconductor devices during the operation under insufficient PCB circuit design for Electromagnetic Susceptibility (EMS).



# **Revision History**

| Revision No. | Date          | Description                    | Author(s) |
|--------------|---------------|--------------------------------|-----------|
| Preliminary  | Apr. 18. 2016 | Preliminary draft for S5KRD2YX | JS. Kim   |
|              |               |                                |           |
|              |               |                                |           |
|              |               |                                |           |



## **Table of Contents**

| 1 P | PRODUCT OVERVIEW                                 | 11 |
|-----|--------------------------------------------------|----|
|     | 1.1 Introduction                                 | 11 |
|     | 1.2 Features                                     |    |
|     | 1.3 Functional Block Diagram                     |    |
|     | 1.4 System State Diagram                         |    |
|     | 1.5 Simplified I/O Symbol Diagram                |    |
|     | 1.7 Recommended Application Circuit              |    |
| 2 P | PHYSICAL DIMENSION                               | 23 |
|     | 2.1 Chip Dimension                               | 23 |
|     | 2.2 Module Dimension (To be updated)             |    |
| 3 C | ONTROL INTERFACE                                 | 25 |
|     | 3.1 I2C                                          | 25 |
|     | 3.2 Camera Control Interface (CCI)               | 26 |
| 4 P | OWER SEQUENCE                                    | 32 |
|     | 4.1 Power-Up Sequence                            |    |
|     | 4.2 Power Down Sequence                          |    |
|     | 4.3 Sensor System Reset                          | 36 |
| 5 P | PIXEL INFORMATION                                | 37 |
|     | 5.1 Pixel Array                                  | 37 |
|     | 5.2 Contrast Sensitivity Characteristics         |    |
|     | 5.3 Event Generation Probability Characteristics | 39 |
| 6 F | UNCTIONAL DESCRIPTION                            | 40 |
|     | 6.1 PLL and Clock Generator                      |    |
|     | 6.2 Sub-sampling Mode                            |    |
|     | 6.3 Event Threshold Level Control                |    |
|     | 6.4 Refractory Period Control                    |    |
|     | ·                                                |    |
| 7 E | LECTRICAL CHARACTERISTICS                        |    |
|     | 7.1 Absolute Maximum Rating                      |    |
|     | 7.2 Operating Conditions                         |    |
|     | 1.4 DV AUDIGUEU3003                              |    |



# **List of Figures**

| Figure    | Title                                                                       | Page   |
|-----------|-----------------------------------------------------------------------------|--------|
| Number    |                                                                             | Number |
| Figure 1  | Functional Block Diagram (Top View)                                         | 13     |
| Figure 2  | System State Diagram                                                        | 14     |
| Figure 3  | Simplified I/O Symbol Diagram                                               | 15     |
| Figure 4  | Die Pin Information                                                         | 16     |
| Figure 5  | Application Circuit of Die                                                  | 21     |
| Figure 6  | Chip Dimension                                                              | 23     |
| Figure 7  | COB Package for test & evaluation                                           | 24     |
| Figure 8  | I2C Control Interface                                                       | 25     |
| Figure 9  | CCI Timing Diagram                                                          | 26     |
| Figure 10 | I2C Write Timing Example                                                    | 28     |
| Figure 11 | I2C Read Timing Example                                                     | 29     |
| Figure 12 | I2C Read Multiple Timing Example                                            | 30     |
| Figure 13 | Power-Up Sequence Diagram                                                   | 33     |
| Figure 14 | Power-Down Sequence Diagram                                                 | 35     |
| Figure 15 | Sensor System Reset                                                         | 36     |
| Figure 16 | Pixel Array Information                                                     | 37     |
| Figure 17 | The Simulated Contrast Sensitivity Characteristics                          |        |
| Figure 18 | Event Generation Probability Characteristics according to Temporal Contrast | 39     |
| Figure 19 | PLL and Clock Generator                                                     |        |
| Figure 20 | 32-bit Packet Format                                                        |        |
| Figure 21 | Master Clock Waveform Diagram                                               | 49     |
| Figure 22 | PLL Locking Time                                                            | 49     |



## **List of Tables**

| Table    | Title                                                       | Page   |
|----------|-------------------------------------------------------------|--------|
| Number   |                                                             | Number |
| Table 1  | System State Summary                                        | 14     |
| Table 2  | Die Pin Descriptions                                        |        |
| Table 3  | I2C Pin description                                         | 25     |
| Table 4  | I2C Standard Mode Timing Specifications                     | 26     |
| Table 5  | I2C Fast Mode Timing Specifications                         | 27     |
| Table 6  | I2C ID Address                                              | 31     |
| Table 7  | Power-up Sequence Timing Constraints (Serial Output Case)   | 32     |
| Table 8  | Power-down Sequence Timing Constraints (Serial Output Case) | 34     |
| Table 8  | Sub-sampling Modes                                          | 42     |
| Table 9  | Sub-sampling Mode Control Register                          | 42     |
| Table 10 | Event Threshold Level Control Register                      | 43     |
| Table 11 | Event Threshold Level Control Register                      | 44     |
| Table 12 | Absolute Maximum Rating                                     | 46     |
| Table 13 | Operating Conditions                                        | 47     |
| Table 14 | DC Characteristics                                          |        |
| Table 15 | AC Characteristics                                          |        |



## **List of Conventions**

#### **Register RW Access Type Conventions**

| Туре | Definition   | Description                                                                                                                                                                                           |  |
|------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| R    | Read Only    | The application has permission to read the Register field. Writes to read-only fields have no effect.                                                                                                 |  |
| W    | Write Only   | The application has permission to write in the Register field.                                                                                                                                        |  |
| RW   | Read & Write | The application has permission to read and writes in the Register field. The application sets this field by writing 1'b1 and clears it by writing 1'b0. The Register field is updated immediately.    |  |
| RW1  | Read & Write | The application has permission to read and writes in the Register field. The application sets this field by writing 1'b1 and clears it by writing 1'b0. The Register field is updated after 1 frame.  |  |
| RWI2 | Read & Write | The application has permission to read and writes in the Register field. The application sets this field by writing 1'b1 and clears it by writing 1'b0. The Register field is updated after 2 frames. |  |

#### **Register Value Conventions**

| Expression       | Description                                        |
|------------------|----------------------------------------------------|
| Х                | Undefined bit                                      |
| Х                | Undefined multiple bits                            |
| ?                | Undefined, but depends on the device or pin status |
| Device dependent | The value depends on the device                    |
| Pin value        | The value depends on the pin status                |

#### **Reset Value Conventions**

| Expression | Description               |  |  |  |
|------------|---------------------------|--|--|--|
| 0          | Clears the register field |  |  |  |
| 1          | Sets the register field   |  |  |  |
| Х          | Don't care condition      |  |  |  |

**Warning:** Some bits of control registers are driven by hardware or write operation only. As a result the indicated reset value and the read value after reset might be different.



## **List of Acronyms**

| Acronyms | Descriptions                     |  |
|----------|----------------------------------|--|
| VGA      | Video Graphics Array             |  |
| DVS      | Dynamic Vision Sensor            |  |
| AER      | Address Event Representation     |  |
| CIS      | CMOS Image Sensor                |  |
| FPGA     | Flexible Programmable Gate Array |  |
| BSI      | Back Side Illumination           |  |
| APS      | Active Pixel Sensor              |  |
| PLL      | Phase-Locked Loop                |  |
| SPI      | Serial Peripheral Interface      |  |
| DDR      | Double Data Rate                 |  |
|          |                                  |  |



# 1

#### **Product Overview**

#### 1.1 Introduction

The S5KRD2YX is a Video Graphics Array (VGA) resolution pixel Dynamic Vision Sensor (DVS) chip that can detect a light-intensity change, which is called event. It was fabricated using the SAMSUNG 90nm back side illumination (BSI) CMOS Image Sensor (CIS) process. The sensor consists of 640 x 480 effective pixels with 9um pixel pitch. Then, this sensor meets 1/2.46-inch optical format.

DVS is an asynchronous event-based image sensor, which mimics the operating mechanism of a retina in the human eyes. A DVS pixel produces an ON or OFF event in response to relative change in the light intensity only when the degree of light variation is higher (ON event) or lower (OFF event) than pre-defined threshold levels. Otherwise it stays in a steady-state mode. DVS is an image sensor, but is different from a conventional frame-based CIS in terms of an operating methodology. A DVS pixel generates an event when it detects the change of light intensity and its corresponding X-Y coordinates are encoded through so-called an Address Event Representation (AER) circuitry. The information packet with a polarity (event type) and corresponding address (X-Y coordinates) is sent out to an event processing processor, which can be realized by an on-chip implementation or an off-chip commercial flexible programmable gate array (FPGA), In a four phase hand-shaking protocol. In S5KRD2YX, AER circuitry was realized by an on-chip implementation.

The S5KRD2YX has a bias circuitry to generate bias voltages for pixel operation, and digital circuitries for variable I/O interfaces, activity detection, image cropping, etc.

The S5KRD2YX responds much faster than standard CIS camera. Effective frame rate is more than 1,000 frames per second. Fast moving object and scene can be captured with blur-less clean edges.



#### 1.2 Features

- 0.31Mp sensor with 1/2.46"optics
- Pixel size: 9 μm
- VGA pixel resolution (Effective 640(H) x 480(V), total 644(H) x 484(V))
- Dynamic range: 90 dB (3~100,000 Lux)
- Minimum Contrast Sensitivity: 13%
- Pixel Response Latency: < 1msec</li>
- Read-out speed: 50M Group Event Per Second (GEPS)
- Sub-sampling mode supported (Full/Half/Quarter/One-eighth)
- 32-bit packetized format:
  - Extracted via 16 output pads using Double Data Rate scheme (DDR) scheme
  - Column address including its sub-timestamp
  - Group address including its on/off events data
- Output Interfaces:
  - MIPI CSI-2 2-lane (Max. 1Gbps per lane)
  - Parallel 32-bit (Extracted via 16 output pads using DDR scheme)
  - Connectable to external USB3.0 interface chip (Cypress FX3)
- Control interface:
  - I2C Two-wire serial communication circuit up to 400kHz
- Supply voltage: 2.8 V for pixel and bias, 3.3 V for I/O, 1.2 V for digital core supply
- Functional Operating temperature: 30 °C to + 70 °C
- Backside illumination (BSI) structure



#### 1.3 Functional Block Diagram

The S5KRD2YX consists of pixel array, analog block including bias circuit, digital AER for group address and time stamp, activity detection, spatial histogram, cropper, packetizer, output MUX blocks, etc.

The block diagram of the sensor is shown in Figure 1.



Figure 1 Functional Block Diagram (Top View)



#### 1.4 System State Diagram

The S5KRD2YX uses I2C as a control interface, which starts to be activated in sleep mode.

Table 1 System State Summary

| Power State      | Description                                                                                    |  |
|------------------|------------------------------------------------------------------------------------------------|--|
| Power-off        | Power supplies are turned off.                                                                 |  |
| RSTN is low.     |                                                                                                |  |
| Hardware standby | Power supplies are turned on but no communication with the sensor is possible.                 |  |
|                  | Internal registers are set to default values.                                                  |  |
| Cloop            | RSTN is high.                                                                                  |  |
| Sleep            | Register setting through I2C is possible.                                                      |  |
| Monitor          | The sensor is partially functional (wakeup, histogram), but any event isn't be printed out.    |  |
| Stream           | The sensor is fully functional, and the event is printed out through Parallel, MIPI or USB I/F |  |



Figure 2 System State Diagram



#### 1.5 Simplified I/O Symbol Diagram

[Note] (I) Input, (O) Output, (OZ) Tri-state output, (IOZ) Tri-state IN/OUT, (OD) Open-Drain output, (IOD) Open-Drain IN/OUT, (P) Power & Ground, (A) Analog Test or Ext. cap. Node

|                               | VDDAP        | Р |          | OZ | Pvalid or FX3_ADDR0           | Parallel or<br>USB I/F |
|-------------------------------|--------------|---|----------|----|-------------------------------|------------------------|
|                               | VSSAP        | Р |          | OZ | Pclk or FX3_CLK               |                        |
|                               | VDDA         | Р |          | ΟZ | Pdata[15:0] or FX3_DATA[15:0] |                        |
| Power &                       | VSSA         | Р |          |    |                               |                        |
| Ground                        | VDDAD        | Р |          | 10 | FX3_FULLA/B                   | USB control            |
|                               | VSSAD        | Р |          | OZ | FX3_PKTEND                    |                        |
|                               | VDDD         | Р |          | OZ | FX3_SLWR                      |                        |
|                               | VSSD         | Р |          |    |                               |                        |
|                               |              |   |          | OZ | INT_SHIST                     |                        |
|                               | EXTBGSRC     | Α | S5KRD2YX | OZ | INT_OUT                       | Interrupt              |
| Analog Tost                   | AMUX_IN      | Α |          | 10 | INT_IN                        |                        |
| Analog Test<br>or             | AMUX_I1/I2   | Α |          |    |                               |                        |
| Ext. Cap.                     | AMUX_V1/V2   | Α |          | OZ | DATAN[1:0]                    |                        |
| Ext. cap.                     | DMUX_OUT0~10 | Α |          | OZ | DATAP[1:0]                    | MIPI                   |
|                               | PLL_FLT_PAD  | Α |          | OZ | CLKN                          |                        |
|                               |              |   |          | OZ | CLKP                          |                        |
| Master Clock                  | EXTCLK       | 1 |          |    |                               |                        |
| Sensor Control<br>(from Host) | RSTN         | Ī |          |    |                               |                        |
|                               | SDA          | Ī |          |    |                               |                        |
|                               | SCL          | 1 |          |    |                               |                        |

Figure 3 Simplified I/O Symbol Diagram



#### 1.6 Pin Configuration and Description

The S5KRD2YX can be assembled in COB or iBGA package.



Figure 4 Die Pin Information

| Table 2 | Die Pin Descriptions |
|---------|----------------------|
|---------|----------------------|

| Pad No. | Туре | Signal Name | Description            |
|---------|------|-------------|------------------------|
| 1       | PWR  | VDDA        | Pixel Power (2.8V)     |
| 2       | PWR  | VDDA        | Pixel Power (2.8V)     |
| 3       | GND  | VSSA        | Pixel Ground           |
| 4       | GND  | VSSA        | Pixel Ground           |
| 5       | PWR  | VDDAP       | Interface Power (2.8V) |
| 6       | GND  | VSSAP       | Interface Ground       |
| 7       | PWR  | VDDAP       | Interface Power (2.8V) |
| 8       | GND  | VSSAP       | Interface Ground       |
| 9       | PWR  | VDDAP       | Interface Power (2.8V) |
| 10      | GND  | VSSAP       | Interface Ground       |



| Pad No. | Туре | Signal Name    | Description                          |
|---------|------|----------------|--------------------------------------|
| 11      | PWR  | VDDA           | Pixel Power (2.8V)                   |
| 12      | GND  | VSSA           | Pixel Ground                         |
| 13      | PWR  | VDDA           | Pixel Power (2.8V)                   |
| 14      | GND  | VSSA           | Pixel Ground                         |
| 15      | PWR  | VDDAP          | Interface Power (2.8V)               |
| 16      | GND  | VSSAP          | Interface Ground                     |
| 17      | PWR  | VDDAP          | Interface Power (2.8V)               |
| 18      | GND  | VSSAP          | Interface Ground                     |
| 19      | PWR  | VDDAP          | Interface Power (2.8V)               |
| 20      | GND  | VSSAP          | Interface Ground                     |
| 21      | PWR  | VDDA           | Pixel Power (2.8V)                   |
| 22      | GND  | VSSA           | Pixel Ground                         |
| 23      | PWR  | VDDA           | Pixel Power (2.8V)                   |
| 24      | GND  | VSSA           | Pixel Ground                         |
| 25      | PWR  | VDDAP          | Interface Power (2.8V)               |
| 26      | PWR  | VDDAP          | Interface Power (2.8V)               |
| 27      | PWR  | VDDAP          | Interface Power (2.8V)               |
| 28      | GND  | VSSAP          | Interface Ground                     |
| 29      | GND  | VSSAP          | Interface Ground                     |
| 30      | GND  | VSSAP          | Interface Ground                     |
| 31      | BI   | PAD_EXTBGRSRC  | External Bandgap Ref. Current Source |
| 32      | PWR  | VDDA           | Pixel Power (2.8V)                   |
| 33      | PWR  | VDDA           | Pixel Power (2.8V)                   |
| 34      | GND  | VSSA           | Pixel Ground                         |
| 35      | GND  | VSSA           | Pixel Ground                         |
| 36      | PWR  | VDDAP          | Interface Power (2.8V)               |
| 37      | GND  | VSSAP          | Interface Ground                     |
| 38      | PWR  | VDDAP          | Interface Power (2.8V)               |
| 39      | GND  | VSSAP          | Interface Ground                     |
| 40      | PWR  | VDDA           | Pixel Power (2.8V)                   |
| 41      | GND  | VSSA           | Pixel Ground                         |
| 42      | PWR  | VDDA           | Pixel Power (2.8V)                   |
| 43      | GND  | VSSA           | Pixel Ground                         |
| 44      | PWR  | VDDAP          | Interface Power (2.8V)               |
| 45      | GND  | VSSAP          | Interface Ground                     |
| 46      | OUT  | PAD_AMUXI2_BUF | ATOP Mux Current Output              |



| Pad No. | Туре | Signal Name       | Description                     |
|---------|------|-------------------|---------------------------------|
| 47      | OUT  | PAD_AMUXI1_BUF    | ATOP Mux Current Output         |
| 48      | OUT  | PAD_AMUXV2_BUF    | ATOP Mux Voltage Output         |
| 49      | OUT  | PAD_AMUXV1_BUF    | ATOP Mux Voltage Output         |
| 50      | IN   | PAD_AMUX_IN       | ATOP Mux I/V Input              |
| 51      | PWR  | VDDA              | Pixel Power (2.8V)              |
| 52      | GND  | VSSA              | Pixel Ground                    |
| 53      | PWR  | VDDA              | Pixel Power (2.8V)              |
| 54      | GND  | VSSA              | Pixel Ground                    |
| 55      | PWR  | VDDAP             | Interface Power (2.8V)          |
| 56      | GND  | VSSAP             | Interface Ground                |
| 57      | GND  | VSSAP             | Interface Ground                |
| 58      | GND  | VSSAP             | Interface Ground                |
| 59      | PWR  | VDDAP             | Interface Power (2.8V)          |
| 60      | PWR  | VDDAP             | Interface Power (2.8V)          |
| 61      | GND  | VSSAD             | AER Logic Ground                |
| 62      | GND  | VSSAD             | AER Logic Ground                |
| 63      | PWR  | VDDAD             | AER Logic Power (1.2V)          |
| 64      | PWR  | VDDAD             | AER Logic Power (1.2V)          |
| 65      | ВІ   | INT_OUT_PAD       | Interrupt Out                   |
| 66      | IN   | INT_IN_PAD        | Interrupt In                    |
| 67      | BI   | INT_SHIST_OUT_PAD | Interrupt Special Histogram Out |
| 68      | GND  | VSSD              | Digital Ground                  |
| 69      | PWR  | VDDD              | Digital Power (1.2V)            |
| 70      | IN   | FX3_FULLB_N_PAD   | FX3 Full B                      |
| 71      | IN   | FX3_FULLA_N_PAD   | FX3 Full A                      |
| 72      | ВІ   | FX3_SLWR_N_PAD    | FX3 SLWR                        |
| 73      | BI   | FX3_PKTEND_N_PAD  | FX3 Packet End                  |
| 74      | BI   | FX3_ADDR0_PAD     | FX3 ADDR[0]                     |
| 75      | ВІ   | FX3_CLK_PAD       | FX3 Clock                       |
| 76      | GND  | VSSIO             | PAD I/O Ground                  |
| 77      | PWR  | VDDIO             | PAD I/O Power (3.3V)            |
| 78      | GND  | VSSD              | Digital Ground                  |
| 79      | PWR  | VDDD              | Digital Power (1.2V)            |
| 80      | BI   | FX3_DATA15_PAD    | FX3 DATA [15]                   |
| 81      | BI   | FX3_DATA14_PAD    | FX3 DATA [14]                   |
| 82      | ВІ   | FX3_DATA13_PAD    | FX3 DATA [13]                   |



| Pad No. | Туре | Signal Name    | Description               |
|---------|------|----------------|---------------------------|
| 83      | ВІ   | FX3_DATA12_PAD | FX3 DATA [12]             |
| 84      | BI   | FX3_DATA11_PAD | FX3 DATA [11]             |
| 85      | ВІ   | FX3_DATA10_PAD | FX3 DATA [10]             |
| 86      | ВІ   | FX3_DATA9_PAD  | FX3 DATA [9]              |
| 87      | BI   | FX3_DATA8_PAD  | FX3 DATA [8]              |
| 88      | BI   | FX3_DATA7_PAD  | FX3 DATA [7]              |
| 89      | GND  | VSSD           | Digital Ground            |
| 90      | PWR  | VDDD           | Digital Power (1.2V)      |
| 91      | ВІ   | FX3_DATA6_PAD  | FX3 DATA [6]              |
| 92      | BI   | FX3_DATA5_PAD  | FX3 DATA [5]              |
| 93      | ВІ   | FX3_DATA4_PAD  | FX3 DATA [4]              |
| 94      | BI   | FX3_DATA3_PAD  | FX3 DATA [3]              |
| 95      | BI   | FX3_DATA2_PAD  | FX3 DATA [2]              |
| 96      | ВІ   | FX3_DATA1_PAD  | FX3 DATA [1]              |
| 97      | BI   | FX3_DATA0_PAD  | FX3 DATA [0]              |
| 98      | IN   | TST_PAD        | Test Mode Selection PAD   |
| 99      | BI   | SDA_PAD        | I2C Data PAD              |
| 100     | IN   | SCL_PAD        | I2C Clock PAD             |
| 101     | GND  | VSSIO          | PAD I/O Ground            |
| 102     | PWR  | VDDIO          | PAD I/O Power (3.3V)      |
| 103     | IN   | RSTN_PAD       | Reset (Active Low)        |
| 104     | GND  | VSSD           | Digital Ground            |
| 105     | PWR  | VDDD           | Digital Power (1.2V)      |
| 106     | IN   | EXTCLK_PAD     | External Clock            |
| 107     | OUT  | PLL_FLT_PAD    | PLL Monitoring Signal     |
| 108     | PWR  | VDDA_PLL       | Digital PLL Power (2.8V)  |
| 109     | GND  | VSS_PLL        | Digital PLL Ground        |
| 110     | PWR  | VDD_PLL        | Digital PLL Power (1.2V)  |
| 111     | GND  | VSS_MIPI       | Digital MIPI Ground       |
| 112     | PWR  | VDD_MIPI       | Digital MIPI Power (1.2V) |
| 113     | OUT  | DATA1P         | MIPI Data Lane1 Positive  |
| 114     | OUT  | DATA1N         | MIPI Data Lane1 Negative  |
| 115     | OUT  | CLKP           | MIPI Clock Positive       |
| 116     | OUT  | CLKN           | MIPI Clock Negative       |
| 117     | OUT  | DATA0P         | MIPI Data Lane0 Positive  |
| 118     | OUT  | DATA0N         | MIPI Data Lane0 Negative  |



| Pad No. | Туре | Signal Name    | Description               |
|---------|------|----------------|---------------------------|
| 119     | PWR  | VDD_MIPI       | Digital MIPI Power (1.2V) |
| 120     | GND  | VSS_MIPI       | Digital MIPI Ground       |
| 121     | GND  | VSSIO          | PAD I/O Ground            |
| 122     | PWR  | VDDIO          | PAD I/O Power (3.3V)      |
| 123     | IN   | CCI_SEL0_PAD   | CCI Selection 0           |
| 124     | IN   | CCI_SEL1_PAD   | CCI Selection 1           |
| 125     | IN   | MODE_SEL_PAD   | Mode Selection            |
| 126     | PWR  | VDDD           | Digital Power (1.2V)      |
| 127     | GND  | VSSD           | Digital Ground            |
| 128     | PWR  | VDDAD          | ATOP Logic Power (1.2V)   |
| 129     | PWR  | VDDAD          | ATOP Logic Power (1.2V)   |
| 130     | GND  | VSSAD          | ATOP Logic Ground         |
| 131     | GND  | VSSAD          | ATOP Logic Ground         |
| 132     | GND  | VSSAP          | Interface Ground          |
| 133     | PWR  | VDDAP          | Interface Power (2.8V)    |
| 134     | GND  | VSSAP          | Interface Ground          |
| 135     | PWR  | VDDAP          | Interface Power (2.8V)    |
| 136     | GND  | VSSAP          | Interface Ground          |
| 137     | PWR  | VDDAP          | Interface Power (2.8V)    |
| 138     | GND  | VSSA           | Pixel Ground              |
| 139     | PWR  | VDDA           | Pixel Power (2.8V)        |
| 140     | OUT  | PAD_DMUX_OUT10 | ATOP Logic Signal MUX     |
| 141     | OUT  | PAD_DMUX_OUT9  | ATOP Logic Signal MUX     |
| 142     | OUT  | PAD_DMUX_OUT8  | ATOP Logic Signal MUX     |
| 143     | OUT  | PAD_DMUX_OUT7  | ATOP Logic Signal MUX     |
| 144     | OUT  | PAD_DMUX_OUT6  | ATOP Logic Signal MUX     |
| 145     | OUT  | PAD_DMUX_OUT5  | ATOP Logic Signal MUX     |
| 146     | OUT  | PAD_DMUX_OUT4  | ATOP Logic Signal MUX     |
| 147     | OUT  | PAD_DMUX_OUT3  | ATOP Logic Signal MUX     |
| 148     | OUT  | PAD_DMUX_OUT2  | ATOP Logic Signal MUX     |
| 149     | OUT  | PAD_DMUX_OUT1  | ATOP Logic Signal MUX     |
| 150     | OUT  | PAD_DMUX_OUT0  | ATOP Logic Signal MUX     |
| 151     | GND  | VSSAD          | ATOP Logic Ground         |
| 152     | PWR  | VDDAD          | ATOP Logic Power (1.2V)   |
| 153     | GND  | VSSAD          | ATOP Logic Ground         |
| 154     | PWR  | VDDAD          | ATOP Logic Power (1.2V)   |



| Pad No. | Туре | Signal Name | Description             |  |  |  |
|---------|------|-------------|-------------------------|--|--|--|
| 155     | GND  | VSSAP       | Interface Ground        |  |  |  |
| 156     | PWR  | VDDAP       | Interface Power (2.8V)  |  |  |  |
| 157     | GND  | VSSAP       | Interface Ground        |  |  |  |
| 158     | PWR  | VDDAP       | Interface Power (2.8V)  |  |  |  |
| 159     | GND  | VSSAD       | ATOP Logic Ground       |  |  |  |
| 160     | PWR  | VDDAD       | ATOP Logic Power (1.2V) |  |  |  |
| 161     | GND  | VSSAD       | ATOP Logic Ground       |  |  |  |
| 162     | PWR  | VDDAD       | ATOP Logic Power (1.2V) |  |  |  |
| 163     | GND  | VSSA        | Pixel Ground            |  |  |  |
| 164     | PWR  | VDDA        | Pixel Power (2.8V)      |  |  |  |
| 165     | PWR  | VDDAP       | Interface Power (2.8V)  |  |  |  |
| 166     | GND  | VSSAP       | Interface Ground        |  |  |  |

#### 1.7 Recommended Application Circuit



Figure 5 Application Circuit of Die



**NOTE:** Samsung reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the device. Samsung cannot assume responsibility for any problems arising out of the use of these circuits.



# Physical Dimension

#### 2.1 Chip Dimension



Figure 6 Chip Dimension

NOTE: Top view on chip.



#### 2.2 Module Dimension (To be updated)



Figure 7 COB Package for test & evaluation

# 3

## **Control Interface**

#### 3.1 I2C

The S5KRD2YX supports the I2C communication method which is the 2-wired serial interface between a backend processor (host) and a sensor to control the register values. The details are described below.



Figure 8 I2C Control Interface

The following table describes I2C signals:

Table 3 I2C Pin description

| Pin Name | Description                |
|----------|----------------------------|
| SCL      | Serial communication clock |
| SDA      | Serial communication data  |

#### 3.2 Camera Control Interface (CCI)

S5KRD2YX supports the Camera Control Interface (CCI), which is an I2C fast-mode compatible interface for controlling the transmitter. S5KRD2YX always acts as a slave in the CCI bus. CCI is capable of handling several slaves in the bus, but multi-master mode is not supported. Typically, only the receiver and transmitter are connected to the CCI bus. This makes a pure SW implementation possible.

Typically the CCI is separate from the system I2C bus, but I2C-compatibility ensures that it is also possible to connect the transmitter to the system I2C bus. CCI is a subset of the I2C protocol, including the minimum combination of obligatory features for the I2C slave device specified in the I2C specification. Therefore, transmitters complying with the CCI specification can also be connected to the system I2C bus. However, it is important to ensure that the I2C masters do not try to utilize these I2C features, which are not supported in transmitters complying with the CCI specification. Each transmitter conformed to the CCI specification may have additional features implemented to support I2C.



Figure 9 CCI Timing Diagram

| Parameter                                       | Symbol         | Min. | Max. | Unit |
|-------------------------------------------------|----------------|------|------|------|
| SCL clock frequency                             | _              | 0    | 100  | kHz  |
| Hold time for START condition                   | T <sub>1</sub> | 4.0  | -    | 0    |
| Setup time for STOP condition                   | T <sub>2</sub> | 4.0  | _    | μS   |
| Data setup time                                 | T <sub>3</sub> | 250  | _    | ns   |
| Data hold time                                  | T <sub>4</sub> | 0    | 3.45 |      |
| High period of the SCL clock                    | T <sub>5</sub> | 4.0  | -    | 0    |
| Low period of the SCL clock                     | T <sub>6</sub> | 4.7  | -    | μS   |
| Bus free time between STOP and START conditions | T <sub>7</sub> | 4.7  | _    |      |
| Rise time for both SDA and SCL signals          | _              | ı    | 1000 | 20   |
| Fall time for both SDA and SCL signals          | _              | -    | 300  | ns   |
| Capacitive load for each bus line               | СВ             |      | 400  | pF   |

Table 4 I2C Standard Mode Timing Specifications



Table 5 I2C Fast Mode Timing Specifications

| Parameter                                            | Symbol         | Min. | Max. | Unit |
|------------------------------------------------------|----------------|------|------|------|
| SCL clock frequency                                  | _              | 0    | 400  | kHz  |
| Hold time for start condition                        | T <sub>1</sub> | 0.6  | _    | 0    |
| Setup time for stop condition                        | T <sub>2</sub> | 0.6  | -    | μS   |
| Data setup time, external clock (MCLK) above 12.8MHz | т              | 0.1  | _    | 0    |
| Data setup time, external clock (MCLK) below 12.8MHz | T <sub>3</sub> | 0.6  | _    | μS   |
| Data hold time                                       | T <sub>4</sub> | 0    | 0.9  |      |
| High period of the SCL clock                         | T <sub>5</sub> | 0.6  | _    | 0    |
| Low period of the SCL clock                          | T <sub>6</sub> | 1.3  | _    | μS   |
| Bus free time between stop and start conditions      | T <sub>7</sub> | 1.3  | _    |      |
| Rise time for both SDA and SCL signals               | _              | ı    | 300  | 20   |
| Fall time for both SDA and SCL signals               | _              | -    | 300  | ns   |
| Capacitive load for each bus line                    | СВ             | _    | 400  | pF   |

**NOTE:** Fast mode can be supported with T3 > 0.1usec, above –12.8 MHz external clock (MCLK).





Figure 10 I2C Write Timing Example

NOTE: The device address can be changed by pin configuration of CCI\_SEL, as described in the pad description.



Figure 6 I2C Read Timing Example

**NOTE:** The device address can be changed by the pin configuration of CCI\_SEL[1:0], as described in the pad description.



Figure 7 I2C Read Multiple Timing Example

**NOTE:** The device address can be changed by the pin configuration of CCI\_SEL[1:0], as described in the pad description.

It is possible to configure up to three and one arbitrary I2C slave addresses using CCI\_SEL[1:0] pins.

Table 6 I2C ID Address

| CCI_SEL_PAD | Slave Address<br>(7-bit + Read Mode) | Slave Address<br>(7-bit + Write Mode) | Comment      |
|-------------|--------------------------------------|---------------------------------------|--------------|
| 0(default)  | 0010_0001b/21h                       | 0010_0000b/20h                        | Address 1    |
| 1           | 0011_0001b/31h                       | 0011_0000b/30h                        | Address 2    |
| 2           | 0101_1111/5Fh                        | 0101_1110/5Eh                         | Address 3    |
| 3           | User defined                         | User defined                          | User defined |





## **Power Sequence**

#### 4.1 Power-Up Sequence

The digital and analogue supply voltages can be powered up in any order e.g. VDDD  $\rightarrow$  VDDAP  $\rightarrow$  VDDA, VDDD  $\rightarrow$  VDDAP, VDDAP  $\rightarrow$  VDDAP, VDDAP  $\rightarrow$  VDDAP  $\rightarrow$  VDDAP or VDDAP  $\rightarrow$  VDDAP.

#### On power Up:

- If RSTN is low when the power supplies are brought up then the sensor module will go into hardware standby mode.
- If RSTN is high when the power supplies are brought up then the sensor module will go into software standby mode

In both cases the presence of an on-chip power-on reset cell ensures that the CCI register values are initialized correctly to their default values. The EXTCLK clock can either be initially low and then enabled during software standby mode or EXTCLK can be a free running clock. (\*If the EXTCLK is free running and VDDIO power open, leakage current through the protection diode of the EXTCLK I/O are likely to occur.)

Table 7 Power-up Sequence Timing Constraints (Serial Output Case)

| Constant                                                             | Label | Min.                                                                           | Max. | Unit          |
|----------------------------------------------------------------------|-------|--------------------------------------------------------------------------------|------|---------------|
| VDDA or VDDAP rising – VDDD rising                                   | t0    | VDDA, VDDA                                                                     |      | ns            |
| VDDD rising – VDDA or VDDAP rising                                   | t1    | may rise in any order.  The rising separation can vary from 0 ns to indefinite |      | ns            |
| VDDA or VDDAP rising – VDDIO rising                                  | t2    | 0                                                                              |      | ns            |
| VDDA or VDDAP rising – RSTN rising                                   | t3    | 0.0                                                                            | ı    | ns            |
| RSTN rising – First I2C transaction                                  | t4    | 6000                                                                           | -    | EXTCLK cycles |
| Minimum No. of EXTCLK cycles prior to the first I2C transaction      | t5    | 6000                                                                           | -    | EXTCLK cycles |
| PLL start up/lock time                                               | t6    | _                                                                              | 1    | ms            |
| Entering streaming mode – First frame start sequence (fixed part)    | t7    | -                                                                              | 10   | ms            |
| Entering streaming mode – First frame start sequence (variable part) | t8    | The delay is integration                                                       |      | lines         |
| DPHY recovery time (TWAKEUP)                                         | t9    | 1                                                                              | _    | ms            |
| DPHY initialization period (TINIT)                                   | t10   | 0.1                                                                            | _    | ms            |





Figure 8 Power-Up Sequence Diagram



#### 4.2 Power Down Sequence

The digital and analogue supply voltages can be powered down in any order e.g. VDDD  $\rightarrow$  VDDAP  $\rightarrow$  VDDA, VDDD  $\rightarrow$  VDDAP, VDDAP  $\rightarrow$  VDDAP, VDDAP  $\rightarrow$  VDDAP, VDDAP  $\rightarrow$  VDDAP  $\rightarrow$  VDDAP  $\rightarrow$  VDDAP  $\rightarrow$  VDDAP.

Similarly to the power-up sequence the EXTCLK: input clock may be either gated or continuous.

If the I2C command to exit streaming is received while a frame of valid active data is being output then the sensor module must wait to the frame end code before entering software standby mode.

If the I2C command to exit streaming mode is received during the inter frame time then the sensor module must enter software standby mode immediately.

Table 8 Power-down Sequence Timing Constraints (Serial Output Case)

| Constant                                                                           | Label | Min.                                                                                                                                                 | Max. | Unit          |
|------------------------------------------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|
| Enter Software Standby CCI command – Device in Software Standby mode               |       | If outputting a frame of MIPI data waits to MIPI frame end code before entering software standby, otherwise enter software standby mode immediately. |      |               |
| Minimum no of EXTCLK cycles after the last CCI transaction or MIPI frame end code. | t1    | 2000                                                                                                                                                 | -    | EXTCLK cycles |
| Last I2C Transaction or MIPI frame end code-<br>RSTN falling                       | t2    | 2000                                                                                                                                                 | -    | EXTCLK cycles |
| RSTN falling – VDDA or VDDAP falling                                               | t3    | 0.0                                                                                                                                                  | _    | ns            |
| VDDA or VDDAP falling – VDDD falling                                               | t4    | VDDA, VDDAP and VDDD may fall                                                                                                                        |      | ns            |
| VDDD falling – VDDA or VDDAP falling                                               | t5    | in any order. The falling separation can vary from 0 ns to Indefinite.                                                                               |      | ns            |
| VDDD falling – VDDIO falling                                                       | t6    | 0.0                                                                                                                                                  | _    | ns            |





Figure 9 Power-Down Sequence Diagram



#### 4.3 Sensor System Reset

S5KRD2YX can be initialized by changing RSTN to LOW when all the supply voltages are powered on.



Figure 10 Sensor System Reset

# 5 Pixel Information

# 5.1 Pixel Array

The effective pixel array is 640 (H)  $\times$  480 (V). Micro-lens is placed to increase the effective fill factor for higher sensitivity.



Figure 11 Pixel Array Information

**NOTE:** Top view on chip.

Displayed image will be flipped vertically and horizontally.

## 5.2 Contrast Sensitivity Characteristics

The contrast sensitivity of S5KRD2YX is characterized by the responsivity for illumination changes at the certain illumination levels. Both ON and OFF contrast sensitivities are adjustable individually.



Figure 12 The Simulated Contrast Sensitivity Characteristics

**NOTE:** The simulation was performed with PVT variations. The illumination levels are the expected values without microlens and the contrast sensitivity lines may be shifted to left or right within 1 decade level along x-axis, according to the measurement with the fabricated chip. 10fA is roughly equal to 1Lux.



# **5.3 Event Generation Probability Characteristics**



Figure 13 Event Generation Probability Characteristics according to Temporal Contrast

6

# **Functional Description**

S5KRD2YX provides several readout modes and specific functions for the treatment of events and for the required variety of clocks, one phase-locked loops (PLL) is embedded in the sensor. This is generating clocks for systems and the high-speed serial interfaces. The master input clock range is between 6 and 64 MHz.

#### 6.1 PLL and Clock Generator

The S5KRD2YX contains one Phase-Locked Loops (PLLs) and a clock generator, which generate all the necessary event timing, output pixel clocks, and interface serializing clocks.

By setting the divide-ratio for Pre PLL Clock Divider ( $pll_p$ ) and PLL Multiplier ( $pll_m$ ) appropriately, users can get necessary PLL output Clock.

The PLL can handle any External Input Clock in the range of 6 MHz to 64 MHz (20 MHz is default), and synthesize PLL\_CLK between 500 MHz and 1000 MHz. For the proper PLL operation, PLL Input Clock should be in the range of 3 MHz to 6 MHz. All PLL programming should be performed during software stand-by mode for the stable system operation.

The overall clock tree structure is shown in Figure 14





Figure 14 PLL and Clock Generator

**NOTE:** EXTCLK = 20MHz

All the setting values of registers are represented by decimal unit.

All necessary frequencies are synthesized by the following equations.

PLL Input Clock = External Input Clock (EXTCLK)/pII\_p (3 MHz to 6 MHz)

Lock\_freq = PLL Input Clock×pII\_m (500 MHz to 1000 MHz)



## 6.2 Sub-sampling Mode

S5KRD2YX supports the following operation modes and their specifications are described in the following table.

Mode Resolution Sub-sampling Comments **Full Resolution** 640 x 480 Analog sub-sampling option enabled Half Resolution 320 x 240 Controlled by register option Pixel is active **Quarter Resolution** 160 x 120 Pixel is turned off and not consuming power One-eighth 80 x 60 Resolution

Table 9 Sub-sampling Modes

Table 10 Sub-sampling Mode Control Register

| Register                     | Address | Default | Bit   | Description                                                     |
|------------------------------|---------|---------|-------|-----------------------------------------------------------------|
| REG_STRM_CTRL_APSX_Subsample | 0x0111  | 0b00    | [7:6] | Sub-sampling mode control value for columns for streaming mode  |
| REG_STRM_CTRL_APSY_Subsample | 0x0111  | 0b00    | [5:4] | Sub-sampling mode control value for rows for streaming mode     |
| REG_CTRL_APSX_Subsample      | 0x0111  | 0b11    | [3:2] | Sub-sampling mode control value for columns for monitoring mode |
| REG_CTRL_APSY_Subsample      | 0x0111  | 0b11    | [1:0] | Sub-sampling mode control value for rows for monitoring mode    |

#### 6.3 Event Threshold Level Control

The user can control ON and OFF event threshold levels of the pixel array by Event Threshold Level Control Registers (on\_EVTH\_C, on\_EVTH\_F, on\_EVTH\_FP, off\_EVTH\_C, off\_EVTH\_F, off\_EVTH\_FP). The reference for the following expression is the typical condition at 30°C.

<sup>†</sup>ON event threshold = [  $10^{(80 + 14*(C-2) + 4*F*FP) / (80*20)} - 1 ] x <math>100\%$  @ typical condition <sup>†</sup>OFF event threshold = [  $10^{(80 + 14*(6-C) + 4*F*FP) / (80*20)} - 1 ] x <math>100\%$  @ typical condition

Table 11 Event Threshold Level Control Register

| Register    | Address | Default | Bit   | Description                                                                               |
|-------------|---------|---------|-------|-------------------------------------------------------------------------------------------|
| ON_EVTH_C   | 0x0017  | 0x2     | [2:0] | ON event threshold level coarse control value, unsigned 3-bit binary numbers ( <i>C</i> ) |
| ON_EVTH_F   | 0x0018  | 0x00    | [6:1] | ON event threshold level fine control value, unsigned 6-bit binary numbers ( <i>F</i> )   |
| ON_EVTH_FP  | 0x0018  | 0x0     | [0]   | Sign bit (FP) for ON_EVTH_F FP=1/-1 for ON_EVTH_FP=1/0                                    |
| OFF_EVTH_C  | 0x0019  | 0x6     | [2:0] | OFF event threshold level coarse control value, unsigned 3-bit binary numbers (C)         |
| OFF_EVTH_F  | 0x001A  | 0x00    | [6:0] | OFF event threshold level fine control value, unsigned 6-bit binary numbers ( <i>F</i> )  |
| OFF_EVTH_FP | 0x001A  | 0x0     | [0]   | Sign bit ( <i>FP</i> ) for OFF_EVTH_F <i>FP</i> =1/-1 for ON_EVTH_FP=1/0                  |



<sup>&</sup>lt;sup>†</sup> Expressions are subject to update in parameters.

# **6.4 Refractory Period Control**

The user can control the refractory period of the pixel array by Refractory Period Control Register (pixel\_refractory\_period). The reference for the following expression is the typical condition at 30°C.

Refractory period = 1 ms x 1.5<sup>(2 - pixel\_refractory\_period[2:0])</sup> @ typical condition

Table 12 Event Threshold Level Control Register

| Register                | Address | Default | Bit   | Description                                                    |
|-------------------------|---------|---------|-------|----------------------------------------------------------------|
| pixel_refractory_period | 0x001D  | 0x02    | [2:0] | Refractory period control value, unsigned 3-bit binary numbers |



## 6.5 Output Packet Format

The S5KRD2YX send event data using 32-bit packet format.



Figure 20 32-bit Packet Format

- 32-bit packetized format:
  - Extracted via 16 output pads using Double Data Rate scheme (DDR) scheme
- group\_col:
  - 4 Bytes size
  - column address and sub-timestamp
- group8:
  - 4 Bytes size, 8 event per group
  - group address and on/off events
- TS\_ref:
  - 4 Bytes size
  - reference timestamp
- padding:
  - 4 Bytes size
  - fill out the data

7

# **Electrical Characteristics**

# 7.1 Absolute Maximum Rating

Table 13 Absolute Maximum Rating

| Description                  | Symbol       | Value       | Unit |
|------------------------------|--------------|-------------|------|
| ATOP supply absolute Max.    | VDDA (1)     | -0.3 to 4.0 | V    |
|                              | VDDAP (1)    | -0.3 to 4.0 | V    |
|                              | VDDAD (2)    | -0.3 to 1.8 | V    |
| I/O supply absolute Max.     | VDDIO (3)    | -0.3 to 3.8 | V    |
| PLL supply absolute Max.     | VDD_PLL (2)  | -0.3 to 1.8 | V    |
|                              | VDDA_PLL (1) | -0.3 to 3.6 | V    |
| MIPI supply absolute Max.    | VDD_MIPI (2) | -0.3 to 1.8 | V    |
| Digital supply absolute Max. | VDDD (2)     | -0.3 to 1.8 | V    |
| Storage temperature          | TSTG         | -40 to +85  | °C   |

#### NOTE:

- 1. Analog Supply 2.9 V + 1.1 V
- 2. Digital Supply 1.3 V + 0.5 V
- 3. IO Supply 3.3 V + 0.5 V

# 7.2 Operating Conditions

**Table 14 Operating Conditions** 

| Description                          | Symbol                         | Min. | Тур. | Max. | Unit |
|--------------------------------------|--------------------------------|------|------|------|------|
|                                      | VDDA (1)                       | 2.65 | 2.8  | 2.95 | V    |
| ATOP supply voltage                  | VDDAP (1)                      | 2.65 | 2.8  | 2.95 | V    |
|                                      | VDDAD (2)                      | 1.1  | 1.2  | 1.3  | V    |
| I/O supply voltage                   | VDDIO                          | 3.1  | 3.3  | 3.5  | V    |
| Dill and allows                      | VDD_PLL <sup>(2)</sup> 1.1 1.2 |      | 1.3  | V    |      |
| PLL supply voltage                   | VDDA_PLL (1)                   | 2.65 | 2.8  | 2.95 | V    |
| MIPI supply voltage                  | VDD_MIPI (2)                   | 1.1  | 1.2  | 1.3  | V    |
| Digital supply voltage               | VDDD (2)                       | 1.1  | 1.2  | 1.3  | V    |
| Optimum Operating Temperature (3)    | TOPT                           | 5    | _    | 40   | °C   |
| Normal Operating Temperature (4)     | TOPR                           | -25  | _    | 55   | °C   |
| Functional Operating Temperature (5) | TFUNC                          | -30  | _    | 70   | °C   |

#### NOTE:

- 1. Analog Supply Tolerances: Lower Limit: 150 mV, Upper Limit: + 150mV
- 2. Digital Supply Tolerances: 1.2 V  $\pm$  100 mV
- 3. Optimum Operating Temperature: No visible degradation in image quality
- 4. Normal Operating Temperature: Camera produces acceptable images
- 5. Functional Operating Temperature: Camera fully functional

#### **DC** Characteristics

**Table 15 DC Characteristics** 

| Description                      | Symbol              | Min. | Тур. | Max. | Unit |
|----------------------------------|---------------------|------|------|------|------|
| Input Capacitance                | CIN <sup>(2)</sup>  | _    | _    | 5    | pF   |
| Input Operating Frequency        | FIN (EXTCLK)        | -    | 20   | _    | MHz  |
|                                  | IDDA <sup>(1)</sup> | _    | 5.2  | _    | mA   |
| ATOP supply operating current    | IDDAP (1)           | _    | 1.9  | _    | mA   |
|                                  | IDDAD (1)           | _    | 0.3  | _    | mA   |
| PLL supply operating current     | IDDA_PLL (1)        | -    | 3.7  | -    | mA   |
| MIPI supply operating current    | IDDD_MIPI (1)       | -    | 30.3 | -    | mA   |
| Digital supply operating current | IDDD (1)            | -    | 5.8  | _    | mA   |
| I/O supply operating current     | IDDIO (1)           | _    | 3.7  | _    | mA   |

#### NOTE:

- 1. Operation currents (IDDA, IDDD, IDDIO, IDDD\_MIPI and IDD18\_LVDS) will be measured at active mode
- 2. CIN max can have variation by environment.



#### 7.3 AC Characteristics



Figure 21 Master Clock Waveform Diagram

Table 16 AC Characteristics

 $(VDDA\_PLL = 2.65 \text{ V to } 2.95 \text{ V}, VDDIO = 1.2 \text{ V to } 3.3 \text{ V}, VDDD = 1.12 \text{ V to } 1.28 \text{ V}, T_{OPR} = -30 \text{ to } 70 ^{\circ}\text{C})$ 

| Characteristics                  | Symbol                | Condition | Min. | Тур. | Max. | Unit |
|----------------------------------|-----------------------|-----------|------|------|------|------|
| External clock frequency (NOTE)  | f <sub>XCLK, DC</sub> | _         | 6    | -    | 64   | MHz  |
| External clock duty cycle (NOTE) | f <sub>XDUTY</sub>    | _         | 45   | -    | 55   | %    |
| PLL locking time                 | t <sub>LOCK</sub>     | _         | -    | 200  | 1000 | μS   |

**NOTE:** Applied to EXTCLK pin.



Figure 22 PLL Locking Time

This page is intentionally left as blank

