



**Block Diagram:** Vcc O-Pentek Model 7142 Signal FPGA I (7b:7a) I (79:78) Top Level (TOP\_LEVEL.VHD) I (75:74)
I (73:72) MUX Pg. 3 of 15 - Rev. G - 11/30/07 I (71:70) HUX\_ I (71:70) **256x1** →1ready\_n\_shadow DFF addrg=14» addrg=15» Vcc (2:0) count>14 COMP Vcc **O**-S\_Clr Q(3:0 xfer» Ce CNT DN MUX (71:70) (6f,6d) **256x1** →lready\_n\_out count≥8 COMP lblast\_n> DFF count(3:0) I(5f:40) I(5f:40) I(3f:2c) I(2b:20) I(1f:0c) I(0b:00) lads\_in\_n> laddr\_held(63:0) 11(63:0) MUX\_ 2x64 lrw in≫ **>**oladdr(63:0) DFF\_64 lclk≫ →laddr 27 addrq(3:0) (31:28) → addrq(3:0) rst» → laddr(63:0) lad\_in(63:0)> Bus\_Master\_ BUSA MASTER DFF 16 wr\_sel\_dlyd» BUSA TERM Bus Term (11:3) Addr(8:0) ctlreg\_dq(15:0) BUSB\_MASTER Bus\_Master\_ Dat\_In(15:0) BUSB TERM Bus\_Term\_ C1kA\_Loss Dat\_Out(15:0) →ctlreg data(15:0) CLK DETA ClkB Loss Ext\_Clk\_/ EXTCLKA EN CLK DETB-Dcm\_C1k\_Loss EXTCLKB EN Ext Clk ADC\_OVRA Ovld1\_Int p/o Extd\_Addr(15:0) →extd\_addr(15:0) ADC OVRB Ovld2 Int ovld3\_Int CNTRLREG: -IIC\_CLK Iic\_Cll ADC OVRC tmp\_vlt\_int1 -IIC DAT ADC OVRD reg\_sel -CLKEN ADC Osc\_Disbl\_ TMP VLT INT1 N Temp\_Int  $^{\mathsf{D}}\mathsf{DFF}^{\mathsf{O}}$ Osc\_Disbl\_E -CLKEN DAC 1be0 in n≫ Reg\_Sel Dcm\_C1k\_Se1 →dcm\_clk\_sel Wepls Dcm\_Rst →dcm\_rst **C**1k Test\_Mode Rst





## Block Diagram:

Pentek Model 7142 Signal FPGA Top Level (TOP\_LEVEL.VHD) Pg. 5 of 15 - Rev. G - 11/30/07







Signal FPGA - Rev. G Top Level (TOP\_LEVEL.VHD) 11/30/07 fifo\_adcd\_f Page 9 fifo adcd af fifo adcd ae fifo adcd e fifo adcc f fifo\_adcc\_af fifo adcc trig reached» fifo adcc ae fifo adcc e (15:2) (0) ADC DC(13:0) data2(15:0) data3(15:0) ADC DD(13:0) fifo adcd trig reached» → adc\_cd\_data(31:0) Fae\_A p/o Fifo AdcC E CNTRLREG: Faf\_A Fifo\_AdcC\_AE fifo adcc\_count\_ae(9:0) CTRL REG.VHD Prog Empty Thresh A(9:0) Ff\_F Fifo AdcC AF fifo adcc count af(10:0) Fifo AdcC Count AE(9:0) rog Full Thresh A(10:0) «mem\_ctrl\_reg(14) Fifo AdcC F Fifo AdcC Count AF(10:0) Ef E fifo adcc\_decdiv(15:0) Fifo AdcC Decdiv(15:0) Decdiv\_A(15:0) Fae\_E ifo AdcD E fifo\_adcc\_packmode(2:0) Fifo AdcC Packmode(2:0) Dat ModeA(2:0) Faf B fifo\_adcc\_rst Fifo\_AdcC\_Rst Rst\_A Ff\_E Fifo AdcD AF Fifo\_AdcD\_F ADCDAT2: fifo adcd rst Fifo AdcD Rs → fifo adcc req Req. Rst\_B ADC\_DATA\_PATH
Dat\_ModeB(2:0) fifo adcd\_packmode(2:0) Fifo\_AdcD\_Packmode(2:0) ReqB → fifo adcd req fifo adcc en» fifo adcd decdiv(15:0) Decdiv\_B(15:0) fifo\_adcd\_en>-Fifo AdcD\_Count\_AF(10:0) → fifo adcc wren Wr\_En\_/ fifo adcd count af(10:0) Fifo AdcD Count AE(9:0) Prog Full Thresh B(10:0) → fifo\_adcd\_wren fifo adcd count ae(9:0) Prog\_Empty\_Thresh\_B(9:0) fifo adcc en n Sm\_GateA\_n AdcB\_Packed\_Data(31:16) fifo\_adcd\_en\_n adcd\_packed\_data(15:0) Sm GateB n AdcB Packed Data(15:0) adcc\_packed\_data(31:0) AdcA\_Packed\_Data(31:0) adc clk» Adc\_C1k 1c1k» → fifo\_adcc\_data(63:0) Lcl Clk DoutA(63:0) Rd En A DoutB(63:0) → fifo\_adcd\_data(63:0) adcc sel» adcd sel»— Rd\_En\_B ByteSwap → fifo\_adcc\_rst → fifo adcd rst

Block Diagram:
Pentek Model 7142













Block Diagram:
Pentek Model 7142 Signal FPGA
Top Level (TOP\_LEVEL.VHD)
Pg. 15 of 15 - Rev. G - 11/30/07