# IP CORE MANUAL



# LMK04832 Interface IP

px\_lmk04832intrfc



Pentek, Inc.
One Park Way
Upper Saddle River, NJ 07458
(201) 818–5900
http://www.pentek.com/

Copyright © 2017

Manual Part Number: 807.48407 Rev: 1.0 – October 12, 2017

### **Manual Revision History**

| <u>Date</u> | <b>Version</b> |                 | Comments |
|-------------|----------------|-----------------|----------|
| 10/12/17    | 1.0            | Initial Release |          |

### **Legal Notices**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Pentek products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Pentek hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Pentek shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in conjunction with, the Materials (including your use of Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage and loss was reasonably foreseeable or Pentek had been advised of the possibility of the same. Pentek assumes no obligation to correct any error contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the materials without prior written consent. Certain products are subject to the terms and conditions of Pentek's limited warranty, please refer to Pentek's Ordering and Warranty information which can be viewed at http://www.pentek.com/ contact/customerinfo.cfm; IP cores may be subject to warranty and support terms contained in a license issued to you by Pentek. Pentek products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for the use of Pentek products in such critical applications.

### Copyright

Copyright © 2017, Pentek, Inc. All Rights Reserved. Contents of this publication may not be reproduced in any form without written permission.

#### **Trademarks**

Pentek, Jade, and Navigator are trademarks or registered trademarks of Pentek, Inc.

ARM and AMBA are registered trademarks of ARM Limited. PCI, PCI Express, PCIe, and PCI–SIG are trademarks or registered trademarks of PCI–SIG. Texas Instruments is a trademark of Texas Instruments, Incorporated. Xilinx, Kintex UltraScale, Vivado, and Platform Cable USB are registered trademarks of Xilinx Inc., of San Jose, CA.

# Table of Contents

| ID F4-                                                        |    |
|---------------------------------------------------------------|----|
| IP Facts                                                      |    |
| Description                                                   | 5  |
| Features                                                      | 5  |
| Table 1–1: IP Facts Table                                     |    |
| Chapter 1: Overview                                           |    |
| 1.1 Functional Description                                    | 7  |
| Figure 1-1: LMK04832 Interface Core Block Diagram             | 7  |
| 1.2 Applications                                              | 8  |
| 1.3 System Requirements                                       | 8  |
| 1.4 Licensing and Ordering Information                        |    |
| 1.5 Contacting Technical Support                              |    |
| 1.6 Documentation                                             | 8  |
| Chapter 2: General Product Specifications                     | 0  |
| 2.1 Standards                                                 |    |
| 2.2.1 Maximum Frequencies                                     |    |
| 2.3 Resource Utilization                                      |    |
| Table 2–1: Resource Usage and Availability                    |    |
| 2.4 Limitations and Unsupported Features                      |    |
| 2.5 Generic Parameters                                        |    |
| Chapter 3: Port Descriptions                                  |    |
| 3.1 AXI4–Lite Core Interfaces                                 | 10 |
| 3.1.1 Control/Status Register (CSR) Interface                 |    |
| Table 3–1: Control/Status Register (CSR) Interface Port Descr |    |
| 3.2 I/O Signals                                               | •  |
| Table 3-2: I/O Signals                                        |    |

# Table of Contents

Page Chapter 4: Register Space Table 4-1: Register Space Memory Map ......15 4.1 Figure 4-1: LMK04832 Control Register......16 4.2 Figure 4-2: SPI Address Register......17 4.3 Figure 4-3: SPI Write Data Register \_\_\_\_\_\_\_\_18 4.4 Table 4–5: SPI Access Register (Base Address + 0x0C)......19 4.5 4.6 Figure 4-6: LMK04832 Status Register......21 Chapter 5: Designing with the Core 5.1 5.2 Clocking 23 5.3 5.4 5.5 5.6 5.7 Chapter 6: Design Flow Steps 6.1 Figure 6-1: LMK04832 Interface Core in Pentek IP Catalog.......27 Figure 6-2: LMK04832 Interface Core IP Symbol.......28 6.2 Generating Output......28 6.3 6.4 6.5 6.6 

## IP Facts

# Description

Pentek's Navigator™ LMK04832 Interface IP Core serves as an interface to the Texas Instruments™ LMK04832 Ultra Low Noise JESD Compliant Clock Jitter Cleaner with Dual Loop PLL's chip.

This core complies with the ARM® AMBA® AXI4 Specification. This user manual defines the hardware interface, software interface, and parameterization options for the LMK04832 Interface IP Core.

#### **Features**

- Provides a 3-wire, 13-bit address and 8-bit data Serial Peripheral Interface.
- Provides control by software of clock select pins and status

| Table 1-1: IP Facts Table                 |                                                     |  |  |  |  |  |
|-------------------------------------------|-----------------------------------------------------|--|--|--|--|--|
| Core Specifics                            |                                                     |  |  |  |  |  |
| Supported Design<br>Family <sup>a</sup>   | Kintex <sup>®</sup> Ultrascale                      |  |  |  |  |  |
| Supported User<br>Interfaces              | AXI4-Lite                                           |  |  |  |  |  |
| Resources                                 | See Table 2-1                                       |  |  |  |  |  |
| Provided with the Cor                     | e e                                                 |  |  |  |  |  |
| Design Files                              | VHDL                                                |  |  |  |  |  |
| Example Design                            | Not Provided                                        |  |  |  |  |  |
| Test Bench                                | Not Provided                                        |  |  |  |  |  |
| Constraints File                          | Not Provided <sup>b</sup>                           |  |  |  |  |  |
| Simulation Model                          | N/A                                                 |  |  |  |  |  |
| Supported S/W<br>Driver                   | HAL Software Support                                |  |  |  |  |  |
| <b>Tested Design Flows</b>                | _                                                   |  |  |  |  |  |
| Design Entry                              | Vivado <sup>®</sup> Design Suite<br>2017.2 or later |  |  |  |  |  |
| Simulation                                | Vivado VSim                                         |  |  |  |  |  |
| Synthesis                                 | Vivado Synthesis                                    |  |  |  |  |  |
| Support                                   |                                                     |  |  |  |  |  |
| Provided by Pentek fpgasupport@pentek.com |                                                     |  |  |  |  |  |

a.For a complete list of supported devices, see the *Vivado Design Suite Release Notes*.

b.Clock constraints can be applied at the top-level module of the user design.

Page 6

This page is intentionally blank

# Chapter 1: Overview

### 1.1 Functional Description

The LMK04832 Interface Core is a module that provides register access via Serial Peripheral Interface (SPI) to the Texas Instrument LMK04832 external device. The module is configured for 3–wire, 8–bit data, 13–bit addressing. This IP core also provides additional control of LMK04832 with external pins.

Figure 1–1 is a top–level block diagram of the LMK04832 Interface Core. The modules in the block diagram are explained in other sections of this manual.



Figure 1-1: LMK04832 Interface Core Block Diagram

- □ **AXI4–Lite Interface:** This module implements a 32–bit AXI4–Lite Slave Interface to access the Register Space. For more details about the AXI4–Lite Interface, refer to Section 3.1 AXI4–Lite Core Interfaces.
- ☐ **Register Space:** This module contains the control and status registers, including Interrupt Enable, Interrupt Flag, and Interrupt Status registers. Registers are accessed through the AXI4–Lite interface.
- ☐ SPI Serial Interface: Serial Peripheral Interface to Texas Instrument LMK04832 external device. This interface supports 3–wire, 8–bit data and 13–bit addressing.

### 1.2 Applications

This core can be used to access the registers of the LMK04832 device.

### 1.3 System Requirements

For a list of system requirements, see the Vivado Design Suite Release Notes.

### 1.4 Licensing and Ordering Information

This core is included with all Pentek Navigator FPGA Design Kits for Pentek Jade series board products. Contact Pentek for Licensing and Ordering Information (www.pentek.com).

### 1.5 Contacting Technical Support

Technical Support for Pentek's Navigator FPGA Design Kits is available via e-mail (fpgasupport@pentek.com) or by phone (201–818–5900 ext. 238, 9 am to 5 pm EST).

#### 1.6 Documentation

This user manual is the main document for this IP core. The following documents provide supplemental material:

- 1) Vivado Design Suite User Guide: Designing with IP
- 2) Vivado Design Suite User Guide: Programming and Debugging
- 3) ARM AMBA AXI4 Protocol Version 2.0 Specification http://www.arm.com/products/system-ip/amba-specifications.php
- 4) Texas Instruments LMK04832 Datasheet
- 5) Texas Instruments LMK04828B Datasheet

# Chapter 2: General Product Specifications

### 2.1 Standards

The LMK04832 Interface Core has a bus interface that complies with the *ARM AMBA AXI4–Lite Protocol Specification*. This core also complies with the Serial Peripheral Interface, 3–wire, 8–bit data, 13–bit addressing standard.

### 2.2 Performance

The values presented in this section should be used as an estimation guideline. Actual performance can vary.

### 2.2.1 Maximum Frequencies

This module uses the PCIe Clock of 250 MHz and subdivides the clock down to a 7.8125 MHz serial clock.

### 2.3 Resource Utilization

The resource utilization of the LMK04832 Interface Core is shown in Table 2–1. Resources have been estimated for the Kintex Ultrascale XCKU060 –2 speed grade device. These values were generated using the Vivado Design Suite.

| Table 2–1: Resource Usage and Availability |        |  |  |  |
|--------------------------------------------|--------|--|--|--|
| Resource                                   | # Used |  |  |  |
| LUTs                                       | 0      |  |  |  |
| Flip-Flops                                 | 41     |  |  |  |

# 2.4 Limitations and Unsupported Features

This IP Core is only configured to support the SPI LMK04832 Texas Instruments Device.

### 2.5 Generic Parameters

There are no generic parameters for this IP core.

# Chapter 3: Port Descriptions

This chapter provides port descriptions for the following interface type, and I/O signals:

- AXI4-Lite Core Interfaces
- I/O Signals

### 3.1 **AXI4-Lite Core Interfaces**

The LMK04832 Interface Core uses the Control/Status Register (CSR) interface to control, and receive status from, the user design.

## 3.1.1 Control/Status Register (CSR) Interface

The CSR interface is an AXI4–Lite Slave Interface that can be used to access the control and status registers in the LMK04832 Interface Core. Table 3–1 defines the ports in the CSR interface. See Chapter 4 for a Control/Status Register memory map and bit definitions. See the *AMBA AXI4–Lite Specifica–tion* for details on the operation of the AXI4–Lite interfaces.

| Table             | Table 3-1: Control/Status Register (CSR) Interface Port Descriptions |       |                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|-------------------|----------------------------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Port              | Direction                                                            | Width | Description                                                                                                                                                                                                                                                                                                                              |  |  |  |  |
| s_axi_csr_aclk    | Input                                                                | 1     | Clock                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| s_axi_csr_aresetn | Input                                                                | 1     | Reset: Active low. This value will reset all control registers to their initial states.                                                                                                                                                                                                                                                  |  |  |  |  |
| s_axi_csr_awaddr  | Input                                                                | 7     | Write Address: Address used for write operations. It must be valid when s_axi_csr_awvalid is asserted and must be held until s_axi_csr_awready is asserted by the LMK04832 Interface Core.                                                                                                                                               |  |  |  |  |
| s_axi_csr_awprot  | Input                                                                | 3     | Protection: The LMK04832 Interface Core ignores these bits.                                                                                                                                                                                                                                                                              |  |  |  |  |
| s_axi_csr_awvalid | Input                                                                | 1     | Write Address Valid: This input must be asserted to indicate that a valid write address is available on s_axi_csr_awaddr. The LMK04832 Interface Core asserts s_axi_csr_awready when it is ready to accept the address. The s_axi_csr_awvalid must remain asserted until the rising clock edge after the assertion of s_axi_csr_awready. |  |  |  |  |
| s_axi_csr_awready | Output                                                               | 1     | Write Address Ready: This output is asserted by the LMK04832 Interface Core when it is ready to accept the write address. The address is latched when s_axi_csr_awvalid and s_axi_csr_awready are High on the same cycle.                                                                                                                |  |  |  |  |

| Table 3-1: Control/Status Register (CSR) Interface Port Descriptions (Continued) |           |       |                                                                                                                                                                                                                                                                                                                                                       |  |  |  |
|----------------------------------------------------------------------------------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Port                                                                             | Direction | Width | Description                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| s_axi_csr_wdata                                                                  | Input     | 32    | Write Data: This data will be written to the address specified by s_axi_csr_awaddr when s_axi_csr_wvalid and s_axi_csr_wready are both asserted. The value must be valid when s_axi_csr_wvalid is asserted and held until s_axi_csr_wready is also asserted.                                                                                          |  |  |  |
| s_axi_csr_wstrb                                                                  | Input     | 4     | Write Strobes: This signal, when asserted, indicates the number of bytes of valid data on the s_axi_csr_wdata signal. Each of these bits, when asserted, indicates that the corresponding byte on s_axi_csr_wdata contains valid data. Bit 0 corresponds to the least significant byte, and bit 3 to the most significant byte.                       |  |  |  |
| s_axi_csr_wvalid                                                                 | Input     | 1     | Write Valid: This signal must be asserted to indicate that the write data is valid for a write operation. The value on s_axi_csr_wdata is written into the register at address s_axi_csr_awaddr when s_axi_csr_wready and s_axi_csr_wvalid are High on the same cycle.                                                                                |  |  |  |
| s_axi_csr_wready                                                                 | Output    | 1     | Write Ready: This signal is asserted by the LMK04832 Interface Core when it is ready to accept data. The value on s_axi_csr_wdata is written into the register at address s_axi_csr_awaddr when s_axi_csr_wready and s_axi_csr_wvalid are high on the same cycle, assuming that the address has already or simultaneously been submitted.             |  |  |  |
| s_axi_csr_bresp                                                                  | Output    | 2     | Write Response: The LMK04832 Interface indicates the success or failure of a write transaction through this signal, which is valid when s_axi_csr_bvalid is asserted; 00 = Success of normal access 01 = Success of exclusive access 10 = Slave error 11 = Decode error Note: For more details about this signal refer to the AMBA AXI Specification. |  |  |  |
| s_axi_csr_bvalid                                                                 | Output    | 1     | Write Response Valid: This signal is asserted by the core when the write operation is complete and the Write Response is valid. It is held until s_axi_csr_bready is asserted by the user logic.                                                                                                                                                      |  |  |  |
| s_axi_csr_bready                                                                 | Input     | 1     | Write Response Ready: This signal must be asserted by the user logic when it is ready to accept the Write Response.                                                                                                                                                                                                                                   |  |  |  |
| s_axi_csr_araddr                                                                 | Input     | 7     | Read Address: Address used for read operations. It must be valid when s_axi_csr_arvalid is asserted and must be held until s_axi_csr_arready is asserted by the LMK04832 Interface.                                                                                                                                                                   |  |  |  |
| s_axi_csr_arprot                                                                 | Input     | 3     | Protection: These bits are ignored by the LMK04832 Interface.                                                                                                                                                                                                                                                                                         |  |  |  |
| s_axi_csr_arvalid                                                                | Input     | 1     | Read Address Valid: This input must be asserted to indicate that a valid read address is available on s_axi_csr_araddr. The LMK04832 Interface Core asserts s_axi_csr_arready when it ready to accept the Read Address. The s_axi_csr_arvalid must be remain asserted until the rising clock edge after the assertion of s_axi_csr_arready.           |  |  |  |

| Table 3-1: 0      | Table 3-1: Control/Status Register (CSR) Interface Port Descriptions (Continued) |       |                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
|-------------------|----------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Port              | Direction                                                                        | Width | Description                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| s_axi_csr_arready | Output                                                                           | 1     | Read Address Ready: This output is asserted by the LMK04832 Interface Core when it is ready to accept the read address. The address is latched when s_axi_csr_arvalid and s_axi_csr_ arready are high on the same cycle.                                                                                                                                  |  |  |  |
| s_axi_csr_rdata   | Output                                                                           | 32    | <b>Read Data:</b> This value is the data read from the address specified by <b>s_axi_csr_araddr</b> when <b>s_axi_csr_arvalid</b> and <b>s_axi_csr_arready</b> are high on the same cycle.                                                                                                                                                                |  |  |  |
| s_axi_csr_rresp   | Output                                                                           | 2     | Read Response: The LMK04832 Interface Core indicates the success or failure of a read transaction through this signal, which is valid when s_axi_csr_rvalid is asserted;  00 = Success of normal access 01 = Success of exclusive access 10 = Slave error 11 = Decode error Note: For more details about this signal refer to the AMBA AXI Specification. |  |  |  |
| s_axi_csr_rready  | Input                                                                            | 1     | Read Data Ready: This signal is asserted by the user logic when it is ready to accept the Read Data.                                                                                                                                                                                                                                                      |  |  |  |
| s_axi_csr_rvalid  | Output                                                                           | 1     | <b>Read Data Valid:</b> This signal is asserted by the core when the read is complete and the read data is available on <b>s_axi_csr_rdata</b> . It is held until <b>s_axi_csr_rready</b> is asserted by the user logic.                                                                                                                                  |  |  |  |
| irq               | Output                                                                           | 1     | Interrupt: This is an active high, edge-type interrupt output.                                                                                                                                                                                                                                                                                            |  |  |  |

# 3.2 I/O Signals

The I/O port/signal descriptions of the top–level module of the LMK04832 Interface Core are described in Table 3-2.

| Table 3-2: I/O Signals |           |           |                                                  |  |
|------------------------|-----------|-----------|--------------------------------------------------|--|
| Port/Signal Name       | Туре      | Direction | Description                                      |  |
|                        |           | Со        | ontrol Signals                                   |  |
| lmk_clkin_sel0         | std_logic | Output    | Programmable Status Pin: See LMK 04832 Datasheet |  |
| lmk_clkin_sel1         | std_logic | Output    | Programmable Status Pin: See LMK 04832 Datasheet |  |
| lmk_reset_gpo          | std_logic | Output    | Programmable Status Pin: See LMK 04832 Datasheet |  |
| status_ld1             | std_logic | Input     | Programmable Status Pin: See LMK 04832 Datasheet |  |
| status_ld2             | std_logic | Input     | Programmable Status Pin: See LMK 04832 Datasheet |  |
|                        |           | SPI (     | Control Signals                                  |  |
| lmk_sdio               | std_logic | Bi–dir    | SPI bi-directional data line                     |  |
| lmk_sclk               | std_logic | Output    | SPI Clock                                        |  |
| lmk_cs_n               | std_logic | Output    | SPI Chip Select                                  |  |

This page is intentionally blank

# Chapter 4: Register Space

This chapter provides the memory map and register descriptions for the Register Space of the LMK04832 Interface Core. The memory map is provided in Table 4–1.

| Table 4–1: Register Space Memory Map |                                      |           |                                        |  |  |  |  |  |
|--------------------------------------|--------------------------------------|-----------|----------------------------------------|--|--|--|--|--|
| Register Name                        | Address (Base Address +) (0x0000 +0) |           | Description                            |  |  |  |  |  |
|                                      | Control                              | Registers |                                        |  |  |  |  |  |
| LMK04832 Control Register            | 0x00                                 | R/W       | Control Signals for the SPI Interface  |  |  |  |  |  |
| SPI Address Register                 | 0x04                                 | R/W       | SPI Address                            |  |  |  |  |  |
| SPI Write Data Register              | 0x08                                 | R/W       | Write data to SPI interface            |  |  |  |  |  |
|                                      | Status                               | Registers |                                        |  |  |  |  |  |
| SPI Access Status Register           | 0x0C                                 | RO        | SPI Access Status Register             |  |  |  |  |  |
| SPI Readback Register                | 0x10                                 | RO        | Readback data from the SPI interface   |  |  |  |  |  |
| LMK04832 Status Signals              | 0x14                                 | RO        | Other Status signals from the LMK04832 |  |  |  |  |  |

### 4.1 LMK04832 Control Register

This register is used to control SPI access read and write access to an LMK04832 external device. The Control Register is illustrated in Figure 4–1 and described in Table 4–2.

lmk lmk clkin\_ SPI sys\_ref\_ sel0 Reserved Write sync 31 8 5 6 Reserved lmk\_ SPI lmk\_ SPI Reset clkin\_ reset\_ Read sel1 gpo

Figure 4–1: LMK04832 Control Register

|      | Table 4-2: LMK04832 Control Register (Base Address + 0x00) |                  |                |                                                                                                                      |  |  |
|------|------------------------------------------------------------|------------------|----------------|----------------------------------------------------------------------------------------------------------------------|--|--|
| Bits | Field Name                                                 | Default<br>Value | Access<br>Type | Description                                                                                                          |  |  |
| 31:8 | Reserved                                                   | _                | -              | Reserved                                                                                                             |  |  |
| 7    | lmk_sys_ref_sy<br>nc                                       | 0                | R/W            | See LMK04832 Datasheet for details: This is the synchronization input or SYSREF_REQ for requesting continuous SYSREF |  |  |
| 6    | lmk_clkin_sel1                                             | 0                | R/W            | See LMK04832 Datasheet for details                                                                                   |  |  |
| 5    | lmk_clkin_sel0                                             | 0                | R/W            | See LMK04832 Datasheet for details                                                                                   |  |  |
| 4    | lmk_reset_gpo                                              |                  |                | See LMK04832 Datasheet for details                                                                                   |  |  |
| 3    | Reserved                                                   | _                | _              | Reserved                                                                                                             |  |  |
| 2    | SPI_Read                                                   | 0                | R/W            | SPI Read: Toggle register to initiate a read from the LMK SPI (See Section 5.6 for programming sequence).            |  |  |
| 1    | SPI_Write                                                  | 0                | R/W            | SPI Write: Toggle register to initiate a write to the LMK SPI (See Section 5.6 for programming sequence).            |  |  |
| 0    | SPI_Reset                                                  | 0                | R/W            | Reset SPI Interface: Toggle '1' to reset                                                                             |  |  |

NOTE: Before any read or write, make sure that SPI Ready is set to '1,' at offset 0x0C bit–0. To initiate a write, provide the address at offset 0x04 bits–12:0 and the data at offset 0x08 bits–7:0. Then toggle the write bit.To initiate a read, provide the address at offset 0x04 bits–12:0 and toggle the read bit. Wait for SPI Ready to return a '1.' Readback will be available at address 0x08 bits–7:0.

# 4.2 SPI Address Register

This register sets the SPI address to be accessed. This register is illustrated in Figure 4-2 and described in Table 4-3.

Figure 4-2: SPI Address Register



.

|       | Table 4-3: SPI Address Register (Base Address + 0x04) |                  |                |                                                                                                         |  |  |  |
|-------|-------------------------------------------------------|------------------|----------------|---------------------------------------------------------------------------------------------------------|--|--|--|
| Bits  | Field Name                                            | Default<br>Value | Access<br>Type | Description                                                                                             |  |  |  |
| 31:15 | Reserved                                              | -                | _              | Reserved                                                                                                |  |  |  |
| 14    | Reserved                                              | 0                | R/W            | Reserved                                                                                                |  |  |  |
| 13    | Reserved                                              | 0                | R/W            | Reserved                                                                                                |  |  |  |
| 12:0  | SPI_Addr                                              | 0                | R/W            | SPI Address: Provides the address for SPI reads and writes. (See Section 5.6 for programming sequence.) |  |  |  |

# 4.3 SPI Write Data Register

This register sets the SPI write data. It is illustrated in Figure 4–3 and described in Table 4–4.

Figure 4-3: SPI Write Data Register



|      | Table 4-4: SPI Write Data Register (Base Address + 0x08) |                                       |     |                                                                                         |  |  |
|------|----------------------------------------------------------|---------------------------------------|-----|-----------------------------------------------------------------------------------------|--|--|
| Bits | Field Name                                               | Default Value Access Type Description |     |                                                                                         |  |  |
| 31:8 | Reserved                                                 | _                                     | _   | Reserved                                                                                |  |  |
| 7:0  | SPI_Write<br>_Data                                       | 0                                     | R/W | SPI Write Data: Provide write data for SPI. (See Section 5.6 for programming sequence.) |  |  |

# 4.4 SPI Access Status Register

This register provides the SPI access status after initiating a read or write. This register is illustrated in Figure 4-4 and described in Table 4-5.

Figure 4-4: SPI Access Status Register



.

|      | Table 4–5: SPI Access Register (Base Address + 0x0C) |                  |                |                                                                                                                                |  |  |  |
|------|------------------------------------------------------|------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bits | Field Name                                           | Default<br>Value | Access<br>Type | Description                                                                                                                    |  |  |  |
| 31:1 | Reserved                                             | _                | -              | Reserved                                                                                                                       |  |  |  |
| 0    | SPI_Ready                                            | 1                | RO             | <b>SPI Ready:</b> When set to '1', SPI is ready. When '0', SPI access in progress. (See Section 5.6 for programming sequence.) |  |  |  |

# 4.5 SPI Readback Register

This register provides the readback data after a SPI read is complete. This register is shown in Figure 4-5 and described in Table 4-6.

Figure 4-5: SPI Readback Register



| Table 4-6: SPI Readback Register (Base Address + 0x10) |              |                  |                |                                                                                                     |  |  |
|--------------------------------------------------------|--------------|------------------|----------------|-----------------------------------------------------------------------------------------------------|--|--|
| Bits                                                   | Field Name   | Default<br>Value | Access<br>Type | Description                                                                                         |  |  |
| 31:8                                                   | Reserved     | _                | _              | Reserved                                                                                            |  |  |
| 7:0                                                    | SPI_Readback | 0                | RO             | SPI Readback: Readback after a read has been initiated. (See Section 5.6 for programming sequence.) |  |  |

# 4.6 LMK04832 Status Register

The LMK04832 Status Register displays the status of pins LD1 and LD2. This register is shown in Figure 4-6 and described in Table 4-7.

Figure 4-6: LMK04832 Status Register



| Table 4-7: LMK04832 Status Register (Base Address + 0x14) |               |                  |                |                                                   |  |  |  |  |
|-----------------------------------------------------------|---------------|------------------|----------------|---------------------------------------------------|--|--|--|--|
| Bits                                                      | Field<br>Name | Default<br>Value | Access<br>Type | Description                                       |  |  |  |  |
| 31:2                                                      | Reserved      | -                | -              | Reserved                                          |  |  |  |  |
| 1                                                         | status_ld2    | 0                | RO             | Status LD2 from LMK: (See datasheet for details.) |  |  |  |  |
| 0                                                         | status_ld1    | 0                | RO             | Status LD1 from LMK: (See datasheet for details.) |  |  |  |  |

This page is intentionally blank

# Chapter 5: Designing with the Core

This chapter includes guidelines and additional information to facilitate designing with the LMK04832 Interface Core.

### 5.1 General Design Guidelines

This IP Core provides SPI access capability and software control of other control and status signals for the Texas Instruments LMK04832 device. The SPI interface is configured for 3–wire, 8–bit data, and 13–bit addressing. See the LMK04832 datasheet for more details.

### 5.2 Clocking

AXI4-Lite Clock: s axi csr aclk

The **s\_axi\_csr\_aclk** is used to clock the AXI4–Lite Control/Status Register (**s\_axi\_csr**) interface of the core. This clock is also used to create a 7.8125 MHz SPI clock.

#### 5.3 Resets

Control/Status Reset: s\_axi\_csr\_aresetn

This is an active low synchronous reset associated with the **s\_axi\_csr\_aclk**. When asserted, all state machines in the core are reset, all FIFOs are flushed, and all the control registers are cleared back to their initial default states.

SPI Reset: The control register 0x00 bit–4 will reset the SPI interface. This should be done at least once after power up.

## 5.4 Interrupts

This core does not have interrupts.

# 5.5 Interface Operation

**CSR Interface:** This is the Control/Status Register Interface. It is associated with the **s\_axi\_csr\_aclk**. It is a standard AXI4–Lite type interface. See Chapter 4 for the register memory map and more details on the registers that can be accessed through this interface.

# 5.6 Programming Sequence

This section briefly describes the programming sequence for the LMK04832 Interface Core.

#### Reads:

- 1) Load the address register.
- 2) Verify that the ready bit is set.
- 3) Toggle the read pulse.
- 4) Wait for the ready bit to be set.
- 5) Read the readback register.

### Writes:

- 1) Load the address register.
- 2) Load the write data register.
- 3) Verify that the ready bit is set.
- 4) Toggle the write pulse.
- 5) Wait for the ready bit to be set.

**NOTE:** For register details see Chapter 4 and also refer to the *LMK04832 Datasheet*.

# 5.7 Timing Diagrams

The following simulation diagrams demonstrate SPI write and read cycles.

Figure 5-1: SPI Write Cycle, Address = 0x000A, Data = 0x64



Figure 5-2: SPI Read Cycle, Address = 0x000A, Data Read= 0x8B



Page 26

This page is intentionally blank

# Chapter 6: Design Flow Steps

## 6.1 Pentek IP Catalog

This chapter describes customization and generation of the Pentek LMK04832 Interface Core. It also includes simulation, synthesis, and implementation steps that are specific to this IP core. This core can be generated from the Vivado IP Catalog when the Pentek IP Repository has been installed. It will appear in the IP Catalog list as **px\_lmk04832intrfc\_v1\_0** as shown in Figure 6–1.

Diagram × Address Editor × IP Catalog ? 🗆 🖸 Cores | Interfaces ø Q- Imk Status License VLNV User Repository (c:/pentek/ip/2017.2/pentek) → PentekIP px\_lmk04832intrfc\_v1\_0 AXI4 Production Included penkek.com:px\_ip:px\_lmk04832intrfc:1.0 Details Name: px\_lmk04832intrfc\_v1\_0 Version: 1.0 (Rev. 4) Interfaces: AXI4 Description: Pentek Imk04832 Interface IP Core Status: Production License: Included Vendor: Pentek, Inc.

Figure 6-1: LMK04832 Interface Core in Pentek IP Catalog

### 6.1 Pentek IP Catalog (continued)

When you select the **px\_lmk04832intrfc\_v1\_0** core, a screen appears that shows the core's symbol and the core's parameters (see Figure 6–2). The core's symbol is the box on the left side.



Figure 6-2: LMK04832 Interface Core IP Symbol

### 6.2 User Parameters

There are no user parameters for this core.

# 6.3 Generating Output

For more details about generating and using IP in the Vivado Design Suite, refer to the *Vivado Design Suite User Guide – Designing with IP*.

### 6.4 Constraining the Core

This section contains information about constraining the core in Vivado Design Suite environment.

### **Required Constraints**

The XDC constraints for this core are not included in the Package IP. Clock constraints can be applied at the top level of the user design which includes this IP core.

### Device, Package, and Speed Grade Selections

This IP works for the Kintex Ultrascale FPGAs.

### **Clock Frequencies**

The maximum clock frequency (s axi csr aclk) for this IP core is 250 MHz.

### **Clock Management**

This section is not applicable for this IP core.

#### **Clock Placement**

This section is not applicable for this IP core.

### **Banking and Placement**

This section is not applicable for this IP core.

#### **Transceiver Placement**

This section is not applicable for this IP core.

#### I/O Standard and Placement

This section is not applicable for this IP core.

### 6.5 Simulation

See Section 5.7.

### 6.6 Synthesis and Implementation

For details about synthesis and implementation see the *Vivado Design Suite User Guide – Designing with IP*.

Page 30

This page is intentionally blank