# IP CORE MANUAL



# **JESD Sync Module IP**

px\_jesd\_sync\_mod



Pentek, Inc. One Park Way Upper Saddle River, NJ 07458 (201) 818–5900 http://www.pentek.com/

Copyright © 2018

#### **Manual Revision History**

| <u>Date</u> | <b>Version</b> |                 | Comments |
|-------------|----------------|-----------------|----------|
| 11/9/18     | 1.0            | Initial Release |          |

#### **Legal Notices**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Pentek products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Pentek hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Pentek shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in conjunction with, the Materials (including your use of Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage and loss was reasonably foreseeable or Pentek had been advised of the possibility of the same. Pentek assumes no obligation to correct any error contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the materials without prior written consent. Certain products are subject to the terms and conditions of Pentek's limited warranty, please refer to Pentek's Ordering and Warranty information which can be viewed at http://www.pentek.com/ contact/customerinfo.cfm; IP cores may be subject to warranty and support terms contained in a license issued to you by Pentek. Pentek products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for the use of Pentek products in such critical applications.

#### Copyright

Copyright © 2018, Pentek, Inc. All Rights Reserved. Contents of this publication may not be reproduced in any form without written permission.

#### **Trademarks**

Pentek, Jade, and Navigator are trademarks or registered trademarks of Pentek, Inc.

ARM and AMBA are registered trademarks of ARM Limited. PCI, PCI Express, PCIe, and PCI–SIG are trademarks or registered trademarks of PCI–SIG. Xilinx, Kintex UltraScale, Vivado, and Platform Cable USB are registered trademarks of Xilinx Inc., of San Jose, CA.

|     |                                                                      | Page |
|-----|----------------------------------------------------------------------|------|
|     | IP Facts                                                             |      |
|     | Description                                                          | 7    |
|     | Features                                                             |      |
|     | Table 1–1: IP Facts Table                                            | 7    |
|     | Chapter 1: Overview                                                  |      |
| 1.1 | Functional Description                                               | 9    |
|     | Figure 1-1: JESD Sync Module Core Block Diagram                      |      |
| 1.2 | Applications                                                         | 10   |
| 1.3 | System Requirements                                                  | 10   |
| 1.4 | Licensing and Ordering Information                                   | 10   |
| 1.5 | Contacting Technical Support                                         |      |
| 1.6 | Documentation                                                        | 11   |
|     | Chapter 2: General Product Specifications                            |      |
|     | •                                                                    |      |
| 2.1 | Standards                                                            |      |
| 2.2 | Performance                                                          |      |
| • • | 2.2.1 Maximum Frequencies                                            |      |
| 2.3 | Resource Utilization                                                 |      |
|     | Table 2–1: Resource Usage and Availability                           |      |
| 2.4 | Limitations and Unsupported Features                                 |      |
| 2.5 | Generic Parameters                                                   |      |
|     | Table 2–2: Generic Parameters                                        | 14   |
|     | Chapter 3: Port Descriptions                                         |      |
| 3.1 | AXI4-Lite Core Interfaces                                            | 15   |
|     | 3.1.1 Control/Status Register (CSR) Interface                        | 15   |
|     | Table 3-1: Control/Status Register (CSR) Interface Port Descriptions | 15   |
| 3.2 | AXI4-Stream Core Interfaces                                          |      |
|     | 3.2.1 Stream Data Interface                                          | 18   |
|     | Table 3-2: Stream Data Interface Port Descriptions                   | 18   |
| 3.3 | I/O Signals                                                          |      |
|     | Table 3-3: I/O Signal Descriptions                                   | 19   |

Page Chapter 4: Register Space Table 4-1: Register Space Memory Map .......21 4.1 Figure 4-1: JESD Sync Control Register......22 4.2 Table 4-3: JESD Interface Type Register (Base Address + 0x04)......23 4.3 JESD Sync to Tvalid/Tready Register......24 Figure 4–3: JESD Sync to Tvalid/Tready Register......24 Table 4-4: JESD Sync to Tvalid/Tready Register (Base Address + 0x08)......24 4.4 Figure 4-4: Interrupt Enable Register......25 Table 4-5: Interrupt Enable Register (Base Address + 0x0C)......25 4.5 4.6 Chapter 5: Designing with the Core General Design Guidelines......31 5.1 Figure 5-1: Core Configured With Xilinx Receiver Interface......31 Figure 5-2: Core Configured With Xilinx Transmitter Interface......32 Figure 5–3: Core Configured Globally......33 5.2 5.3 5.4 5.5 5.6 Figure 5-5: Transmitter Programming Sequence ......37 5.7 

|     |                                                        | Page |
|-----|--------------------------------------------------------|------|
|     | Chapter 6: Design Flow Steps                           |      |
| 6.1 | Pentek IP Catalog                                      | 39   |
|     | Figure 6-1: JESD Sync Module Core in Pentek IP Catalog |      |
|     | Figure 6-2: JESD Sync Module Core IP Symbol            | 40   |
| 6.2 | User Parameters                                        | 41   |
| 6.3 | Output Generation                                      | 41   |
| 6.4 | Constraining the Core                                  | 41   |
| 6.5 | Simulation                                             | 42   |
| 6.6 | Synthesis and Implementation                           |      |

Page

This page is intentionally blank

# IP Facts

# Description

Pentek's Navigator™ JESD Sync Module Core serves as a multi-device synchronization interface between Xilinx JESD204B interfaces and external ADC/DAC JESD devices.

This core complies with the ARM® AMBA® *AXI4 Specification* and also provides a control/status register interface. This manual defines the hardware interface, software interface, and parameterization options for the JESD Sync Module Core.

#### **Features**

- Register access through AXI4-Lite Interface
- Achieve multi–JESD device synchronization
- Controls the release of JESD sync to the JESD transmitter interface
- Built in counter for comparison of all Xilinx back-end interfaces after JESD sync has been released

| Table 1-1: IP Facts Table                 |                                                     |  |  |  |  |
|-------------------------------------------|-----------------------------------------------------|--|--|--|--|
| Core Specifics                            |                                                     |  |  |  |  |
| Supported Design<br>Family <sup>a</sup>   | Kintex® Ultrascale                                  |  |  |  |  |
| Supported User<br>Interfaces              | AXI4-Lite and AXI4-<br>Stream                       |  |  |  |  |
| Resources                                 | See Table 2-1                                       |  |  |  |  |
| Provided with the Cor                     | e                                                   |  |  |  |  |
| Design Files                              | VHDL                                                |  |  |  |  |
| Example Design                            | Not Provided                                        |  |  |  |  |
| Test Bench                                | VHDL                                                |  |  |  |  |
| Constraints File                          | Not Provided <sup>b</sup>                           |  |  |  |  |
| Simulation Model                          | VHDL                                                |  |  |  |  |
| Supported S/W<br>Driver                   | HAL Software Support                                |  |  |  |  |
| Tested Design Flows                       |                                                     |  |  |  |  |
| Design Entry                              | Vivado <sup>®</sup> Design Suite<br>2018.2 or later |  |  |  |  |
| Simulation                                | Vivado VSim                                         |  |  |  |  |
| Synthesis                                 | Vivado Synthesis                                    |  |  |  |  |
| Support                                   |                                                     |  |  |  |  |
| Provided by Pentek fpgasupport@pentek.com |                                                     |  |  |  |  |

a.For a complete list of supported devices, see the *Vivado Design Suite Release Notes*.

b.Clock constraints can be applied at the top level module of the user design.

Page 8

This page is intentionally blank

# Chapter 1: Overview

### 1.1 Functional Description

The JESD Sync Module Core is used with the Xilinx JESD204 IP Core for the purpose of achieving ADC/DAC data synchronization across multiple JESD device channels. The JESD Sync Module Core controls a single JESD device channel. The JESD Sync signal received by each JESD Sync Module Core from its corresponding JESD receiver is held and released simultaneously via a global sync to each transmitter device for the purpose of achieving synchronized ILA sequences at the JESD receiver interfaces. A built-in counter is also provided. This counter counts the number of clock cycles for the Xilinx JESD204 tvalid/tready signals to be asserted after JESD Sync has been released. These counters are compared across each JESD Sync Module Core to verify that all Xilinx JESD backend interfaces have awoken synchronously. This core supports the synchronization of either Xilinx JESD204 transmitter or receiver interfaces. Figure 1–1 is a top–level block diagram of the Pentek JESD Sync Module Core. The modules within the block diagram are explained in the later sections of this manual.



Figure 1–1: JESD Sync Module Core Block Diagram

#### 1.1 Functional Description (continued)

| <b>AXI4–Lite Interface:</b> This module implements a 32–bit AXI4–Lite Slave interface to |
|------------------------------------------------------------------------------------------|
| access the Register Space. For additional details about the AXI4-Lite Interface, refer   |
| to Section 3.1.                                                                          |

- ☐ **Register Space:** This module contains the control and status registers including Interrupt Enable, Interrupt Flag, and Interrupt Status registers. Registers are accessed through the AXI4–Lite interface.
- ☐ **JESD Sync Latch:** Simple process to latch the JESD Sync Out when both global sync and JESD Sync In are both asserted. Once latched, JESD Sync Out cannot be cleared until software asserts the JESD Sync Clear
- □ Sync to Tvalid/Tready Counter: This process counts the number of clocks from when JESD Sync Out has been driven, until the assertion of Tvalid/Tready has been received from the Xilinx JESD Core. The counter results can be used by software to verify the arrival of Xilinx backend interface.

### 1.2 Applications

This core is used to achieve synchronization between multiple JESD channels in conjunction with the Xilinx JESD204B. Other factors external to this core must be taken into consideration, such as LMFC, SYSREF periods and JESD modes in order to be successful at achieving sync. These additional factors are specific to the external device being used.

# 1.3 System Requirements

For a list of system requirements, see the Vivado Design Suite Release Notes.

# 1.4 Licensing and Ordering Information

This core is included with all Pentek Navigator FPGA Design Kits for Pentek Jade series board products. Contact Pentek for licensing and ordering information (www.pentek.com).

# 1.5 Contacting Technical Support

Technical Support for Pentek's Navigator FPGA Design Kits is available via e-mail (fpgasupport@pentek.com) or by phone (201–818–5900 ext. 238, 9 am to 5 pm EST).

#### 1.6 Documentation

This user manual is the main document for this IP core. The following documents provide supplemental material:

- 1) Vivado Design Suite User Guide: Designing with IP
- 2) Vivado Design Suite User Guide: Programming and Debugging
- 3) Xilinx PG066 JESD204 Logicore IP Product Guide
- 4) JESD204B multi-device synchronization: Breaking down the requirements
- 5) ARM AMBA AXI4 Protocol Version 2.0 Specification http://www.arm.com/products/system-ip/amba-specifications.php
- 6) Any documentation pertaining to the external ADC or DAC device in use

Page 12

This page is intentionally blank

# Chapter 2: General Product Specifications

#### 2.1 Standards

The JESD Sync Module Core has bus interfaces that comply with the *ARM AMBA AXI4–Lite Protocol Specification* and the *ARM AMBA AXI4–Stream Protocol Specification*. The core adheres to the *JESD204B* specifications.

#### 2.2 Performance

The performance of the JESD Sync Module Core is limited by the FPGA logic speed. This core is application specific. It is based on the device in use and the JESD mode of operation. Consult with the datasheet of the JESD device being used.

#### 2.2.1 Maximum Frequencies

The JESD Sync Module Core clock frequencies for both the sample clock and the JESD core clock are limited by the FPGA. They are application specific.

#### 2.3 Resource Utilization

The resource utilization of the JESD Sync Module Core is shown in Table 2–1. Resources have been estimated for the Kintex Ultrascale XCKU060 –2 speed grade device. These values were generated using the Vivado Design Suite.

| Table 2–1: Resource Usage and Availability |        |  |  |  |
|--------------------------------------------|--------|--|--|--|
| Resource                                   | # Used |  |  |  |
| LUTs                                       | 10     |  |  |  |
| Flip-Flops                                 | 624    |  |  |  |

**NOTE:** Actual utilization may vary based on the user design in which the JESD Sync Module Core is incorporated.

# 2.4 Limitations and Unsupported Features

This section is not applicable to this IP core.

# 2.5 Generic Parameters

The generic parameters of the JESD Sync Module Core are described in Table 2–2. These parameters can be set as required by the user application while customizing the core.

| Table 2-2: Generic Parameters |         |                                                                                                                                                                                                 |  |  |  |
|-------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Port/Signal Name              | Туре    | Description                                                                                                                                                                                     |  |  |  |
| jesd_interface<br>_type       | String  | JESD Interface Type: This parameter configures the core to operate with the Xilinx JESD204 RX or TX interface.  "RX" – selects the receiver interface  "TX" – selects the transmitter interface |  |  |  |
| jesd_bus_width                | Integer | JESD Bus Width: This parameter must be set to match the Xilinx JESD204B data bus width.                                                                                                         |  |  |  |

# Chapter 3: Port Descriptions

This chapter provides details about the port descriptions for the following interface types:

- AXI4-Lite Core Interfaces
- AXI4–Stream Core Interfaces
- I/O Signals

### 3.1 **AXI4-Lite Core Interfaces**

The JESD Sync Module Core uses the Control/Status Register (CSR) interface to access the control, status and interrupt registers from the user design.

#### 3.1.1 Control/Status Register (CSR) Interface

The CSR interface is an AXI4–Lite Slave Interface that can be used to access the control and status registers in the JESD Sync Module Core. Table 3–1 defines the ports in the CSR Interface. See Chapter 4 for the register memory map and bit definitions. See the *AMBA AXI4–Lite Specification* for more details on operation of the AXI4–Lite interfaces.

| Table 3-1         | Table 3-1: Control/Status Register (CSR) Interface Port Descriptions |       |                                                                                                                                                                                                                                                                                                                                        |  |  |
|-------------------|----------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Port              | Direction                                                            | Width | Description                                                                                                                                                                                                                                                                                                                            |  |  |
| s_axi_csr_aclk    | Input                                                                | 1     | Clock                                                                                                                                                                                                                                                                                                                                  |  |  |
| s_axi_csr_aresetn | Input                                                                | 1     | Reset: Active low. This value will reset all control/status registers to their initial states.                                                                                                                                                                                                                                         |  |  |
| s_axi_csr_awaddr  | Input                                                                | 7     | Write Address: Address used for write operations. It must be valid when s_axi_csr_awvalid is asserted and must be held until s_axi_csr_awready is asserted by the JESD Sync Module Core.                                                                                                                                               |  |  |
| s_axi_csr_awprot  | Input                                                                | 3     | <b>Protection:</b> The JESD Sync Module Core ignores these bits.                                                                                                                                                                                                                                                                       |  |  |
| s_axi_csr_awvalid | Input                                                                | 1     | Write Address Valid: This input must be asserted to indicate that a valid write address is available on s_axi_csr_awaddr. The JESD Sync Module Core asserts s_axi_csr_awready when it is ready to accept the address. The s_axi_csr_awvalid must remain asserted until the rising clock edge after the assertion of s_axi_csr_awready. |  |  |

| Table 3-1: Control/Status Register (CSR) Interface Port Descriptions (Continued) |           |       |                                                                                                                                                                                                                                                                                                                                                       |  |
|----------------------------------------------------------------------------------|-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Port                                                                             | Direction | Width | Description                                                                                                                                                                                                                                                                                                                                           |  |
| s_axi_csr_awready                                                                | Output    | 1     | Write Address Ready: This output is asserted by the JESD Sync Module Core when it is ready to accept the write address. The address is latched when s_axi_csr_awvalid and s_axi_csr_awready are high on the same cycle.                                                                                                                               |  |
| s_axi_csr_wdata                                                                  | Input     | 32    | Write Data: This data will be written to the address specified by s_axi_csr_awaddr when s_axi_csr_wvalid and s_axi_csr_wready are both asserted. The value must be valid when s_axi_csr_wvalid is asserted and held until s_axi_csr_wready is also asserted.                                                                                          |  |
| s_axi_csr_wstrb                                                                  | Input     | 4     | Write Strobes: This signal, when asserted, indicates the number of bytes of valid data on the s_axi_csr_wdata signal. Each of these bits, when asserted, indicate that the corresponding byte of s_axi_csr_wdata contains valid data. Bit 0 corresponds to the least significant byte, and bit 3 to the most significant.                             |  |
| s_axi_csr_wvalid                                                                 | Input     | 1     | Write Valid: This signal must be asserted to indicate that the write data is valid for a write operation. The value on s_axi_csr_wdata is written into the register at address s_axi_csr_awaddr when s_axi_csr_wready and s_axi_csr_wvalid are high on the same cycle.                                                                                |  |
| s_axi_csr_wready                                                                 | Output    | 1     | Write Ready: This signal is asserted by the JESD Sync Module Core when it is ready to accept data. The value on s_axi_csr_wdata is written into the register at address s_axi_csr_awaddr when s_axi_csr_wready and s_axi_csr_wvalid are high on the same cycle, assuming that the address has already or simultaneously been submitted.               |  |
| s_axi_csr_bresp                                                                  | Output    | 2     | Write Response: The JESD Sync Module Core indicates success or failure of a write transaction through this signal, which is valid when s_axi_csr_bvalid is asserted;  00 = Success of normal access 01 = Success of exclusive access 10 = Slave Error 11 = Decode Error Note: For more details about this signal refer to the AMBA AXI Specification. |  |
| s_axi_csr_bready                                                                 | Input     | 1     | Write Response Ready: This signal must be asserted by the user logic when it is ready to accept the Write Response.                                                                                                                                                                                                                                   |  |

| Table 3-1: Con    | Table 3-1: Control/Status Register (CSR) Interface Port Descriptions (Continued) |       |                                                                                                                                                                                                                                                                                                                                                    |  |  |  |
|-------------------|----------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Port              | Direction                                                                        | Width | Description                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| s_axi_csr_bvalid  | Output                                                                           | 1     | Write Response Valid: This signal is asserted by the JESD Sync Module Core when the write operation is complete and the Write Response is valid. It is held until s_axi_csr_bready is asserted by the user logic.                                                                                                                                  |  |  |  |
| s_axi_csr_araddr  | Input                                                                            | 7     | <b>Read Address:</b> Address used for read operations. It must be valid when <b>s_axi_csr_arvalid</b> is asserted and must be held until <b>s_axi_csr_arready</b> is asserted by the JESD Sync Module Core.                                                                                                                                        |  |  |  |
| s_axi_csr_arprot  | Input                                                                            | 3     | <b>Protection:</b> These bits are ignored by the JESD Sync Module Core.                                                                                                                                                                                                                                                                            |  |  |  |
| s_axi_csr_arvalid | Input                                                                            | 1     | Read Address Valid: This input must be asserted to indicate that a valid read address is available on s_axi_csr_araddr. The core asserts s_axi_csr_arready when it ready to accept the Read Address. This input must remain asserted until the rising clock edge after the assertion of s_axi_csr_arready.                                         |  |  |  |
| s_axi_csr_arready | Output                                                                           | 1     | Read Address Ready: This output is asserted by the JESD Sync Module Core when it is ready to accept the read address. The address is latched when s_axi_csr_arvalid and s_axi_csr_arready are high on the same cycle.                                                                                                                              |  |  |  |
| s_axi_csr_rdata   | Output                                                                           | 32    | Read Data: This value is the data read from the address specified by the s_axi_csr_araddr when s_axi_csr_arvalid and s_axi_csr_arready are high on the same cycle.                                                                                                                                                                                 |  |  |  |
| s_axi_csr_rresp   | Output                                                                           | 2     | Read Response: The JESD Sync Module Core indicates success or failure of a read transaction through this signal, which is valid when s_axi_csr_rvalid is asserted; 00 = Success of normal access 01 = Success of exclusive access 10 = Slave Error 11 = Decode Error Note: For more details about this signal refer to the AMBA AXI Specification. |  |  |  |
| s_axi_csr_rvalid  | Output                                                                           | 1     | Read Data Valid: This signal is asserted by the JESD Sync Module Core when the read is complete and the read data is available on s_axi_csr_rdata. It is held until s_axi_csr_rready is asserted by the user logic.                                                                                                                                |  |  |  |
| s_axi_csr_rready  | Input                                                                            | 1     | Read Data Ready: This signal is asserted by the user logic when it is ready to accept the Read Data.                                                                                                                                                                                                                                               |  |  |  |
| irq               | Output                                                                           | 1     | Interrupt: This is an active high, edge-type interrupt output representing all of the enabled interrupt sources.                                                                                                                                                                                                                                   |  |  |  |

#### 3.2 AXI4-Stream Core Interfaces

The JESD Sync Module Core has the following AXI4–Stream Interface, which is used to transfer data streams.

#### 3.2.1 Stream Data Interface

These interfaces are used to transfer JESD stream through the output ports of the JESD Sync Module Core. Table 3–2 defines the ports in the Stream Data Interface. The JESD Sync Module Core only uses this interface for tvalid/tready in order to pass tdata through to the output Master bus. See Chapter 4 for the register memory map and bit definitions. See the AMBA AXI4–Stream Specification for more details on operation of the AXI4–Stream interfaces.

|                            | Table 3-2: Stream Data Interface Port Descriptions |                        |                                                                                                                                                                                                                                                                         |  |  |  |
|----------------------------|----------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Port                       | Direction                                          | Width                  | Description                                                                                                                                                                                                                                                             |  |  |  |
| s_axis_timecntl<br>_tdata  | Input                                              | 8                      | Input Data: This is the timing event data. It indicates the gate, sync and PPS positions.  tdata[0] – Gate positions  tdata[1] – Sync positions  tdata[2] – PPS positions  Note: The JESD Sync Module Core only uses tdata[1]  for global synchronization.              |  |  |  |
| s_axis_timecntl<br>_tvalid | Input                                              | 1                      | Input Data Valid: This signal is asserted when data is valid on                                                                                                                                                                                                         |  |  |  |
| s_axis_rx_tdata*           | Input                                              | jesd<br>_bus<br>_width | Input Receiver Data: This data is unmodified and output to m_axis_rx_tdata. This signal is enabled only when jesd_interface_type is set to "RX".                                                                                                                        |  |  |  |
| s_axis_rx_tvalid*          | Input                                              | 1                      | Input Data Valid: This signal is asserted when data is valid on the s_axis_rx_tdata. The s_axis_rx_tvalid is asserted by the JESD receiver core when the JESD core is ready and the data is valid. This signal is enabled only when jesd_interface_type is set to "RX". |  |  |  |
| m_axis_rx_tdata*           | Output                                             | jesd<br>_bus<br>_width | Output Receiver Data: This signal is enabled only when jesd_interface_type is set to "RX".                                                                                                                                                                              |  |  |  |
| m_axis_rx_tvalid*          | Output                                             | 1                      | Output Data Valid: This signal is asserted when data is valid on the m_axis_pd_tdata. The m_axis_pd_tvalid is asserted by the JESD receiver core when the JESD core is ready and data is valid. This signal is enabled only when jesd_interface_type is set to "RX".    |  |  |  |
| s_axis_tx_tdata*           | Input                                              | jesd<br>_bus<br>_width | Input Transmit Data: This data is unmodified and output to m_axis_tx_tdata. This signal is enabled only when jesd_interface_type is set to "TX".                                                                                                                        |  |  |  |

| Table 3-2: Stream Data Interface Port Descriptions (Continued) |           |                        |                                                                                            |  |  |
|----------------------------------------------------------------|-----------|------------------------|--------------------------------------------------------------------------------------------|--|--|
| Port                                                           | Direction | Width                  | Description                                                                                |  |  |
| s_axis_tx_tready*                                              | Output    | 1                      | This signal is enabled only when <code>jesd_interface_type</code> is set to "TX".          |  |  |
| m_axis_tx_tdata*                                               | Output    | jesd<br>_bus<br>_width | Output Transmit Data: This signal is enabled only when jesd_interface_type is set to "TX". |  |  |
| m_axis_tx_tready*                                              | Input     | 1                      | This signal is enabled only when <code>jesd_interface_type</code> is set to "TX".          |  |  |

<sup>\*</sup> The s\_axis\_rx and s\_axis\_tx only use tvalid and tready for monitoring. These AXI4-Stream buses are passed through the JESD Sync Module Core unmodified.

# 3.3 I/O Signals

The I/O port/signal descriptions of the top level module of the JESD Sync Module Core are provided in Table 3-3.

| Table 3-3: I/O Signal Descriptions |               |           |                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
|------------------------------------|---------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Port/Signal Name                   | Туре          | Direction | Description                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
|                                    | Clock Signals |           |                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| sample_clk                         | std_logic     | Input     | Sample Clock: This signal is the sample clock rate of the ADC or DAC interfaces.                                                                                                                                                                                 |  |  |  |  |  |  |
| jesd_core_clk                      | std_logic     | Input     | JESD Interface Core Clock                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| Data Signals                       |               |           |                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| jesd_sync_in                       | std_logic     | Input     | JESD Sync In: If the JESD Sync Module Core is configured to be an RX core, this sync comes from the Xilinx JESD RX Interface.  If the core is configured to be a TX core, this sync comes from an external JESD TX interface, typically a DAC. See Section 5.1.  |  |  |  |  |  |  |
| jesd_sync_out                      | std_logic     | Output    | JESD Sync In: If the JESD Sync Module Core is configured to be an RX core, this sync output drives to an external JESD TX interface, such as an ADC.  If the core is configured to be a TX core, this sync drives the Xilinx JESD TX interface. See Section 5.1. |  |  |  |  |  |  |

Page 20

This page is intentionally blank

# Chapter 4: Register Space

This chapter provides the memory map and register descriptions for the register space of the JESD Sync Module Core. The memory map is provided in Table 4–1.

| Table 4–1: Register Space Memory Map     |                                |             |                                                          |  |  |  |  |  |
|------------------------------------------|--------------------------------|-------------|----------------------------------------------------------|--|--|--|--|--|
| Register Name                            | Address<br>(Base<br>Address +) | Access      | Description                                              |  |  |  |  |  |
|                                          | (                              | Control Reg | jisters                                                  |  |  |  |  |  |
| JESD Sync Control                        | 0x00                           | R/W         | JESD Sync Control Register                               |  |  |  |  |  |
|                                          | Status Registers               |             |                                                          |  |  |  |  |  |
| JESD Interface Type<br>Status            | 0x04                           | RO          | JESD Interface Type                                      |  |  |  |  |  |
| JESD Sync to Tvalid/ 0x08 Tready Counter |                                | RO          | JESD Sync to Tvalid/Tready Counter                       |  |  |  |  |  |
|                                          | Ir                             | nterrupt Re | gisters                                                  |  |  |  |  |  |
| Interrupt Enable                         | 0x0C                           | R/W         | This register provides enables for the interrupts.       |  |  |  |  |  |
| Interrupt Status                         | 0x10                           | RO          | This register provides current status of the interrupts. |  |  |  |  |  |
| Interrupt Flag 0x14                      |                                | R/CLR       | This register provides status of the interrupt flags.    |  |  |  |  |  |

# 4.1 JESD Sync Control Register

This register is used to control JESD sync modes. It is illustrated in Figure 4–1 and described in Table 4–2.

Figure 4–1: JESD Sync Control Register



|      | Table 4–2: JESD Sync Control Register (Base Address + 0x00) |                  |                |                                                                                                                                                                                     |  |  |
|------|-------------------------------------------------------------|------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits | Field Name                                                  | Default<br>Value | Access<br>Type | Description                                                                                                                                                                         |  |  |
| 31:3 | Reserved                                                    | N/A              | N/A            | Reserved                                                                                                                                                                            |  |  |
| 2    | SYNC EN                                                     | 0                | R/W            | Global Sync Enable: 1 – Global Sync enable 0 – Global Sync disabled                                                                                                                 |  |  |
| 1    | JESD Sync Sel                                               | 0                | R/W            | JESD Sync Select:  0 - Normal JESD Sync Operation. Global Sync is ignored and JESD Sync is immediately output.  1 - Blocks JESD Sync from propagating until Global Sync is received |  |  |
| 0    | Sync Latch<br>Clear                                         | 0                | R/W            | Sync Latch Clear: This bit clears the JESD Sync Latch signal to 0.                                                                                                                  |  |  |

# 4.2 JESD Interface Type Status Register

This status register returns the interface type configured. It is illustrated in Figure 4–2 and described in Table 4–3.

Figure 4-2: JESD Interface Type Status Register



| Table 4-3: JESD Interface Type Register (Base Address + 0x04) |                        |                  |                |                                                                                                             |  |
|---------------------------------------------------------------|------------------------|------------------|----------------|-------------------------------------------------------------------------------------------------------------|--|
| Bits                                                          | Field Name             | Default<br>Value | Access<br>Type | Description                                                                                                 |  |
| 31:1                                                          | Reserved               | N/A              | N/A            | Reserved                                                                                                    |  |
| 0                                                             | JESD Interface<br>Type | 0                | RO             | JESD Interface Type: This status bit indicates the Interface type configuration of the core.  0 – RX 1 – TX |  |

# 4.3 JESD Sync to Tvalid/Tready Register

This register provides a count of the number of clock cycles from the JESD Sync to the return of tvalid/tready. Tvalid is used when this core is configured for a receiver. Tready is used when this core is configured for a transmitter. This register is illustrated in Figure 4–3 and described in Table 4–4.

Figure 4-3: JESD Sync to Tvalid/Tready Register



|      | Table 4-4: JESD Sync to Tvalid/Tready Register (Base Address + 0x08) |                  |                |                                                                                                                                                                                                                                                                                                        |  |  |
|------|----------------------------------------------------------------------|------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits | Field Name                                                           | Default<br>Value | Access<br>Type | Description                                                                                                                                                                                                                                                                                            |  |  |
| 31:8 | Reserved                                                             | N/A              | N/A            | Reserved                                                                                                                                                                                                                                                                                               |  |  |
| 7:0  | JESD Sync to<br>Tvalid/Tready<br>counter                             | 0                | RO             | JESD Sync to Tvalid/Tready Counter: These bits return the number of clock cycles for tvalid/tready to be asserted after JESD Sync. This can be used between multiple JESD interfaces to determine if the JESD interfaces were synchronized. This is done by checking to see that the counts are equal. |  |  |

# 4.4 Interrupt Enable Register

The bits in the interrupt enable register are used to enable (or disable) the generation of interrupts based on the condition of certain circuit elements, known as interrupt sources. When a bit in this register associated with a given interrupt source is High, an interrupt will be generated by the rising edge of that source's Interrupt Status Register bit (See Section 4.5). It is illustrated in Figure 4–4 and described in Table 4–5.

Figure 4-4: Interrupt Enable Register



|      | Table 4–5: Interrupt Enable Register (Base Address + 0x0C) |                  |                |                                                                                                                                             |  |  |
|------|------------------------------------------------------------|------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits | Field Name                                                 | Default<br>Value | Access<br>Type | Description                                                                                                                                 |  |  |
| 31:5 | Reserved                                                   | _                | _              | Reserved                                                                                                                                    |  |  |
| 4    | JESD Sync In<br>Loss                                       | 0                | R/W            | JESD Sync In Loss: This bit enables/disables the JESD Sync In Loss interrupt source.  0 = Disable interrupt  1 = Enable interrupt           |  |  |
| 3    | Tvalid/Tready<br>Received                                  | 0                | R/W            | Tvalid/Tready Received: This bit enables/disables the Tvalid/Tready Received interrupt source.  0 = Disable interrupt  1 = Enable interrupt |  |  |
| 2    | JESD Sync<br>Out                                           | 0                | R/W            | JESD Sync Out: This bit enables/disables the JESD Sync Out interrupt source.  0 = Disable interrupt  1 = Enable interrupt                   |  |  |
| 1    | Global Sync                                                | 0                | R/W            | Global Sync: This bit enables/disables the Global Sync interrupt source.  0 = Disable interrupt 1 = Enable interrupt                        |  |  |
| 0    | JESD Sync In                                               | 0                | R/W            | JESD Sync In: This bit enables/disables the JESD Sync In interrupt source.  0 = Disable interrupt  1 = Enable interrupt                     |  |  |

### 4.5 Interrupt Status Register

The Interrupt Status Register has read—only access associated with each interrupt condition. A status bit changes to '1' when the source interrupt occurs. When a status bit in this register changes to '1' the corresponding flag bit in the Interrupt Flag Register is set to '1'. A status bit in this register clears to '0' when that interrupt condition clears, whereas the associated flag bit in the Interrupt Flag Register remains at logic '1' until it is explicitly cleared by the user.

Some of the interrupt sources are transient and so may not appear in the Interrupt Status Register at the time it is read. In such cases, use the Interrupt Flag Register to see the interrupt conditions that have occurred. It is illustrated in Figure 4–5 and described in Table 4–6.



Figure 4-5: Interrupt Status Register

|      | Table 4-6: Interrupt Status Register (Base Address + 0x10) |                  |                |                                                                                                                                                           |  |  |
|------|------------------------------------------------------------|------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits | Field Name                                                 | Default<br>Value | Access<br>Type | Description                                                                                                                                               |  |  |
| 31:5 | Reserved                                                   | -                | -              | Reserved                                                                                                                                                  |  |  |
| 4    | JESD Sync In<br>Loss                                       | 0                | RO             | JESD Sync In Loss: This bit indicates the status of the JESD Sync In Loss interrupt source.  0 = No interrupt  1 = Interrupt condition asserted           |  |  |
| 3    | Tvalid/Tready<br>Received                                  | 0                | RO             | Tvalid/Tready Received: This bit indicates the status of the Tvalid/Tready Received interrupt source.  0 = No interrupt  1 = Interrupt condition asserted |  |  |
| 2    | JESD Sync<br>Out                                           | 0                | RO             | JESD Sync Out: This bit indicates the status of the JESD Sync Out interrupt source.  0 = No interrupt  1 = Interrupt condition asserted                   |  |  |
| 1    | Global Sync                                                | 0                | RO             | Global Sync: This bit indicates the status of the Global Sync interrupt source.  0 = No interrupt  1 = Interrupt condition asserted                       |  |  |
| 0    | JESD Sync In                                               | 0                | RO             | JESD Sync In: This bit indicates the status of the JESD Sync In interrupt source.  0 = No interrupt  1 = Interrupt condition asserted                     |  |  |

### 4.6 Interrupt Flag Register

The Interrupt Flag Register has read/clear access associated with each interrupt condition. When reset, this register has all bits set to '0' (cleared). Each flag bit in this register latches an interrupt occurrence. A '1' in any flag bit in this register indicates that an interrupt has occurred.

Note that when any status bit in the Interrupt Status Register, changes to '1' the corresponding flag bit in this register will also be set to '1'. However, when a status bit in the Interrupt Status Register clears from '1' to '0, the corresponding latched flag bit in this register does not clear, but remains at '1'. To clear the flag bits, write '1's to the desired bits. The flags are not affected by the Interrupt Enable Register. It is illustrated in Figure 4–6 and described in Table 4–7.

Tvalid/
Tready Global
Received Sync

5 4 3 2 1 0

JESD JESD JESD
Sync Sync Sync In
In Loss Out

Figure 4-6: Interrupt Flag Register

|      | Table 4-7: Interrupt Flag Register (Base Address + 0x14) |                  |                |                                                                                                                                                                                                                                            |  |  |
|------|----------------------------------------------------------|------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bits | Field Name                                               | Default<br>Value | Access<br>Type | Description                                                                                                                                                                                                                                |  |  |
| 31:5 | Reserved                                                 | -                | -              | Reserved                                                                                                                                                                                                                                   |  |  |
| 4    | JESD Sync In<br>Loss                                     | 0                | R/CLR          | JESD Sync In Loss: This bit indicates the status of the JESD Sync In Loss interrupt flag. When JESD Sync In from the receiver has lost sync, this bit will be asserted.  Read: 0 = No interrupt 1 = Interrupt latch Clear: 1 = Clear latch |  |  |
| 3    | Tvalid/Tready<br>Received                                | 0                | R/CLR          | Tvalid/Tready Received: This bit indicates the status of the Tvalid/Tready Received interrupt flag.  Read: 0 = No interrupt 1 = Interrupt latch Clear: 1 = Clear latch                                                                     |  |  |
| 2    | JESD Sync<br>Out                                         | 0                | R/CLR          | JESD Sync Out: This bit indicates the status of the JESD Sync Out interrupt flag. Read: 0 = No interrupt 1 = Interrupt latch Clear: 1 = Clear latch                                                                                        |  |  |
| 1    | Global Sync                                              | 0                | R/CLR          | Global Sync: This bit indicates the status of the Global Sync interrupt flag.  Read: 0 = No interrupt 1 = Interrupt latch Clear: 1 = Clear latch                                                                                           |  |  |
| 0    | JESD Sync In                                             | 0                | R/CLR          | JESD Sync In: This bit indicates the status of the JESD Sync In interrupt flag. Read: 0 = No interrupt 1 = Interrupt latch Clear: 1 = Clear latch                                                                                          |  |  |

Page 30

This page is intentionally blank

# Chapter 5: Designing with the Core

This chapter provides guidelines and additional information to facilitate designing with the JESD Sync Module Core.

### 5.1 General Design Guidelines

The purpose of the JESD Sync Module Core is to control the release of JESD Sync to all JESD transmitter interfaces in order to achieve synchronized ILA sequences at the receiver interfaces. Other factors external to this core must be taken into consideration, such as LMFCs, SYSREF periods and JESD modes in order to be successful at achieving sync. These factors vary based on the ADC/DAC external device of the application. Refer to documents that pertain to the specific devices. There are two configurations for which the JESD Sync Module Core can be used. The JESD Sync Module Core can be used for two configurations. It can either be configured with a Xilinx Receiver Interface, as shown in Figure 5–1, or with a Xilinx Transmitter Interface, as shown in Figure 5–2. Figure 5–3 shows how the core can be used in a global configuration.



Figure 5-1: Core Configured With Xilinx Receiver Interface

# 5.1 General Design Guidelines (continued)

PX\_JESD\_SYNC\_MOD\_TXINST Bypass Mode External TX SYNC DAC JESD\_SYNC JESD Device JESD\_SYN\_IN **JESD** Sync Transmitter Latch S\_AXIS \_PTCTL Global Xilinx204 Sync **JESD** Receiver Sync to Core Tvalid/Tready Counter Tvalid/ Pentek Tready S\_AXIS Data I/O TX Interface S\_AXIS\_TX M\_AXIS\_TX AXI4-Lite Register AXI4-Lite Interface Space Interface

JESD Lanes

Figure 5-2: Core Configured With Xilinx Transmitter Interface

# 5.1 General Design Guidelines (continued)

Xilinx204 External ADC RX SYNC PX JESD **JESD** Device 1 SYNC OUT SYNC MOD **JESD** Receiver DEVICE1 Transmitter Core 1 Xilinx204 External ADC RX SYNC PX JESD **JESD** Device 2 SYNC\_OUT SYNC MOD **JESD** Receiver DEVICE2 Core 2 Transmitter Xilinx204 External ADC RX\_SYNC PX JESD Device 3 **JESD** SYNC OUT SYNC MOD **JESD** Receiver **DEVICE3** Core 3 Transmitter External ADC Xilinx204 RX\_SYNC PX JESD Device 4 **JESD** SYNC\_OUT SYNC MOD **JESD** Receiver **DEVICE4** Transmitter Core 4 Global Sync

Figure 5-3: Core Configured Globally

#### 5.2 Clocking

#### AXI4-Lite Clock: s axi csr aclk.

The **s\_axi\_csr\_aclk** is used to clock the AXI4-Lite Control/Status Register (**s\_axi\_csr**) interface of the core.

### AXI4-Stream Interface Clock: sample\_clk

This clock is the sample clock used to drive the **s\_axis\_timecntl**.

```
JESD Core Clock: jesd core clk
```

This clock is used for the JESD transmitter or receiver Core Clock.

#### 5.3 Resets

#### Main reset: s axi csr aresetn

This is an active low synchronous reset associated with the <code>s\_axi\_csr\_aclk</code>. When asserted, all state machines in the core are reset, all FIFOs are flushed and all the control registers are cleared back to their initial default states.

# 5.4 Interrupts

This core has an edge type (rising edge-triggered) interrupt output (irq), which is synchronous with <code>s\_axi\_csr\_aclk</code>. On the rising edge of any interrupt signal, a one clock cycle wide pulse is output from the core on the irq output. Each interrupt event is stored in two registers, accessible on the <code>s\_axi\_csr</code> bus. The Interrupt Status Register always reflects the current state of the interrupt condition, which may have changed since the generation of the interrupt. The Interrupt Flag Register latches the occurrence of each interrupt, in a bit that retains its state until explicitly cleared. The interrupt flags can be cleared by writing '1' to the associated bit's location. All interrupt sources that are enabled (via the Interrupt Enable Register) are "OR'ed" onto the <code>irq</code> output.

**NOTE:** All interrupt sources are latched in the Interrupt Flag Register, even when an interrupt source is not enabled (via the Interrupt Enable Register).

NOTE: Because this core uses edge—triggered interrupts, an interrupt condition which remains active after servicing will not cause the generation of a new interrupt. A new interrupt will only be generated by another rising edge on an interrupt source.

#### 5.5 Interface Operation

- □ Control/Status Register Interface (s\_axi\_csr...): This is the control/status register interface. It is associated with the s\_axi\_csr\_aclk, and is a standard AXI4–Lite type interface. See Chapter 4 for the control register memory map and for more details on the register that can be accessed through this interface. For more details about this interface refer to Section 3.1.
- □ AXI4-Stream Data Interfaces: These interfaces are used for monitoring rx\_tvalid or tx\_tready signals for the JESD Sync to tvalid/tready counter. Data received on s\_axis\_rx\_tdata and s\_axis\_tx\_tadata do not get modified by this core and are passed through as outputs to m\_axis\_rx\_tdata and m\_axis\_tx\_tdata, respectively. For more details about this interface refer to Section 3.2.

### 5.6 Programming Sequence

This section briefly describes the programming sequence for the JESD Sync Module Core.

- 1) Ensure that all of the following components of a JESD204 link are configured correctly:
  - Clock Distribution
  - JESD204 PHY core
  - JESD204 RX or TX core
  - FPGA interface cores to data converter devices
  - Data converter devices (ADCs or DACs)
- 2) After all all these components have been configured, begin the linkup process and follow the procedure described in Figure 5–4 and Figure 5–5.

# 5.6 Programming Sequence (continued)

Begin RX Linkup Process Set SYNC EN to 1 Reset all JESD204 RX Cores (global sync will start to affect JESD Sync) Set JESD SYNC SEL to 1 Generate global sync and (global sync is used to propagate SYNC\_IN) receive it simultaneously for JESD204 links Set SYNC EN to 0 (global sync will not affect JESD Check the JESD Sync to Sync) Tvalid/Tready counter for all links Pulse the SYNC LATCH CLEAR bit to reset the latch state Ν Are all counter Pulse the SYNC LATCH CLEAR values same? bit to reset the latch state Generate SYSREF pulses simulatenously for all JESD204 devices using the global sync Υ (e.g. via SYSREF\_REQ interface on an LMK04832) RX Linkup Process Completed Check if all RX Cores have achieved CGS Confirm link Ν configuration for All RX Cores both RX Cores Synced? and ADC chips

Figure 5-4: Receiver Programming Sequence

# 5.6 Programming Sequence (continued)

Confirm link Begin TX configuration for both TX Cores Linkup Process and DAC chips Set SYNC EN to 1 (global sync will start to affect Reset all JESD204 TX Cores JESD Sync) Set JESD SYNC SEL to 1 Generate global sync and (global sync is used to receive it simultaneously for all propagate SYNC\_IN) JESD204 links Set SYNC EN to 0 (global sync will not affect JESD Check if all TX Sync) Cores have achieved CGS Pulse the SYNC LATCH CLEAR bit to reset the latch state Ν All TX Cores Synced? Y Start JESD link initialisation on all DAC chips (refer to specific Check the JESD Sync to DAC chip datasheet) Tvalid/Tready counter for all links Generate SYSREF pulses simulatenously for all JESD204 Ν Are all counter Pulse the SYNC LATCH CLEAR devices using the global sync (e.g. via SYSREF\_REQ values same? bit to reset the latch state interface on an LMK04832) Υ Short delay TX Linkup Process Completed

Figure 5-5: Transmitter Programming Sequence

## 5.7 Timing Diagrams

Figure 5-6: Timing Diagram of JESD Sync Latch



# Chapter 6: Design Flow Steps

#### 6.1 Pentek IP Catalog

This chapter describes customization and generation of the Pentek JESD Sync Module Core. It also includes simulation, synthesis, and implementation steps that are specific to this IP core. This core can be generated from the Vivado IP Catalog when the Pentek IP Repository has been installed. It will appear in the IP Catalog list as px\_jesd\_sync\_mod\_v1\_0 as shown in Figure 6–1.

IP Catalog ? \_ D Z X Cores | Interfaces O AXI4 Name Status License VLNV px\_clock\_frq\_cntr\_v1\_0 AXI4 pentek.com:px\_ip:px\_clock\_frq\_cntr:1.0 Production Included px\_consthex32\_v1\_0 Production Included pentek.com:px\_ip:px\_consthex32:1.0 px\_dac38rf89intrfc\_v1\_0 AXI4, AXI4-Stream Production Included pentek.com:px\_ip:px\_dac38rf89intrfc:1.0 px\_dac5688\_intrfc\_v1\_1 Production AXI4. AXI4-Stream Included pentek.com:px\_ip:px\_dac5688\_intrfc:1.1 px\_dec8fir\_48\_v1\_0 AXI4, AXI4-Stream Production Included pentek.com:px\_ip:px\_dec8fir\_48:1.0 px\_dma\_ddr2pcie\_v1\_1 AXI4, AXI4-Stream Production Included pentek.com:px\_ip:px\_dma\_ddr2pcie:1.1 px\_dma\_pcie2ddr\_v1\_1 AXI4, AXI4-Stream Production Included pentek.com:px\_ip:px\_dma\_pcie2ddr:1.1 px\_dma\_pcie2pd\_v1\_2 AXI4 AXI4-Stream Production Included pentek.com:px\_ip:px\_dma\_pcie2pd:1.2 px\_dma\_ppkt2pcie\_v1\_2 AXI4, AXI4-Stream Production Included pentek.com:px\_ip:px\_dma\_ppkt2pcie:1.2 px\_gate\_stat\_core\_v1\_0 AXI4, AXI4-Stream Production Included pentek.com:px\_ip:px\_gate\_stat\_core:1.0 px\_irq\_pls\_aggr\_v1\_0 AXI4 Production Included pentek.com:px\_ip:px\_irq\_pls\_aggr:1.0 px\_jesd\_sync\_mod\_v1\_0 AXI4, AXI4-Stream Production Included pentek.com:px\_ip:px\_jesd\_sync\_mod:1.0 px\_lmk04832intrfc\_v1\_0 AXI4 Production Included penkek.com:px\_ip:px\_lmk04832intrfc:1.0 px\_lmx2594rhaintrfc\_v1\_0 AXI4 Production Included pentek.com:px\_ip:px\_lmx2594rhaintrfc:1.0 px\_lvl\_trans\_xclk\_v1\_0 Production Included pentek.com:user:px\_lvl\_trans\_xclk:1.0 px\_pcie2axil\_v1\_1 AXI4, AXI4-Stream Production Included pentek.com:px\_ip:px\_pcie2axil:1.1 px\_pcie3\_cfg\_ctl\_v1\_0 Production pentek.com:px\_ip:px\_pcie3\_cfg\_ctl:1.0 Included px\_pcie\_irq\_ctlr\_v1\_0 AXI4 Production Included pentek.com:px\_ip:px\_pcie\_irq\_ctlr:1.0 px\_pcie\_link\_stat\_v1\_1 AXI4-Stream Production Included pentek.com:px\_ip:px\_pcie\_link\_stat:1.1 px\_pcie\_rqrc\_gskt\_v1\_0 AXI4-Stream Production Included pentek.com:px\_ip:px\_pcie\_rqrc\_gskt:1.0 px\_ppkt\_ddr4\_fifo\_v1\_0 AXI4. AXI4-Stream Production Included pentek.com:px\_ip:px\_ppkt\_ddr4\_fifo:1.0 Details 1.0 (1 tov. 10) Interfaces: AXI4. AXI4-Stream Description: JESD Sync Module Status: Production Included License: Vendor: Pentek Inc. VLNV: pentek.com:px\_ip:px\_jesd\_sync\_mod:1.0 Repository: c:/pentek/ip/2018.1/pentek

Figure 6-1: JESD Sync Module Core in Pentek IP Catalog

# 6.1 Pentek IP Catalog (continued)

When you select the <code>px\_jesd\_sync\_mod\_v1\_0</code> core, a screen appears that shows the core's symbol and the core's parameters (see Figure 6–2). The core's symbol is the box on the left side.

A Re-customize IP px\_jesd\_sync\_mod\_v1\_0 (1.0) Show disabled ports Component Name px\_rx\_jesd\_sync\_mod Jesd Interface Type Jesd Bus Width + s\_exis\_timecnti + s\_ext\_csr + s\_axis\_ou s\_axl\_csr\_aclt s\_axl\_csr\_aresetn jesd\_sync\_in jesd care cit OK Cancel

Figure 6-2: JESD Sync Module Core IP Symbol

#### 6.2 User Parameters

The user parameters of this JESD Sync Module Core are explained in Section 2.5 of this user manual.

- **Selection for Interface Type:** Selects whether the JESD Sync Module Core controls the JESD Sync for a Receiver or Transmitter
- **JESD Backend Bus Width:** Set this parameter based on the Xilinx JESD backend bus width. This is based on the number of lanes.

## 6.3 Output Generation

For more details about generating and using IP in the Vivado Design Suite, refer to the *Vivado Design Suite User Guide – Designing with IP*.

### 6.4 Constraining the Core

This section contains information about constraining the JESD Sync Module Core in the Vivado Design Suite.

#### **Required Constraints**

The XDC constraints are not provided with the JESD Sync Module Core. The necessary constraints can be applied in the top–level module of the user design.

#### Device, Package, and Speed Grade Selections

This IP works for the Kintex Ultrascale FPGAs.

#### **Clock Frequencies**

The AXI4-Lite interface clock (s axi csr aclk) frequency is 250 MHz.

The maximum <code>jesd\_core\_clk</code> and <code>adc\_sample\_clk</code> frequencies for this IP core are FPGA limiting. They are based on the JESD interface mode and the device being used.

#### Clock Management

This section is not applicable for this IP core.

#### **Clock Placement**

This section is not applicable for this IP core.

#### **Banking and Placement**

This section is not applicable for this IP core.

#### **Transceiver Placement**

This section is not applicable for this IP core.

#### I/O Standard and Placement

This section is not applicable for this IP core.

# 6.5 Simulation

See Section 5.7.

# 6.6 Synthesis and Implementation

For details about synthesis and implementation see the *Vivado Design Suite User Guide – Designing with IP*.