## IP CORE MANUAL



## **Power-On Reset IP**

px\_pwron\_rst



Pentek, Inc.
One Park Way
Upper Saddle River, NJ 07458
(201) 818-5900
http://www.pentek.com/

Copyright © 2016

Manual Part Number: 807.48342 Rev: 1.0 - December 09, 2016

### **Manual Revision History**

| <b>Date</b> | <b>Version</b> |                 | <b>Comments</b> |
|-------------|----------------|-----------------|-----------------|
| 12/09/16    | 1.0            | Initial Release |                 |

### **Legal Notices**

The information disclosed to you hereunder (the "Materials") is provided solely for the selection and use of Pentek products. To the maximum extent permitted by applicable law: (1) Materials are made available "AS IS" and with all faults, Pentek hereby DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Pentek shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under, or in conjunction with, the Materials (including your use of Materials), including for any direct, indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage and loss was reasonably foreseeable or Pentek had been advised of the possibility of the same. Pentek assumes no obligation to correct any error contained in the Materials or to notify you of updates to the Materials or to product specifications. You may not reproduce, modify, distribute, or publicly display the materials without prior written consent. Certain products are subject to the terms and conditions of Pentek's limited warranty, please refer to Pentek's Ordering and Warranty information which can be viewed at http://www.pentek.com/contact/customerinfo.cfm; IP cores may be subject to warranty and support terms contained in a license issued to you by Pentek. Pentek products are not designed or intended to be fail-safe or for use in any application requiring fail-safe performance; you assume sole risk and liability for the use of Pentek products in such critical applications.

#### Copyright

Copyright © 2016, Pentek, Inc. All Rights Reserved. Contents of this publication may not be reproduced in any form without written permission.

### **Trademarks**

Pentek, Jade, and Navigator are trademarks or registered trademarks of Pentek, Inc.

ARM and AMBA are registered trademarks of ARM Limited. PCI, PCI Express, PCIe, and PCI-SIG are trademarks or registered trademarks of PCI-SIG. Xilinx, Kintex UltraScale, Vivado, and Platform Cable USB are registered trademarks of Xilinx Inc., of San Jose, CA.

# Table of Contents

|                                    | Pago                           | e |
|------------------------------------|--------------------------------|---|
|                                    | IP Facts                       |   |
| Description                        |                                | 5 |
| •                                  |                                |   |
| Table 1-1: IP Facts Table          |                                | 5 |
| •                                  | Chapter 1: Overview            |   |
| Functional Description             |                                | 7 |
| Figure 1-1: Power-On Reset Core    | Block Diagram                  | 7 |
| Applications                       |                                | 7 |
| System Requirements                |                                | 7 |
| Licensing and Ordering Information | 1                              | 7 |
| Contacting Technical Support       |                                | 8 |
| Documentation                      |                                | 8 |
| Chapter 2:                         | General Product Specifications |   |
| Standards                          |                                | 9 |
|                                    |                                |   |
| •                                  |                                |   |
|                                    |                                |   |
|                                    | vailability                    |   |
| * *                                | res1                           |   |
|                                    | 1                              |   |
| Table 2-2: Generic Parameters      | 1                              | 0 |
| Cha                                | pter 3: Port Descriptions      |   |
|                                    | 1                              |   |
| Table 3-1: I/O Signals             | 1                              | 1 |
| Chapter                            | r 4: Designing with the Core   |   |
| General Design Guidelines          | 1                              | 3 |
| 3                                  | 1                              |   |
|                                    | 1                              |   |
| Interrunts                         | 1                              | 3 |

Page 4 Power-On Reset IP

# Table of Contents

|     |                                                      | Page |
|-----|------------------------------------------------------|------|
|     | Chapter 4: Designing with the Core (continued        | )    |
| 4.5 | Interface Operation                                  | 13   |
| 4.6 | Programming Sequence                                 |      |
| 4.7 | Timing Diagrams                                      |      |
|     | Figure 5-1: Power-On Reset Core in Pentek IP Catalog | 15   |
|     | Figure 5-2: Power-On Reset Core IP Symbol            |      |
| 5.2 | User Parameters                                      |      |
| 5.3 | Generating Output                                    |      |
| 5.4 | Constraining the Core                                | 17   |
| 5.5 | Simulation                                           | 17   |
| 5.6 | Synthesis and Implementation                         |      |

## IP Facts

## Description

Pentek's Navigator<sup>TM</sup> Power-On Reset Core is used to generate a synchronous reset signal when the Pentek supplied board is powered on. The duration of the reset signal can be defined by the user based on the application requirement.

This user manual defines the hardware interface, software interface, and parameterization options for the Power-On Reset Core.

### **Features**

- Generates up to 256 clock cycles long reset output
- Supports generation of inverted reset output
- Accepts input reset signal

| Table 1-1: IP Facts Table                 |                                                     |  |
|-------------------------------------------|-----------------------------------------------------|--|
| Core Specifics                            |                                                     |  |
| Supported Design<br>Family <sup>a</sup>   | Kintex <sup>®</sup> Ultrascale                      |  |
| Supported User<br>Interfaces              | N/A                                                 |  |
| Resources                                 | See Table 2-1                                       |  |
| Provided with the Cor                     | 'e                                                  |  |
| Design Files                              | VHDL                                                |  |
| Example Design                            | Not Provided                                        |  |
| Test Bench                                | Not Provided                                        |  |
| Constraints File                          | Not Provided <sup>b</sup>                           |  |
| Simulation Model                          | N/A                                                 |  |
| Supported S/W<br>Driver                   | N/A                                                 |  |
| Tested Design Flows                       |                                                     |  |
| Design Entry                              | Vivado <sup>®</sup> Design Suite<br>2016.3 or later |  |
| Simulation                                | Vivado VSim                                         |  |
| Synthesis                                 | Vivado Synthesis                                    |  |
| Support                                   |                                                     |  |
| Provided by Pentek fpgasupport@pentek.com |                                                     |  |

a.For a complete list of supported devices, see the *Vivado Design Suite Release Notes*.

b.Clock constraints can be applied at the top level module of the user design.

Page 6 Power-On Reset IP

## Chapter 1: Overview

### 1.1 Functional Description

The Power-On Reset Core generates an output synchronous reset signal during power up of the Pentek supplied board. This core generates a reset output from the input reset signal when the generic parameter **has\_rst\_input** is set to True. The duration and polarity of the reset output can be defined by the user through the generic parameters as described in Section 2.5.

Figure 1-1 is a top-level block diagram of the Pentek Power-On Reset Core. The modules within the block diagram are explained in the later sections of this manual.



Figure 1-1: Power-On Reset Core Block Diagram

## 1.2 Applications

The Power-On Reset Core can be incorporated into any Kintex Ultrascale FPGA to generate a reset signal of desired length at power-up.

## 1.3 System Requirements

For a list of system requirements, see the Vivado Design Suite Release Notes.

## 1.4 Licensing and Ordering Information

This core is included with all Pentek Navigator FPGA Design Kits for Pentek Jade series board products. Contact Pentek for Licensing and Ordering Information (www.pentek.com).

Page 8 Power-On Reset IP

## 1.5 Contacting Technical Support

Technical Support for Pentek's Navigator FPGA Design Kits is available via e-mail (fpgasupport@pentek.com) or by phone (201-818-5900 ext. 238, 9 am to 5 pm EST).

### 1.6 **Documentation**

This user manual is the main document for this IP core. The following documents provide supplemental material:

- 1) Vivado Design Suite User Guide: Designing with IP
- 2) Vivado Design Suite User Guide: Programming and Debugging

## Chapter 2: General Product Specifications

### 2.1 Standards

This section is not applicable to this IP core.

### 2.2 Performance

The performance of the Power-On Reset Core is limited only by the FPGA logic speed. The values presented in this section should be used as an estimation guideline. Actual performance can vary.

## 2.2.1 Maximum Frequencies

The Power-On Reset Core has a maximum operating frequency of 500 MHz on a Kintex Ultrascale -2 speed grade FPGA.

### 2.3 Resource Utilization

The resource utilization of the Power-On Reset Core is shown in Table 2-1. Resources have been estimated for the Kintex Ultrascale XCKU060 -2 speed grade device. These values were generated using the Vivado Design Suite.

| Table 2-1: Resource Usage and Availability |        |  |
|--------------------------------------------|--------|--|
| Resource                                   | # Used |  |
| LUTs                                       | 13     |  |
| Flip-Flops                                 | 34     |  |

**NOTE:** Actual utilization may vary based on the user design in which the Power-On Reset Core is incorporated.

Page 10 Power-On Reset IP

## 2.4 Limitations and Unsupported Features

This section is not applicable to this IP core.

## 2.5 Generic Parameters

The generic parameters of the Power-On Reset Core are described in Table 2-2. These parameters can be set as required by the user application while customizing the core.

| Table 2-2: Generic Parameters |         |                                                                                                                                                              |  |
|-------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Port/Signal Name              | Туре    | Description                                                                                                                                                  |  |
| rst_clk_cycles                | Integer | Reset Clock Cycles: This parameter defines the length of the reset output signal in clock cycles. It can range from 1 to 256.                                |  |
| has_rst_input                 | Boolean | Has Reset Input: When True, this parameter indicates that the Power-On Reset Core has an input reset signal. The input reset should be an active low signal. |  |
| has_rst_output                |         | Has Reset Output: This parameter can be set to True when an active high reset output is desired from the core.                                               |  |
| has_rst_n_output              |         | Has Inverted Reset Output: This parameter can be set to True when an inverted (active low) reset output is desired from the core.                            |  |

# Chapter 3: Port Descriptions

This chapter provides details about the port descriptions for the following interface types:

• I/O Signals

## 3.1 I/O Signals

The I/O port/signal descriptions of the top level module of the Power-On Reset Core are discussed in Table 3-1.

| Table 3-1: I/O Signals |           |           |                                                                                                                                                                                                                 |
|------------------------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Port/ Signal Name      | Туре      | Direction | Description                                                                                                                                                                                                     |
| clk                    | std_logic | Input     | Clock: This is the clock input to the core.                                                                                                                                                                     |
| rst_in_n               |           |           | <b>Reset Input:</b> Active Low. This is the synchronous reset input to the Power-On Reset Core when the generic parameter <b>has_rst_input</b> is set to True.                                                  |
| rst_out_n              |           | Output    | Inverted Reset output: Active Low. This is the inverted reset output of the Power-On Reset core. This signal is available at the output of the core when the generic parameter has_rst_n_output is set to True. |
| rst_out                |           |           | Reset output: Active High. This is the reset output of the Power-On Reset Core. This signal is available at the output of the core when the generic parameter has_rst_output is set to True.                    |

Page 12 Power-On Reset IP

## Chapter 4: Designing with the Core

This chapter includes guidelines and additional information to facilitate designing with the Power-On Reset Core.

### 4.1 General Design Guidelines

The Power-On Reset Core can generate an output reset signal of desired length at power-up. The user can customize the core based on the application requirement by defining the generic parameters as described in Section 2.5.

## 4.2 Clocking

Main Clock: clk

This input clock signal is used to clock all the ports in the Power-On Reset core.

### 4.3 Resets

Optional Synchronous Reset Input: rst in n

This is the active low synchronous reset input when the generic parameter has rst input is True.

## 4.4 Interrupts

This section is not applicable to this IP core.

### 4.5 Interface Operation

This section is not applicable to this IP core.

### 4.6 Programming Sequence

This section is not applicable to this IP core.

### 4.7 Timing Diagrams

This section is not applicable to this IP core.

Page 14 Power-On Reset IP

## Chapter 5: Design Flow Steps

### 5.1 Pentek IP Catalog

This chapter describes customization and generation of the Pentek Power-On Reset Core. It also includes simulation, synthesis, and implementation steps that are specific to this IP core. This core can be generated from the Vivado IP Catalog when the Pentek IP Repository has been installed. It will appear in the IP Catalog list as **px\_pwron\_rst\_v1\_0** as shown in Figure 5-1.

IP Catalog ? \_ \_ \_ Z X Search: Q-Cores Interfaces → Name ^1 AXI4 Status License px\_lvl\_trans\_xdk\_v1\_0 Production Include ∧ px\_pcie2axil\_v1\_0 AXI4, AXI4-Stream Include Production px\_pcie3\_cfg\_ctl\_v1\_0 Production Include 丞 px\_pcie\_irq\_ctlr\_v1\_0 Include AXI4 Production 雪 px\_pcie\_link\_stat\_v1\_0 AXI4-Stream Include Production Include px\_pcie\_rqrc\_gskt\_v1\_0 AXI4-Stream Production X px pwron rst v1 0 Production Include px\_s\_axil\_plc\_hldr\_v1\_0 AXI4 Include 99 Production px\_scalar2vctr\_v1\_0 Production Include px\_scalar\_andor\_v1\_0 Production Include V Details Name: px\_pwron\_rst\_v1\_0 Version: 1.0 (Rev. 10) Description: Power-On Reset Generator Status: Production Included License: Change Log: View Change Log Vendor: Pentek, Inc.

Figure 5-1: Power-On Reset Core in Pentek IP Catalog

Page 16 Power-On Reset IP

### **5.1** Pentek IP Catalog (continued)

When you select the **px\_pwron\_rst\_v1\_0** core, a screen appears that shows the core's symbol and the core's parameters (see Figure 5-2). The core's symbol is the box on the left side.

px\_pwron\_rst\_v1\_0 (1.0)

Documentation IP Location Switch to Defaults

Show disabled ports

Component Name px\_pwron\_rst\_0

Has Reset Input

Has Negative Reset Output

rst\_in\_n rst\_out

Reset Duration In Clock Cycles

OK Cancel

Figure 5-2: Power-On Reset Core IP Symbol

### 5.2 User Parameters

The user parameters of this core are described in Section 2.5 of this user manual.

## 5.3 Generating Output

For more details about generating and using IP in the Vivado Design Suite, refer to the *Vivado Design Suite User Guide - Designing with IP*.

### 5.4 Constraining the Core

This section contains information about constraining the Power-On Reset Core in Vivado Design Suite.

### **Required Constraints**

The XDC constraints are not provided with the Power-On Reset Core. Clock constraints can be applied in the top-level module of the user design.

### Device, Package, and Speed Grade Selections

This IP works for the Kintex Ultrascale FPGAs.

#### **Clock Frequencies**

The main clock frequency (clk) for this IP core is 500 MHz.

### **Clock Management**

This section is not applicable for this IP core.

### **Clock Placement**

This section is not applicable for this IP core.

### **Banking and Placement**

This section is not applicable for this IP core.

### **Transceiver Placement**

This section is not applicable for this IP core.

#### I/O Standard and Placement

This section is not applicable for this IP core.

### 5.5 Simulation

This section is not applicable to this IP core.

## 5.6 Synthesis and Implementation

For details about synthesis and implementation see the *Vivado Design Suite User Guide - Designing with IP*.

Page 18 Power-On Reset IP