

# Communication Overlap using Open Fabric Interfaces

Sayantan Sur, Intel

SEA Symposium on Overlapping Computation and Communication

April 4<sup>th</sup>, 2018

## Legal Disclaimer & Optimization Notice

Benchmark results were obtained prior to implementation of recent software patches and firmware updates intended to address exploits referred to as "Spectre" and "Meltdown". Implementation of these updates may make these results inapplicable to your device or system.

Software and workloads used in performance tests may have been optimized for performance only on Intel microprocessors. Performance tests, such as SYSmark and MobileMark, are measured using specific computer systems, components, software, operations and functions. Any change to any of those factors may cause the results to vary. You should consult other information and performance tests to assist you in fully evaluating your contemplated purchases, including the performance of that product when combined with other products. For more complete information visit <a href="https://www.intel.com/benchmarks">www.intel.com/benchmarks</a>.

INFORMATION IN THIS DOCUMENT IS PROVIDED "AS IS". NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO THIS INFORMATION INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

Copyright © 2018, Intel Corporation. All rights reserved. Intel, Pentium, Xeon, Xeon Phi, Core, VTune, Cilk, and the Intel logo are trademarks of Intel Corporation in the U.S. and other countries.

#### **Optimization Notice**

Intel's compilers may or may not optimize to the same degree for non-Intel microprocessors for optimizations that are not unique to Intel microprocessors. These optimizations include SSE2, SSE3, and SSSE3 instruction sets and other optimizations. Intel does not guarantee the availability, functionality, or effectiveness of any optimization on microprocessors not manufactured by Intel. Microprocessor-dependent optimizations in this product are intended for use with Intel microprocessors. Certain optimizations not specific to Intel microarchitecture are reserved for Intel microprocessors. Please refer to the applicable product User and Reference Guides for more information regarding the specific instruction sets covered by this notice.

Notice revision #20110804

#### **Presentation Outline**

- Introduction to OpenFabrics Interface (OFI)
- Progress modes exposed by OFI
- > OFI enables hardware to progress many communication constructs
- Different hardware under OFI has different levels of offload
- How can we develop portable applications that deliver excellent overlap on a variety of OFI providers?



## Open Fabric Interfaces

# User-centric interfaces lead to innovation and adoption

#### **Open Source**

#### **Inclusive development**

App and HW developers

Open Fabric Interfaces

#### **User-Centric**

## Software interfaces aligned with user requirements

Careful requirement analysis

#### **Scalable**

#### **Optimized SW path to HW**

- Minimize cache and memory footprint, memory accesses
- Reduce instruction count

# Implementation Agnostic

## Good impedance match with multiple fabric hardware

InfiniBand, iWarp, RoCE, raw Ethernet,
 UDP offload, Omni-Path, GNI, BGQ, ...



## **OFI HPC Community**

# Sampling of HPC Middleware already targeting OFI



### Libfabric on Intel® OPA

- Libfabric PSM2 provider uses the public PSM2 API
- Semantics matches with MPI
- PSM2 library uses PIO/Eager for small message and DMA/Expected flow for high bandwidth for large messages
- Current focus is full OFI functionality
- Provider for libfabric-1.6.0 requires PSM2 library version 10.2.235 (IFS 10.5) or later
- Performance optimizations are possible to reduce call overheads, and provide better semantic mapping of OFI directly to HFI





## Intel® OPA/PSM Provider Performance



Performance is comparable for most messages (optimizations are ongoing)

Intel Xeon E5-2697 (Ivy Bridge) 2.6GHz; Intel Omni-Path; RHEL 7.3; libfabric 1.6.0; IFS 10.8.0.0.98



## Progress Modes Exposed by OFI

#### Automatic Progress

Indicates that the provider will make forward progress on an asynchronous operation without further intervention



#### Manual Progress

Indicates that the provider requires the use of an application thread to complete an asynchronous request



here

## **Automatic Progress in OFI**

#### Hardware Offload ✓

• Depends on provider implementation

#### Software Driven

- Can use provider internal threads
- Internal threads must be scheduled, affinitized carefully such as to avoid performance penalties
- Generally OK for apps to rely on provider threads for progress
- Can we do better?

#### **PSM Provider Implementation**

- One progress thread / rank
- Invoked if not called in a while
- Experimental: when urgent packets arrive (such as RTS, CTS)

#### Scheduling of progress threads

- Do not contend with main thread
- Avoid context switch overheads by using Hyper-Threads



## **When** should we assist software Auto Progress?

#### Opportunistically

 Not all compute resources are used by the application due to various factors like load imbalance

# Busy Thread Busy Thread Busy Thread Compute Node

# Deliberately – when progress is critical to performance

 Heavy reliance on asynchronous progress semantics, such as nonblocking collectives



## **How** can we assist Software Auto Progress?

#### **Basic Idea:**

- Make threads available to library that uses OFI, such as MPI, SHMEM, ...
- Programming model knows best how to drive the OFI library
- Opportunistic: main thread drives progress
- Deliberate: co-operate with main thread to drive progress

#### Co-operative Progress Thread





## Opportunistic - an MPI/OpenMP\* example

Sample from stencil code Thread 1 Thread 3 Thread 2 OpenMP\* task semantic allows first Issue available thread to do work Isend/Irecv #pragma omp parallel #pragma omp single nowait Compute Compute Compute Typical OpenMP MPI Irecv(); implementation will MPI Isend(); defer task until #pragma omp task barrier MPI Waitall(); Wait (Progress) Idle imbalanced compute \*/ Barrier



### Deliberate Progress – Helper Threads

```
#pragma omp parallel
  // Do some things ...
  if (omp get thread num() > 0)
    MPI Recv(..., MPI COMM SELF);
  else {
    MPI Allreduce(boatload of data,
              MPI COMM WORLD);
    for (int i = 0; i < omp get num threads()-1; i++)
      MPI Send(..., MPI COMM SELF);
```

MPI Library can interpret a receive from self as a "progress thread"

Donate any extra
OpenMP threads to the
MPI library

Application can claim the threads back when it needs them

MPI Forum could augment the standard to codify this behavior, for example via info keys

## Overlapping in domains beyond traditional HPC

Rapid rise of ML/DL workloads

Emerging fused ML/DL and HPC workloads

Deep Learning is adapting to use HPC like techniques

Recently, TensorFlow has been modified to use Ring like Allreduce algorithms

Are there overlap sensitive communication patterns?









## Data Parallel Image Recognition Training



Data parallel mode, the model is replicated on each node

Model is further split into individual layer of neurons

Computation for each layer is fixed

Communication for each layer is fixed



Layer 0 Layer 1 Layer 2

## Message Sizes for Sample Topology



There can be many layers in the topology

Message sizes vary per layer

Multiple Allreduce algorithms are required for optimal performance

$$Num\ Iterations = \frac{Num\ Images\ in\ Dataset\ *Epochs}{Batch\ size}$$

- Example: Imagenet 1K
  - 1.2M images, Batch Size 64
  - o 19K iterations / epoch, 64 epochs
  - Total ~1.24M iterations



## Performance does depend on Overlap





## Summary and Future Work

- OFI exposes various progress modes
- MPI / middleware can choose optimizations based on provider capabilities
- > Software progress can be aided with application help
- Opportunistic progress can be achieved using OpenMP and other task models
- Deliberate progress model can be aided with minimal MPI modifications
- Emerging workloads like AI might rely on overlap beyond those in traditional HPC use models
- Advances in MPI Standards will enable overlap performance on a wide variety of OFI providers



