# HP-IB

# INSTALLATION AND THEORY OF OPERATION MANUAL







# HP 82937A HP-IB Installation and Theory of Operation Manual

October 1980

82937-90007 Rev. B 10/80

# **Contents**

| Section 1: General Information                      |
|-----------------------------------------------------|
| Introduction                                        |
| I/O ROMs 1                                          |
| Technical Specifications                            |
| Bus Functions 4                                     |
| HP-IB Messages 6                                    |
| Section 2: Installation                             |
| Unpacking and Inspection                            |
| Installation                                        |
| Disassembly                                         |
| Switch Settings                                     |
| Parallel Poll Jumper                                |
| Installing the Interface and Connecting Peripherals |
| Interconnecting Cables                              |
| Cable Length Description                            |
| Metric Conversion Kit                               |
| Functional Test                                     |
| Section 3: Theory of Operation                      |
| Introduction 29                                     |
| Translator IC Description                           |
| Select Codes                                        |
| Translator I/O Registers                            |
| Interrupts                                          |
| HP-85 I/O Backplane Lines                           |
| HP-IB Bus Lines                                     |
| Data Transfer                                       |
| Polling                                             |
| Serial Poll                                         |
| Parallel Poll                                       |
| Switch Buffer 39                                    |
| External Control Latch 39                           |
| Bi-directional Bus Transceivers                     |
| 8049 Microcomputer                                  |
| Figures                                             |
| Figures 2-1 Disassembly                             |
| 2-2 Select Code Switches 13                         |
| 2-3 Talk/Listen Address Switches 15                 |
| 2-4 System Controller Switch                        |
| 2-5 Removing Cable Connector                        |
| 2-6 Parallel Poll Jumper Wire Placement             |
| 2-7 Installing the Interface                        |
| 2-8 Bus Cables                                      |
| 3-1 Translator IC Block Diagram                     |
| 3-2 Translator Control Register Bit Assignments     |
| 3-3 Translator Status Register Bit Assignments      |
| 3-4 Interrupt Flow Chart                            |
| 3-5 HP-85 I/O Slot Connector Pinout                 |
| 3-6 Data Transfer Timing Diagram                    |
| 3-7 μC Status Registers                             |
| 3-8 μC Control Registers                            |
| 3-9 Schematic Diagram                               |
| Tables                                              |
| 1-1 HP-IB Signal Lines                              |
| 1-2 Logic Level Requirements                        |
| 1-3 Interface Functions and Allowed Capability      |
| 1-4 HP-IB Messages                                  |
| 2-1 Parallel Poll Jumper Placement                  |
| 2.1 HB 65 I/O Bookelene Lines                       |

# HP Computer Museum www.hpmuseum.net

For research and education purposes only.

| 3-2 | 8049 Microcomputer Pin Assignment | 41 |
|-----|-----------------------------------|----|
|     | Replaceable Parts                 |    |
| 3-7 | $\mu$ C Status Registers          | 42 |
| 3-8 | $\mu$ C Control Registers         | 43 |

#### Section 1

# **General Information**

# Introduction

The 82937A Interface connects the HP-85 Personal Computer to the HP Interface Bus. The interface conforms to IEEE Standard 488-1978 and supports a wide variety of operations.

This manual provides general information about the interface, how to install it and a theory of operation section.

# I/O ROMs

This interface requires one of three available ROMs to perform input-output operations. The type of ROM used determines which bus operations can be performed. The available ROMs include:

- I/O ROM (P/N 00085-15003)
- Plotter/printer ROM (P/N 00085-15002)
- Mass storage ROM (P/N 00085-15001)

The I/O ROM is a general purpose ROM and is used in a wide variety of applications. The plotter/printer ROM simplifies interfacing plotter and printer devices and the mass storage ROM was developed to interface a floppy disc.

These ROMs fit into a ROM drawer which plugs into any of the four I/O slots on the HP-85. Ensure that you have the proper ROM for your system.

# **Technical Specifications**

Pertinent specifications of the interface are listed in this section. If complete details of HP-IB electrical, mechanical and timing requirements are desired, refer to IEEE Standard 488-1978.

#### **Select Code Switches**

The interface is preset at the factory to select code "7". Switches located on the interface circuit board allow the select code to be changed. The procedure for changing the switch settings is discussed in Section 2.

# **Parallel Poll Jumper**

A provision which allows the interface to respond to a parallel poll is implemented with a jumper wire on the interface circuit board. The interface is delivered with the jumper wired to assign data line DIO1 as the parallel poll response line. The procedure for changing the parallel poll response line is discussed in Section 2.

# **Bus Signal Lines**

The bus consists of 16 signal lines. These are listed in Table 1-1. A more detailed description of these lines is given in Section 3.

DIO<sub>1</sub> Data Input/Output 1 BOID Data Input/Output 8 DAV Data Valid Not Ready for Data NRFD **NDAC** Not Data Accepted IFC Interface Clear ATN Attention SRQ Service Request REN Remote Enable EOI End or Identify

Table 1-1. HP-IB Signal Lines

# **Logic Levels**

The interface and HP-IB bus use the standard +5V TTL logic level. The I/O backplane on the HP-85 uses a +6V logic level. A custom integrated circuit, called the Translator IC, has been developed to provide level shifting between these two levels. The Translator also provides buffering for information flow between the CPU in the HP-85 and the 8049 microcomputer on the interface. There are also four non-overlapping clock signals ( $\Phi$ 1,  $\Phi$ 2,  $\Phi$ 12,  $\Phi$ 21) appearing on the I/O backplane that have a +12V logic level. The interface uses two of these clock signals ( $\Phi$ 1 and  $\Phi$ 2).

The +5V TTL, +6V and +12V logic levels required for the low and high states are listed in Table 1-2.

Table 1-2. Logic Level Requirements

| Signal States | HP-85 I/O Backplane | TTL Level    | Clock  |
|---------------|---------------------|--------------|--------|
|               | Level Requirements  | Requirements | Levels |
| Output High   | ≥4V                 | ≥2.4V        | ≤11.0V |
| Output Low    | ≤.4V                | ≤.4V         | ≥0.4V  |
| Input High    | ≥3.6V               | ≥2.0V        |        |
| Input Low     | ≤.8V                | ≤.8V         |        |

**Dimensions** 

(Not including cable)

Approximately  $16.7 \times 12.7 \times 1.5 \text{ cm} (6.59 \times 5 \times .59 \text{ in})$ 

Weight

0.5 kg (1.1 lb)

# Line Drivers/Receivers

Each signal line connecting to the HP-IB bus has a driver and receiver circuit with the following characteristics:

| Drivers | Pagaiyare |
|---------|-----------|
| Dilveis | Receivers |

Type: Open Collector

 Output Voltage Low State:
 ≤0.5V
 Input Voltage Low State:
 ≤0.8V

 Output Voltage High State:
 ≥2.5V (HP-IB Bus requires ≥2.4V)
 Input Voltage High State:
 ≥2.0V

# Cable Length

The length of the cable supplied with the interface is two metres. Also, see "Cable Length Restrictions" in Section 2.

# **Operating Temperature**

0° to 55°C (32° to 131°F)



# **Power Requirements**

The HP-85 mainframe supplies all power for the interface via the I/O backplane.

# **Data Transfer Rate**

The HP-IB interface is capable of transferring data at a rate of 25k bytes per second in the Fast Handshake mode. Normal rates can be considerably slower and are determined by the program and the devices on the bus at a given time. The slowest device determines the data transfer rate.

# **Bus Functions**

Interface functions are those elements which provide the capability for a bus device to send, receive and process messages if the device has the functional capability to do so.

Table 1-3 lists the HP-IB functions implemented by the 82937A interface. A complete description of these interface functions can be found in IEEE Standard 488-1978. Some of the terms used in the table are defined below.

Handshake A technique used by devices to synchronize data byte transfers.

Source An originator of data or commands.

Acceptor A receiver of data or commands.

Listener A device with Listen capability becomes Listener Active when it

receives its Listen Address from the Controller Active device. As such, it is prepared to receive data bytes sourced by the Talker Active

device.

Talker A device with Talker capability becomes Talker Active when it re-

ceives its Talk Address from the Controller Active device. As such, it is prepared to source data bytes to one or more Listener Active devices. There can never be more than one device as a Talker at a given

time.

System Controller At power on, one (and only one) device on the HP-IB bus assumes the

roll of System Controller. The HP-85 can be configured to be the System Controller by a switch on the interface circuit board. The System Controller resets the bus at power on and becomes Controller Active. Also, the System Controller may reset the bus and become Controller Active at any time, even if control has been passed to

another bus device.

Controller Active The Controller Active device configures the bus for the exchange of

data by sourcing commands that designate one talker and one or more listeners. It can also send commands to cause specific actions to occur within a device, such as trigger, clear, etc. The Controller Active device can pass control to any other bus device capable of receiving

control.

Serial Poll The Controller Active device may serially poll another device to ob-

tain it's status byte. This is usually done in user's software in response to a request for service. A device's status byte denotes the

device's present status and whether or not it requested service.

Parallel Poll The user can program the Controller Active device to conduct a paral-

lel poll to obtain a status bit from devices on the HP-IB bus that are

properly configured.

Table 1-3. Interface Functions and Allowed Capability

| Mnemonic   | Function/Allowed Capability                                                                                                                                                                                                                                                    |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SH1        | Source Handshake, complete capability. Provides the interface with the capability to send message bytes.                                                                                                                                                                       |
| AH1        | Acceptor Handshake, complete capability. Provides the interface with the capability to guarantee the proper reception of message bytes.                                                                                                                                        |
| Т6         | Talker. Provides the interface with the capability to send device dependent data over the HP-IB bus to other devices. T6 implements:                                                                                                                                           |
|            | Basic Talker Serial Poll Unaddress if my listen address (MLA)                                                                                                                                                                                                                  |
| L4         | Listener. Provides the interface with the capability to receive device dependent data from the HP-IB bus from other devices. L4 implements:                                                                                                                                    |
|            | Basic Listener Unaddress if my talk address (MTA)                                                                                                                                                                                                                              |
| SR1        | Service Request, complete capability. Permits the interface to asynchronously request service from the Controller Active device.                                                                                                                                               |
| RL1        | Remote/Local, complete capability. Provides the interface with the capability to allow the HP-85 to select between either keyboard control (local) or program control (remote) if provided for in the user's program. The use of the RL function is totally program dependent. |
| PP2        | Parallel Poll. Implemented by a jumper wire on the interface circuit board. Permits the interface to return a 1-bit status to the controller in response to a parallel poll.                                                                                                   |
| DC1        | Device Clear, complete capability. Gives the user access to the Device Clear state; use is program dependent.                                                                                                                                                                  |
| DT1        | Device Trigger, complete capability. Gives the user access to the Device Trigger state; use is program dependent.                                                                                                                                                              |
| C1,2,3,4,5 | Controller. This implements:                                                                                                                                                                                                                                                   |
|            | C1 - System Controller                                                                                                                                                                                                                                                         |
|            | C2 - Send Interface Clear (IFC) and Take Charge                                                                                                                                                                                                                                |
|            | C3 - Send Remote Enable (REN)                                                                                                                                                                                                                                                  |
|            | C4 - Respond to Service Request (SRQ)                                                                                                                                                                                                                                          |
|            | C5 - Send Interface Message, Receive Control, Pass Control, Pass Control to Self, Parallel Poll, Take Control Synchronously                                                                                                                                                    |

# **HP-IB Messages**

The interface and I/O ROM determine how the preceding functions are implemented for passing messages over the bus. Following is a complete list of single line and multi-line messages. The manner in which some of these messages are responded to is device dependent and/or user defined. The controller is the primary source of messages that causes some specified action to take place on another bus device. Some of these messages are also discussed in more detail in Section 3.

Programming techniques for implementing these messages are not discussed in this manual. Refer to the I/O ROM manual for programming techniques.

Table 1-4. HP-IB Messages

| Mnemonic | Message<br>Name               | Response                                                                                                                                                                                        |
|----------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |                               | Single Line Messages                                                                                                                                                                            |
| ATN      | Attention                     | The Controller Active places ATN true to source commands on the bus or in conjunction with EOI, to do a parallel poll. When ATN is false, data may be sent over the bus by a designated talker. |
| IFC      | Interface<br>Clear<br>(Abort) | The System Controller uses this to place talkers and listeners in an unaddressed state. If control has been passed, the System Controller again becomes Controller Active when it sends IFC.    |
| REN      | Remote<br>Enable              | Removes all devices from Local Lockout mode and causes all devices to revert to manual control.                                                                                                 |
| SRQ      | Service<br>Request            | Indicates a device's need for interaction with the controller.                                                                                                                                  |
| EOI      | End or<br>Identify            | Terminates a flow of data, and can be used with ATN to do a parallel poll.                                                                                                                      |
|          |                               | Single Line Handshake Messages                                                                                                                                                                  |
| DAV      | Data Valid                    | Allows source to validate DIO lines.                                                                                                                                                            |
| NRFD     | Not Ready<br>For Data         | Used to inform the source that all devices are ready for data.                                                                                                                                  |
| NDAC     | Not Data<br>Accepted          | Used by devices to inform the source that data has been accepted.                                                                                                                               |

Table 1-4. HP-IB Messages

| Mnemonic | Message<br>Name               | Response                                                                                                                        |
|----------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
|          |                               | Multi-Line Messages                                                                                                             |
| GTL      | Go To<br>Local                | Causes selected devices to switch to local (front or rear panel) control.                                                       |
| LAG      | Listen<br>Address<br>Group    | A group of 31 listen addresses, one of which corresponds to the listen address of the interface.                                |
| UNL      | Unlisten                      | Device becomes unaddressed to listen.                                                                                           |
| TAG      | Talk<br>Address<br>Group      | A group of 31 talk addresses.                                                                                                   |
| UNT      | Untalk                        | Causes a talker to become unaddressed to talk.                                                                                  |
| LLO      | Local<br>Lockout              | Prevents local (front or rear panel) control of device functions.                                                               |
| DCL      | Device<br>Clear               | Causes all devices to be initialized to a predefined or power-up state.                                                         |
| SDC      | Selected<br>Device<br>Clear   | Causes a device to be initialized to a predefined or power-up state.                                                            |
| SPD      | Serial<br>Poll<br>Disable     | Devices exit serial poll mode and are not allowed to send their status byte.                                                    |
| SPE      | Serial<br>Poll<br>Enable      | Devices enter serial poll mode and are allowed to send their status byte when addressed to talk.                                |
| GET      | Group<br>Execute<br>Trigger   | Signals one or more devices to simultaneously initiate a set of device dependent actions.                                       |
| TCT      | Take<br>Control               | Passes bus controller responsibilities from the current controller to a device which can assume the bus supervisory roll.       |
| SCG      | Secondary<br>Command<br>Group | A group of 32 commands which are only recognized if they immediately follow a talk or listen address.                           |
| DAB      | Data<br>Byte                  | Transfers device dependent information between a talker and one or more listeners. This may be programming information or data. |

**Note:** Pressing the Reset key will reset the interface and return keyboard control to the operator. If the HP-85 is System Controller, pressing the Reset key will output the IFC message and set REN true.

#### Section 2

# Installation

# **Unpacking and Inspection**

If the shipping carton is damaged, ask the carrier's agent to be present when the interface is unpacked. If the interface is damaged or fails to meet electrical specifications, immediately notify the carrier and the nearest HP sales and service office. Retain the shipping carton for the carrier's inspection. The sales and service office will arrange for the repair or replacement of your interface without waiting for the claim against the carrier to be settled.

# Installation

The select code switches, talk/listen address switches, system controller switch and the parallel poll jumper are preset at the factory as follows:

- Select Code 7
- Talk/Listen Address 21
- System Controller Enabled
- Parallel Poll Wired from E1 to E2 (DIO1)



Verifying or changing any of the above requires disassembly of the interface housing. If this is necessary, use the following disassembly procedure and disassemble the interface. Then refer to the discussion of the function requiring change.

If it isn't necessary to change or verify the factory settings, refer directly to 'Installing the Interface and Connecting Peripherals' on page 20.

# Disassembly

Refer to Figure 2-1 to see how the interface parts fit together. Place the interface on a flat surface with the side having the six screws facing upward and the cable coming out to the left. Then use the following steps to disassemble the interface.

- 1. Using a Pozidriv screwdriver, remove the six screws and set them aside.
- 2. Hold the interface parts together and turn the interface over so that the six screw holes are facing downward and the cable is still coming out to the left.
- 3. Hold the cable strain relief in place and remove the top half of the interface housing.

If you have followed the above steps, switch S1 should be oriented as shown in the following figures. If it isn't, orient it as illustrated before identifying the switch segments.

When you re-assemble the interface, reverse the above procedure, making sure the ground clip is in place. The ground clip should be under the circuit board when the component side is up.



Figure 2-1. Disassembly

# **Switch Settings**

As previously noted, the select code, talk/listen address and system controller functions are preset at the factory. Switch segments 2 through 10 of switch S1 on the interface circuit board are used for this purpose. Switch segment 1 is not used and may be in either position.

Once the interface is disassembled, any of the factory settings may be verified or changed by referring to the following discussions of the individual functions.

The interface may be equipped with either slide or rocker type switches. Both types are illustrated in the factory preset positions.

# **CAUTION**

If you change any of the factory settings, make sure that you change the proper switch segments. Do not disturb the settings of adjoining switches. The small tip of a pencil or similar object is recommended for this purpose.

# **Select Code Switches**

Switch segments 8, 9 and 10 of switch S1 are preset at the factory for select code "7" as follows:

- Switch segment 8 set to "1"
- Switch segment 9 set to "0"
- Switch segment 10 set to "0"

The "0" and "1" positions are labeled on the circuit board.

Select codes 3 through 10 may be set with these three switch segments. To change or verify the factory setting, orient the circuit board as shown in Figure 2-2 and locate switch segments 8, 9 and 10. Next identify the "0" and "1" switch positions on the circuit board. You may verify that select code "7" is properly set by comparing the actual positions of switch segments 8, 9 and 10 with those illustrated. They should be the same.

To change the select code, refer to the table and set switch segments 8, 9 and 10 as required for the select code chosen. For example, if select code "3" is to be set, the three switch segments must all be set to "0". In this case, if the switches are the slide type, slides 8, 9 and 10 must all be set to the "0" position; if they are the rocker type, all three rockers must be pressed down toward the "0" position.



Figure 2-2. Select Code Switches

Note: Select codes 1 and 2 are the CRT and printer select codes, respectively.

#### Talk/Listen Address Switches

Switch segments 3 through 7 of switch S1 are preset at the factory for talk/listen address "21" as follows:

- Switch segment 3 set to "1"
- Switch segment 4 set to "0"
- Switch segment 5 set to "1"
- Switch segment 6 set to "0"
- Switch segment 7 set to "1"

The "0" and "1" positions are labeled on the circuit board.

Any talk/listen address from 0 through 30 may be set with these five switch segments. To change or verify the factory setting, orient the circuit board as shown in Figure 2-3 and locate switch segments 3 through 7. Next identify the "0" and "1" switch positions on the circuit board. You may verify that talk/listen address "21" is properly set by comparing the actual positions of switch segments 3 through 7 with those illustrated. They should be the same.

To change the factory setting, refer to the table and set switch segments 3 through 7 as required for the talk/listen address chosen. For example, if talk/listen address "30" is chosen, switch segments 3, 4, 5 and 6 must be set to "1" and switch segment 7 set to "0". In this case, if the interface is equipped with slide switches, move the slides for segments 3, 4, 5 and 6 to the "1" position and the slide for segment 7 to the "0" position. If they are rocker switches, press the rockers down toward the "1" position for segments 3, 4, 5 and 6 and down toward the "0" position for segment 7.



Figure 2-3. Talk/Listen Address Switches

# **System Controller Switch**

Switch segment 2 of switch S1 is preset to "1" at the factory to enable the host HP-85 as system controller. One (and only one) HP-IB bus device can assume system controllers status.

If the host HP-85 is to be the **system controller**, leave switch segment 2 in the factory preset position. To verify the factory setting, orient the circuit board as shown in Figure 2-4 and locate switch segment 2. **Next identify the "0" and "1" switch positions on the circuit board**. Switch segment 2 should be in the "1" position as illustrated.

If the host HP-85 is not to be the system controller, set switch segment 2 to the "0" position. In this case, if the interface is equipped with slide switches, move slide segment 2 to the "0" position. If they are rocker switches, press rocker segment 2 down toward the "0" position.

It is important that one, and only one, bus device be assigned as system controller. Failure to comply with this will result in improper bus operation.



Figure 2-4. System Controller Switch

A jumper wire on the interface circuit board allows the interface to respond to a parallel poll by configuring the interface to one of the DIO lines. The interface is delivered with the jumper installed to assign DIO1 as the parallel poll response line.

The jumper is not necessary when the host HP-85 is the controller directing parallel polls to other HP-IB bus devices. It is necessary when the host HP-85 is being interrogated by another controller for a parallel poll response. In this case, the interface responds to the poll by pulling the DIO line it is configured to if it is requesting service.

The jumper is located underneath the cable wires. If it is necessary to change the DIO response line, first refer to Figure 2-5 and remove the cable connector. Remove the cable connector by prying it away from the circuit board connector as shown; do not pull on the cable wires to remove the connector. To change the parallel poll response line, refer to Table 2-1, locate the DIO line you want to configure and identify the two holes the jumper must be configured between. Then unsolder and remove the jumper wire using a soldering iron with a 25 watt or less rating. Next refer to Figure 2-6 and identify the two holes that you want to configure the jumper to. The odd-numbered holes are labeled on the component side of the circuit board; the even-numbered holes are labeled on the circuit side. Use the jumper you removed and solder in place between the two appropriate holes using rosin core solder. When you are finished, check both sides of the circuit board to ensure there are no bridges between the circuit board traces and re-connect the cable connector.

Table 2-1. Parallel Poll Jumper Placement

|          | DIO Line | Place J<br>From | umper<br>To |
|----------|----------|-----------------|-------------|
| PRESET → | DIO1     | E1              | E2          |
|          | DIO2     | E3              | E4          |
|          | DIO3     | E5              | E6          |
|          | DIO4     | E7              | E8          |
|          | DIO5     | E9              | E10         |
|          | DIO6     | E11             | E12         |
|          | DIO7     | E13             | E14         |
|          | DIO8     | E15             | E16         |

After all the switches are set and the parallel poll jumper is installed to meet your needs, re-assemble the interface before attempting to connect it to the HP-85.



Figure 2-5. Removing Cable Connector



Figure 2-6. Parallel Poll Jumper Wire Placement

# Installing the Interface and Connecting Peripherals

Make sure you read and understand this entire procedure before you install the interface or connect a peripheral device to it.

# **Safety Precautions**

Manufacturers of peripheral devices do not all use the same grounding technique. Often, earth ground and logic ground are at different voltage levels. In some instances, this is deliberate in an effort to reduce ground return interference with digital signals.

When the 82937A interface is installed on the HP-85, earth ground and logic ground become connected together. Thus, if logic ground on a peripheral is never connected to earth ground or, if it is defective, it may have a voltage level considerably different than logic ground on the interface. This potential may be high enough to be hazardous unless peripherals are connected to the bus in an exacting manner.

If you don't know the grounding technique used on a peripheral, check with the manufacturer of the device. After verifying that suitable grounding techniques have been used in your peripheral, use the following steps in the order given to install the interface and peripherals to the HP-IB bus.

#### WARNING

To avoid personal injury and equipment damage, read and understand the preceding safety precautions and do not deviate from the order of the following steps when installing the interface and peripheral(s).

- 1. Turn the power switch located on the back of the HP-85 to the OFF position. However, make sure the HP-85 power cord is plugged into a grounded (three wire) AC outlet.
- 2. Remove the protective cover from any unused I/O slot to accommodate the interface and ROM drawer. Any unused I/O slots should be kept covered.
- 3. Refer to Figure 2-7 and install the interface into one of the I/O slots. Do not force the interface into the I/O slot. Notice that the tracks are keyed to prevent the interface from being inserted upside-down. If you intend to run the functional test, refer to that discussion at the end of this section before proceeding with step 4.



Figure 2-7. Installing the Interface

- 4. Make sure the power switch on all peripherals to be connected to the HP-IB bus are in the OFF position.
- 5. Connect the interface cable to the first peripheral. If other peripherals are to be connected at this time, first make sure they all have their power switches in the OFF position. Then, using the accessory cables listed on page 22, install the cable connectors to the remaining peripherals in a piggy-back fashion, making sure to observe the cable length restrictions given on page 23.
- 6. After all the peripherals are connected to the HP-IB bus, turn the power switches on the HP-85 and all peripherals to be operational on the bus to the ON position. A peripheral may be connected to the bus and have its power off without affecting bus operations, as long as more than 50% of the bus devices have their power on. For example, if there are three peripheral devices, two must have their power on; if there are two peripherals, both must have their power on.

# Removing Peripherals/Disconnecting the Interface

Use the following steps in the order given to remove peripherals from the HP-IB bus or to disconnect the interface from the HP-85.

# **CAUTION**

Do not remove the interface from the HP-85 with the HP-85 power switch on. Doing this will cause damage to either the interface, HP-85 or both.

- 1. Turn the power switch of all peripherals connected to the HP-IB bus to the OFF position.
- 2. Disconnect the HP-IB bus cable from each peripheral you intend to remove from the bus. If all peripherals aren't to be removed from the bus, you may return power to the remaining peripherals after the desired peripherals have been disconnected. If you intend to disconnect the interface from the HP-85, first make sure that all bus devices have their power switches in the OFF position. Then remove the interface cable from the peripheral it is connected to and proceed with step 3.
- 3. Turn the power switch on the back of the HP-85 to the OFF position. Make sure the interface cable is not connected to a peripheral and proceed with step 4.
- 4. Remove the interface from the I/O slot.



# **Interconnecting Cables**

# WARNING

Before you attempt to use any of the accessory cables, make sure you read and understand the safety precautions on page 20.

The length of the interface cable is two metres. The end of the cable has a piggy-back connector that connects to a peripheral device. On some peripherals a physical interference problem may exist for the cable connector. Any peripheral that will not directly accept the cable connector will require the adapter. Other peripheral devices may be added to the bus by stacking the piggy-back connectors of the standard bus cables listed below.

| Length   | Accessory Number |
|----------|------------------|
| ½ metre  | 10833D           |
| 1 metre  | 10833A           |
| 2 metres | 10833B           |
| 4 metres | 10833C           |
| Adapter  | 10834A           |



Figure 2-8. Bus Cables

There are no restrictions as to how cables may be connected together. However, it is recommended that no more than three or four piggy-back connectors be stacked together on one device. Doing so could exert enough force on the connector mounting to cause mechanical damage.

# **Cabling Length Restrictions**

In order to ensure proper operation of the bus, two rules must be observed regarding the total length of bus cables when they are connected together:

- The total length of cable permitted with one bus interface must be less than or equal to two metres times the number of devices connected together with their power on (the interface is counted as one device).
- The total length of cable must not exceed 20 metres.

For example, there may be up to 4 metres of cable between the first two devices (2 devices x 2m/ device = 4m). Additional devices may be added using 2-metre cables up to a total of 10 devices (10 device x 2m/device = 20 metres) using one 4-metre and eight 2-metre cables (4 + (8 x 2) = 20). If more than ten devices are to be connected together, cables shorter than two metres must be used between some of the devices. For example, 15 devices can be connected together using one 4-metre and thirteen 1-metre cables (4 + (13 x 1) = 17). Other combinations may be used as long as both requirements are met.

# **Metric Conversion Kit**

The interface cable is supplied with mounting fasteners having metric threads. Other HP-IB instruments, however, may have either National Coarse (American) threads or metric threads. The American-threaded fasteners are chromium plated, while the metric-threaded fasteners are black.

Since metric and American threads cannot be connected together, a conversion kit may be needed. This kit will replace the mounting fasteners on any bus cable connector. Conversion kits can be ordered by specifying HP Part Number 5060-0138.

# **Functional Test**

The following program listing may be entered and run to functionally test the interface. In most instances, running this test will indicate whether or not the interface is operational.

**Note:** Before you run the test, make sure the interface has the System Controller switch segment set to "1" and the I/O ROM is installed.

Use the following steps to enter and run the test from the HP-85 keyboard:

- 1. Make sure the interface and I/O ROM are installed. If necessary, refer to page 20 and install the interface and I/O ROM.
- 2. Peripherals may or may not be connected to the interface.
- 3. Turn the HP-85 power switch to the ON position.
- 4. Press the sep and, while this key is depressed, press the to key. This will cause the program lines to be numbered by ten in ascending order (10, 20, 30, etc.). Then press (ENE)
- 5. Refer to the following program listing and enter the first line by pressing these keys:

Continue this procedure until the entire program is entered, making sure to press (LINE) as each numbered program line is entered.

```
10 CLEAR
20 DISP "82937A EXERCISER";"ENT
   ER SELECT CODE ...
                       " @ PRINT "
    82937A EXERCISER"
30 INPUT S
40 DISP "ENTER # OF TIMES TO RU
    H TEST..."
50 INPUT H
60 RESET S
70 GOSUB 130
80 GOSUB 370
90 H=H-1
100 IF N>0 THEN GOTO 70
110 DISP "TEST COMPLETE" @ PRINT
     "TEST COMPLETE"
120 EHD
130 DISP "CHECKING SWITCH SETTIN
    GS AND": "HANDSHAKE"
140 A2=0
150 A1=53
160 WIO 5,0;2
170 WIO S,1;230
180 IF RIÓ (8,0)<128 THEM 220
190 A2=A2+1 @ IF A2>2 THEN GOSUB
     460
200 IF A2=3 THEM 220
210 GOTO 180
228 WIO S,0;0
230 WIO 5,1;3
240 IF RIO (8,0)<128 THEN 280
250 A2=A2+1 @ IF A2>4 THEM GOSUB
     460
```

```
260 IF A2=4 THEN 280
270 GOTO 240
280 WIO S.O;2
290 WIO S,1;120
300 WIO S,0;0
310 IF RIO (S,0)K1 THEM 310
320 A1=RIO (S,1)
330 IF RIO (S,0)#0 THEN GOSUB
   489
340 IF A1>192 THEN A1=A1-192
350 IF A1#53 THEN GOSUB 500
360 RETURN
370 DISP "STATUS TEST"
380 STATUS S,0 ; B1,B2,B3,B4,B5,
    35
390 IF
       B1#1 THEN GOSUB 540
       B2#0 THEN GOSUB 540
400 IF
410 IF
       B3#64 THEN GOSUB 540
       B4#0 THEN GOSUB 540
420 IF
430 IF B5#A1 THEN GOSUB 540
440 IF 86#160 THEN GOSUB 540
450 RETURN
460 PRINT "HANDSHAKE ERROR-PROBA
    BLE"; "PROCESSOR OR MLATOR FA
    ILURE"
470 RETURN
480 PRINT "XLATOR IB NOT CLEAR W
    HEN"; "EXPECTED-PROBABLE XLAT
    OR OR"; "PROCESSOR FAILURE"
490 RETURN
500 PRINT "SWITCHES DIDN'T READ
    AS EXPECTED DEFAULT"
510 A$=DTB$(A1)
520 PRINT "SWITCHES 2-7 READ AS
    "%A$E11,16J&"
                        EXPECTED
    110101"
530 RETURN
540 PRINT "STATUS ERROR"
550 PRINT "STS BYTES=";81;82;83;
    B4; B5; B6
560 RETURN
```

6. After the program is entered press (RUN). The printer should print:

82937A EXERCISER

#### The screen should display:

```
82937A EXERCISER
ENTER SELECT CODE
```

- 7. Respond by entering the select code the interface is set to. For example, if select code 7 is set, press and then ( ). If the wrong select code is entered, one or more error messages will appear on the screen after step 8 is performed. If this happens, press ( (RUN) and enter the select code again.
- 8. The screen should then display:

```
ENTER # OF TIMES TO RUN TEST
```

- 9. Enter the number of times you wish to run the short test. To run the test once, press 1 and then (END); to run the test ten times, press 1 0 and then (END), etc. Running the test several times may be useful if you suspect an intermittent failure.
- 10. The screen should then display:

```
CHECKING SWITCH SETTINGS AND HANDSHAKE
```

If this test passes, shortly thereafter the screen will display:

```
STATUS TEST
```

The test names are displayed on the screen the number of times you have specified for the test to run unless there is a failure. If a test fails, an error message is printed for that test. If the first test fails, the printer should print:

```
HANDSHAKE ERROR-PROBABLE
XLATOR OR PROCESSOR FAILURE
```

# OR

XLATOR IB NOT CLEAR WHEN EXPECTED-PROBABLE XLATOR OR PROCESSOR FAILURE

If the factory settings of switch segments 2 through 7 have been changed, you can always expect the printer to print:

```
SWITCHES DIDN'T READ AS EXPECTED
DEFAULT
```

SWITCHES 2-7 READ AS

(This portion of the printout will be a series of 0's and/or 1's depending on how the HP-85 interprets the switch settings. The first 0 or 1 is for switch segment 2, the second is for switch segment 3, etc. Switch segment 1 and 8 through 10 are not read.)
(These are the factory settings.)

-EXPECTED 110101

If the above is printed, it does not necessarily mean that the switches are being read improperly. Except for switch segment 2, which must always be 1 to enable the HP-85 as System Controller, the switches may be set to any combination. This feature permits you to set the switches for any talk/listen address given in Figure 2-3 and then verify the switches are being read properly for that address.

If the status test fails, the printer will print:

STATUS ERROR STS BYTES =

(This portion of the printout will be a series of numbers indicating which bits are set in status registers SR0 through SR5. SR6 is not read. The first number is for SR0, the second for SR1, etc. These status registers are shown on page 42.)

An example of a proper status byte would be:

The only number that may vary in a proper status byte is the one indicating the bits set in SR4. This is shown as 53 in the above status byte and is discussed in more detail in the following discussion.

If a status error is printed, you can identify which bits of a register are set by decoding the decimal number printed into its binary equivalent. Then refer to the status registers on page 42. The status register bits are shown with bit 0 being the least significant and bit 7 the most significant. The decimal values of the bits are as follows:

| SR Bit | Decimal<br>Equivalent |
|--------|-----------------------|
| 0      | 1                     |
| 1      | 2                     |
| 2      | 4                     |
| 3      | 8                     |
| 4      | 16                    |
| 5      | 32                    |
| 6      | 64                    |
| 7      | 128                   |

The numbers of the proper status byte can therefore be interpreted as follows:

- The first number, 1, indicates that bit 0 in SR0 is set to 1 and all others are 0.
- The second number, 0, indicates that all bits of SR1 are 0.
- The third number, 64, indicates that bit 6 of SR2 is set to 1 and all others are 0.
- The fourth number, 0, indicates that all bits of SR3 are 0.
- The fifth number, 53, indicates that bits 5, 4, 2 and 1 of SR4 are set to 1 and all others are 0.
- The sixth number, 160, indicates that bits 7 and 5 of SR5 are set to 1 and all others are 0.

Now, let us examine the fifth number, 53, which is the only number that may vary in a proper status byte. This number reflects the contents of SR4, the address register. This register should always coincide with how switch segments 2 through 7 are set, which was discussed earlier in this section. The number 53 reflects that the system controller switch and the talk/listen address switches are all in the factory preset positions. The smallest number that should ever appear in this position while running the test is 32, corresponding to the system controller switch being set to 1 and the talk/listen address switches set for address 0. The largest number that should ever appear in the fifth position is 62, corresponding to the system controller switch being set to 1 and the talk/listen address switches set for address 30.

11. After all the tests are run, the printer and screen should display:

#### Section 3

# **Theory of Operation**

# Introduction

This section contains a description of the interface circuit operations. This includes a detailed block diagram description of the Translator IC and a schematic diagram description of various interface components and signal lines. Although this information is provided, component level repair is not recommended due to the microcomputer based organization of the interface.

If the interface appears to be malfunctioning, it is recommended that you contact your nearest HP sales and service office for assistance; office locations are listed after the schematic diagram.



# **Translator IC Description**

The interface uses an 8049 microcomputer ( $\mu$ C) which requires the +5V TTL logic level. The microprocessor in the HP-85 uses a +6V logic level. A special IC, known as a Translator, permits communication between the two devices by providing level translation. The +5V and +6V power supplies and two +12V clock signals ( $\Phi$ I and  $\Phi$ 2) required by the Translator are located on the HP-85 mainframe. They are brought out to the interface via the I/O backplane when the interface is inserted into one of the four I/O slots.

The Translator supports the following operations:

- Handshaking of data and command information from the HP-85 to the  $\mu$ C.
- Handshaking of data from the  $\mu$ C to the HP-85.
- Interrupts issued to the HP-85 by the  $\mu$ C.
- Interrupts issued to the  $\mu$ C by the HP-85.
- Fast handshake operation where the Translator halts the HP-85 with each data byte transfer to synchronize the flow of data.

It may be helpful to refer to the block diagram of the Translator IC (Figure 3-1) and the interface schematic diagram (Figure 3-9) while reading the theory discussed in this section.

# **Select Codes**

Interfaces are memory mapped. When the HP-85 addresses an interface, it provides an address over the address and data bus (B0X - B7X). The Translator demultiplexes the address and then compares address bits (A1, A2, A3) with select code bits (SC0, SC1, SC2). If they match, the interface is addressed. When addressed, another bit (A0) is sent out by the Translator's Address Demultiplexer. If A0 is low, the HP-85 writes to the control register (CR) and reads the status register (SR). When A0 is high, the HP-85 writes to the output buffer (OB) and reads the input buffer (IB). These four registers are discussed next.





Figure 3-1. Translator IC Block Diagram

## Translator I/O Registers

The HP-85 sends data to the  $\mu$ C via the output buffer register (OB) and defines that data by setting appropriate bits in the control register (CR). Both registers are physically located within the Translator IC. The OB is write-only by the HP-85 and read-only by the  $\mu$ C. Except for bit 0 and bit 7, the CR is also write-only by the HP-85 and read-only by the  $\mu$ C. Different status bits are read by the  $\mu$ C for bit 0 and bit 7 of the CR than those written as bits 0 and 7 by the HP-85. This is illustrated in Figure 3-2.



Figure 3-2. CR Bit Assignments

| CINT  | Interrupt. This bit is routed to the T1 input of the $\mu$ C which is used to interrupt. |
|-------|------------------------------------------------------------------------------------------|
| COM   | Command.                                                                                 |
| CED   | End Data. Used by HP-85 to terminate a data transfer to the $\mu$ C.                     |
| RESET | Resets the $\mu$ C. This bit is routed to the reset input of the $\mu$ C.                |
| IBF   | Input Buffer Full.                                                                       |
| OBF   | Output Buffer Full.                                                                      |

Two other registers within the Translator are used when the HP-85 receives data from the  $\mu$ C. These registers are the input buffer register (IB) used to handle the data and the status register (SR) which contains status bits to implement communication protocol. The IB is write-only by the  $\mu$ C and read-only by the HP-85. Except for bit 0 and bit 7, the SR is also write-only by the  $\mu$ C and read-only by HP-85. Different status bits are read for bits 0 and 7 by the HP-85 than those written as bits 0 and 7 by the  $\mu$ C. This is illustrated in Figure 3-3.



Figure 3-3. SR Bit Assignments

SERVICE The  $\mu$ C sets this bit to initiate an interrupt to the HP-85.

BUSY Informs the HP-85 the state of the  $\mu$ C. When low, the  $\mu$ C

Informs the HP-85 the state of the  $\mu$ C. When low, the  $\mu$ C is monitoring OBF to determine when the next command or data byte is available from the HP-85. When OBF is set, the  $\mu$ C sets BUSY to 1, reads the OB and CR, performs the necessary operation then returns BUSY to low.

OBF

| PED   | Processor ( $\mu$ C) End Data. Set high by the $\mu$ C upon detection of a programmed termination sequence (byte count, end character or EOI). |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------|
| PACK  | Processor ( $\mu$ C) Interrupt Acknowledge. The $\mu$ C's interrupt service routine sets this bit after being interrupted by the HP-85.        |
| HLTEN | Used by the $\mu C$ to halt the HP-85 based on the status of OBF and IBF during fast handshake data transfers.                                 |
| IBF   | Input Buffer Full.                                                                                                                             |

Interrupts

The interface can interrupt the HP-85 for several reasons. For example, an interrupt may be generated when the interface detects the SRQ line being asserted from the HP-IB bus if the user has programmed the SRQ bit in the interrupt mask register. The interface interrupts the HP-85 as follows:

Output Buffer Full.

- The interface μC sets bit 0 (Service) true in the Translator status register. This causes the interrupt line, IRLX, to go low, interrupting the HP-85.
- 2. The HP-85 acknowledges the interrupt and obtains from the interface an interrupt vector. This tells the HP-85 that this is an I/O interrupt as opposed to an interrupt from the internal keyboard chip.
- 3. After the interrupt is acknowledged, IRLX is returned high and all other interfaces are locked out from interrupting until re-enabled by the HP-85.
- 4. The HP-85 then obtains the select code of the interrupting interface and processes the interrupt accordingly.
- 5. After the interrupting interface is serviced, the other interfaces are re-enabled to interrupt.

Since the HP-85 can accommodate up to three interfaces, there must be a priority scheme if more than one requests service at the same time. This would most likely be a very rare occurrence. Essentially, the HP-85 handles interrupts on a first-come, first-served basis. However, if more than one interface is pulling the IRLX line before the HP-85 acknowledges the interrupt request, the interface that gets serviced first will be the one occupying the upper-most I/O slot.

Refer to the flow chart of Figure 3-4 as you read the following sequence that takes place when the HP-85 interrupts the  $\mu$ C on the interface.

The  $\mu$ C interrupt counter is preset to 255. The interrupt is initiated when the HP-85 pulls  $\overline{\text{CINT}}$  of the Translator (T1 of the  $\mu$ C) low. This increments the  $\mu$ C interrupt counter from 255 to 0 (an overflow), and starts the interrupt sequence. Before the  $\mu$ C acknowledges the interrupt, it reads the CR to check the IBF bit. If the IBF bit is set, it indicates the IB contains data. To prevent this data from being lost, the  $\mu$ C sets an input buffer restore flag. This will permit the IB to be restored after the interrupt is serviced.

The  $\mu$ C acknowledges the interrupt by setting the PACK bit in the SR. When PACK is set, the HP-85 reads the IB, which may or may not contain data, and discards it. The HP-85 then sets the COM (command) bit in the CR, writes an instruction into OB and returns  $\overline{\text{CINT}}$  high. When  $\overline{\text{CINT}}$  goes high, the  $\mu$ C accepts the instruction and performs the operation specified.

After the operation is performed, the HP-85 strobes  $\overline{\text{CINT}}$  again, which increments the  $\mu\text{C}$  interrupt counter from 0 to 1. When this occurs, the interrupt counter gets reset to 255 and the SR is restored. If the input buffer restore flag is set, the IB is also restored. The  $\mu\text{C}$  then returns from interrupt.

Notice in the above sequence that  $\overline{\text{CINT}}$  was strobed twice. The first time caused an overflow of the  $\mu C$  interrupt counter (from 255 to 0) which started the interrupt sequence. The second strobe incremented the interrupt counter from 0 to 1 which caused the  $\mu C$  to return from interrupt.



Figure 3-4. Interrupt Flow Chart

# HP-85 I/O Backplane Lines

The I/O lines in Table 3-1 appear at each of the four I/O slots on the HP-85. They connect to the interface when it is inserted into any of the slots. Figure 3-5 shows how the I/O slot connector pins are numbered. Each I/O slot is numbered in the same manner.

Table 3-1. HP-85 I/O Backplane Lines

|                                         | Pin            | <b>N</b>                                  | Direction HP-85 Interface |  |  |  |
|-----------------------------------------|----------------|-------------------------------------------|---------------------------|--|--|--|
| Line                                    | No.            | Meaning                                   | nr-03 interrace           |  |  |  |
| Ф21                                     | 1              | Non-Overlapping Clock (+12V) (not used)   | ->                        |  |  |  |
| Ф2                                      | 2              | Non-Overlapping Clock (+12V)              | ->                        |  |  |  |
| Ф1                                      | 3              | Non-Overlapping Clock (+12V)              | ->                        |  |  |  |
| Ф12                                     | 4              | Non-Overlapping Clock (+12V) (not used)   | ->                        |  |  |  |
| Vag                                     | 5              | +12V                                      | -                         |  |  |  |
| LMAX                                    | 6              | Load Memory Address                       | <b>→</b>                  |  |  |  |
| TRLX                                    | 7              | Interrupt Request                         | -                         |  |  |  |
| RDX                                     | 8              | Read                                      | -                         |  |  |  |
| RC                                      | 9              | Read Control                              | <b>←</b>                  |  |  |  |
| WRX                                     | 10             | Write                                     | -                         |  |  |  |
| Vcc                                     | 11             | +5V                                       | -                         |  |  |  |
| B4X                                     | 12             | I/O Line                                  | <b>←→</b>                 |  |  |  |
| B5X                                     | 13             | I/O Line                                  | <b>←→</b>                 |  |  |  |
| B6X                                     | 14             | I/O Line                                  | <b>←→</b>                 |  |  |  |
| B7X                                     | 15             | I/O Line                                  | <b>←→</b>                 |  |  |  |
|                                         | 16             | Open                                      |                           |  |  |  |
| PRIH                                    | 17             | Priority High                             | -                         |  |  |  |
| DIS                                     | 18             | Disable. +6V Signal Voltage. This is used |                           |  |  |  |
|                                         |                | to keep PRIH and PRIL from shorting to-   |                           |  |  |  |
|                                         |                | gether when an interface is plugged into  |                           |  |  |  |
|                                         |                | an I/O slot.                              |                           |  |  |  |
| SPKR                                    | 1 2345678970   | Speaker Output (not used)                 | -                         |  |  |  |
| *************************************** | 2              | Open                                      |                           |  |  |  |
| J                                       | 3              | Open                                      |                           |  |  |  |
| L. GND                                  | 4              | Logic Ground                              | <b>→</b>                  |  |  |  |
| L. GND                                  | 5              | Logic Ground                              | -                         |  |  |  |
| L. GND                                  | 6              | Logic Ground                              | -                         |  |  |  |
| HALTX                                   | 7              | Halt                                      | -                         |  |  |  |
| V <sub>BB</sub>                         | 8              | -5V                                       | ->                        |  |  |  |
| *******                                 | 9              | -12V (not used)                           | -                         |  |  |  |
| PWO                                     | 10             | Power On -                                |                           |  |  |  |
| Vcc                                     | 11             | +5V →                                     |                           |  |  |  |
| BOX                                     | 11<br>12<br>13 | I/O Line                                  |                           |  |  |  |
| B1X                                     | 13             | I/O Line ←→                               |                           |  |  |  |
| B2X                                     | 14             | I/O Line ←→                               |                           |  |  |  |
| B3X                                     | 15             | I/O Line                                  |                           |  |  |  |
| VDD                                     | 16             | +6V →                                     |                           |  |  |  |
|                                         | 17             | Open                                      |                           |  |  |  |
| PRIL                                    | 18             | Priority Low                              | -                         |  |  |  |



Figure 3-5. HP-85 I/O Slot Connector Pinout



### **HP-IB Bus Lines**

The standard HP-IB signal lines are described next. The function of each line is defined by IEEE Standard 488-1978.

Note: IEEE Standard 488-1978 specifies that the HP-IB bus use negative true logic which is often confusing or misunderstood. This explanation of negative true logic, as it applies to the HP-IB bus and interface, is given so that no misconceptions exist.

All HP-IB bus lines are shown on the schematic without bars over them. Thus, if a bus line is true, it will have a low voltage level. Positive true logic is used on the interface. In positive true logic a line whose mnemonic does not have a bar over it is true when it has a high voltage level. As an example, on the schematic bus line ATN is shown as IATN when it appears as an internal signal on the interface. Thus, the voltage level representing a true ATN on the HP-IB bus is the same as a true IATN on the interface.

### Data Lines (DIO1 - DIO8)

The data lines are used to communicate all data including input, output, program codes, status and control information between instruments connected to the bus. One character byte is sent at a time in a byte-serial, bit-parallel fashion. In most instruments, characters are based on the 8-bit ASCII representation. For instance, if the interface is connected to a printer, the 8-bits that represent one character are all sent at once in parallel. Then, the next character is sent and so on. Thus, the 8-bits (one byte) defining a character are all sent at once in parallel (bit-parallel) while each character is sent serially (byte-serial).

#### Control Lines (ATN, IFC, SRQ, EOI and REN)

The five control lines govern and define the information on the DIO lines.

ATN (Attention) is driven by the active controller. When high, the information on DIO1 through DIO8 is interpreted as data. When low the information is control or address information.

IFC (Interface Clear) is used only by the system controller to initialize the bus. When IFC is held low for at least  $100\mu s$ , any talker or listener is stopped, the serial poll mode is disabled and control is returned to the system controller, regardless of the device that had control of the bus. When IFC is high, it has no effect on bus operations.

SRQ (Service Request) is pulled low by a device when it wants the attention of the controller. SRQ may be driven low at any time except when IFC is low.

EOI (End or Identify) may be used to indicate the end of a string of characters. For example, if ATN is high to indicate the information on DIO1 through DIO8 is data, the talker may indicate the end of its data transmission by driving EOI low when it places the last byte on the data lines.

REN (Remote Enable) is driven by the system controller and is one of the lines necessary for an instrument to operate under remote control. Only instruments capable of remote operation use REN and they monitor it at all times. Instruments that do not use REN terminate the line into a resistor load. The system controller may change the state of REN at any time.

#### Transfer Lines (NRFD, NDAC and DAV)

Three transfer (handshake) lines are used to execute the transfer of each byte of information on the data lines. They allow asynchronous data transfer without timing restrictions being placed on any instrument connected to the bus. The transfer speed of each data byte is determined by the speed at which the slowest instrument is capable of sending or receiving data.

NRFD (Not Ready For Data) is high to indicate that all listeners are ready to accept information on the DIO lines. When NRFD is low, at least one listener is not ready for data.

NDAC (Not Data Accepted) is high to indicate that all listeners have accepted the information on the DIO lines. When NDAC is low, at least one listener has not accepted the data.

DAV (Data Valid) is low to indicate the information on the DIO lines is valid for the listener(s). When DAV is high, the information on the DIO lines is not valid.

#### **Data Transfer**

Transfer of data on the bus is asynchronous. That is, there are no restrictions placed on the data rates of instruments connected to the bus. The slowest instrument involved in a data transfer on the bus determines the rate of data transfer. As previously mentioned, transfer is under the control of three lines: DAV, NRFD and NDAC. The talker controls the data lines and DAV; the listener(s) controls NRFD and NDAC.

The transfer of a byte of data is initiated by all listeners setting NRFD high, indicating they are ready for data. When the talker recognizes NRFD is high it places data on the lines and validates the data by placing DAV low. The listener(s) senses that DAV is low, accepts the data, then notes the acceptance by setting NDAC high. Notice that the assertive, or action state, of NRFD and NDAC is high. Because all instruments on the bus have their corresponding lines connected together, all listeners must have NRFD and NDAC high before the respective line is high. This is because a low state overrides a high. Thus, a slow listener on the bus that does not accept data and thereby assert NRFD and NDAC as readily as other listeners will slow the rate of data transfer.

The timing diagram in Figure 3-6 shows the relationship of these signal lines during a data byte transfer. At to NRFD is set high to indicate all listeners are ready to accept data. At to the talker places data on the lines and indicates the validity of the data at to by placing DAV low. At some interval between to and to a listener may place NRFD low but it must do so before, or at the same time that NDAC is set high. The talker may return DAV high after it detects NDAC is high, which is shown at to. A listener may set NDAC low (shown between to and to) but, it must do so before NRFD is set high at to. When NRFD goes high at to, a new cycle begins equivalent to to.



Figure 3-6. Data Transfer Timing Diagram

### **Polling**

Polling is a special bus activity that permits a controller to determine the operating status of other devices. These two processes, serial poll and parallel poll, are an intricate part of the interrupt protocol. However, because software can define whether a serial or parallel poll (or both) is implemented, they are discussed as separate topics to simplify the explanation.

### **Serial Poll**

A serial poll permits the controller active device to obtain a status byte from any bus device that supports the serial poll function. When the controller active device detects that a service request exists (SRQ line is pulled), it may serially poll the bus devices expected to have requested service. When a device is polled, it always returns its status byte. Bit 7 of the status byte will be set to 1 if the device requested service or it will be 0 if it did not. The remainder of the bits in the status byte can be used to indicate the reason for the service request and are totally device dependent.

The programmer has two means of detecting when SRQ is pulled:

- Perform a STATUS read of register SR2 to see if the SRQ bit (bit 5) is set;
- Enable an End-of-Line interrupt when SRQ is pulled.

The bus might have only one bus device capable of requesting service and perhaps for only one purpose. In this case, a serial poll may not be needed. However, if a single device can pull SRQ for various reasons or, if more than one bus device is capable of pulling SRQ, then a serial poll can be used to determine which device(s) requested service and why.

When the HP-85 is controller active and initiates a serial poll, the program specifies the select code and the address of the device to be polled. The 82937A interface then sends the following sequence over the bus:

- 1. ATN is set true.
- 2. UNL (Unlisten) command is sent to the device.
- 3. Interface sends its own listen address and the peripheral talk address commands.
- 4. SPE (Serial Poll Enable) is sent over the bus, followed by ATN going false. The device being polled then sends its status byte. If it was the only device requesting service, SRQ is removed. If it was not the only device pulling SRQ, or if it didn't request service, SRQ remains, indicating some other device requires service.
- 5. ATN is set true again followed by the SPD (Serial Poll Disable) command.
- 6. The UNT (Untalk) command is then sent over the bus causing the peripheral to cease being a talker.

Note in the above sequence that SRQ may or may not be removed when a device is polled. SRQ is removed if the device being polled is the one and only device requesting service. Therefore, the user's program must specify the order in which bus devices are polled and serviced.

If the HP-85 is not the controller active device, the user may allow it to request service with the REQUEST statement followed by a program dependent status byte. Bit 7 of this status byte maps directly to SRQ on the bus. The HP-85 provides this status byte when it is serially polled by the controller active device. If it was requesting service, bit 7 will be set to 1; otherwise, it will be 0. The HP-85 will remove SRQ when it sends its status byte if it was the one and only bus device requesting service. However, if SRQ is removed, bit 7 remains set until changed by the program.

### Parallel Poli

In a parallel poll each bus device is assigned one of the DIO lines for identification purposes. This is configured within each bus device. The parallel poll jumper on the interface is used to assign one of the DIO lines for identification of the interface if it is to respond to parallel polls.

A parallel poll can be much faster than a serial poll because the controller reads DIO1 through DIO8 all at once to determine which device(s) requested service.

## Switch Buffer (U4)

The switch buffer is a single integrated circuit that isolates switch lines A0 through A4 and SC from the interface address data bus. These lines were discussed in Section 2.

The outputs of U4 connect to the address-data bus and the external control latch (U3). Unless it is enabled, these outputs remain in a high impedance state. When it is enabled via inputs DIS1 and DIS2, the switch settings are reflected on the outputs and therefore appear on D0 through D5 of the address-data bus and the inputs to the external control latch. Thus, the switch buffer is enabled only during initialization or when the 8049  $\mu$ C is reset to prevent it from interfering with other operations. Once the status of the switches is read by the  $\mu$ C it is not necessary to do so again unless the  $\mu$ C is reset.

To read the switch buffer, the  $\mu$ C sends an address to the Translator read/write logic via the address-data bus and latches it with the address latch enable (ALE) signal. The Translator responds by placing  $\overline{ADR3}$  low. The  $\mu$ C then places  $\overline{RD}$  low. During the period when both these signals are low, the switch buffer is enabled allowing the switch settings to be reflected on D0 through D5 of the address-data bus to be read by the  $\mu$ C.

## External Control Latch (U3)

This latch is clocked to accept the information on the address-data bus lines (D0 - D5). This occurs when  $\overline{WR}$  is low and the  $\mu C$  writes an address to the Translator that causes  $\overline{ADR3}$  to go low. This latch is cleared on initialization or when the  $\mu C$  is reset.

The output lines of this latch serve a variety of functions and are discussed separately.

| Output  | Function                                                                                                                                                                                          |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN NDAC | The IEEE Standard 488-1978 specifies that when ATN goes true, NDAC must go false within 200 ns. This helps ensure that a transfer will proceed in an orderly fashion. The EN NDAC output is gated |
|         | with IATN to provide a hardware implementation to meet this specification.                                                                                                                        |

EN ATN INT

This line is gated with the IATN line to the interrupt (INT) input of

the  $\mu$ C. When EN ATN INT is set and a peripheral device asserts

ATN, the  $\mu$ C recognizes an interrupt request.

EN REN INT

This line is gated with the IREN line to the interrupt (INT) input of the

 $\mu$ C. When EN REN INT is true and a peripheral device asserts REN,

the  $\mu$ C recognizes an interrupt request.

EN IFC INT

This is gated with the IIFC line to the interrupt (INT) input of the  $\mu$ C.

When EN IFC INT is set and a peripheral device assert IFC, the  $\mu$ C

recognizes an interrupt request.

TALKER ACTIVE (TA)

When TA and IATN are both true it enables the bi-directional buffers

connected to the HP-IB bus (DIO1 through DIO8) in a direction

which permits the  $\mu$ C to output information to the bus.

CONTROLLER ACTIVE (CA)\* When this line and IATN are both set the  $\mu$ C is allowed to output

information to the HP-IB bus in the same manner described above. Also, the controller can only source commands when ATN is true. The CA line is also used to enable the buffers for the service request (SRQ) and attention (ATN) lines on the HP-IB bus. In the latter, the controller can only source commands when ATN is true; while

another talker can only source data when ATN is false.

## Bi-directional Bus Transceivers (U9, U10)

Two integrated circuits provide the bi-directional bus transceiver circuitry used to transmit or receive information between the HP-85 and other HP-IB bus devices. The send/receive pairs that connect to bus lines DIO1 through DIO8 are enabled so that all either send or receive bus information in the same direction simultaneously. The handshake and control lines for the bus are enabled as follows:

NRFD and NDAC

Two send/receive pairs are enabled to send or receive the state of

these bus lines in the same direction simultaneously.

DAV and EOI Two send/receive pairs are enabled to send or receive the state of

these bus lines in the same direction simultaneously.

ATN One send/receive pair is enabled by the CA line to permit ATN to be

asserted from the controller to other bus devices.

SRQ One send/receive pair is enabled by the CA line to permit SRQ to be

asserted over the HP-IB bus. If CA is high, the HP-85 monitors SRQ from the bus. If CA is low, the HP-85 pulls SRQ when it requests

service from another controller.

REN and IFC Two send/receive pairs are enabled to send or receive the state of

these bus lines in the same direction simultaneously.

<sup>\*</sup> CONTROLLER ACTIVE (CA) is synonymous with the term controller-in-charge which is referenced in IEEE Standard 488-1978.

## 8049 Microcomputer ( $\mu$ C)

Most of the activities carried out by the 8049  $\mu$ C have already been discussed in this section. This discussion will summarize these activities, give the pin assignment and provide register tables.

The  $\mu$ C is the intermediary between the HP-85 and the HP-IB bus. It implements interface protocol via its own self contained ROM. The  $\mu$ C responds to instructions from the host HP-85 or the bus, depending upon which bus device is assigned controller status. When the host HP-85 is system controller, the  $\mu$ C can recognize an interrupt from an HP-IB bus device, and, depending upon user programmed interrupt conditions, it may service the interrupt or it may in turn interrupt the HP-85.

There are two 8-bit I/O ports that connect the  $\mu$ C to the HP-IB bus. Port 1 connects to the handshake and control lines; port 2 connects to the data lines (DIO1 through DIO8). There are eight other bits (D0 through D7) which go to the address-data bus connecting the  $\mu$ C to the Translator.

The following table lists all the lines used on the 8049  $\mu$ C.

Table 3-2. 8049 Microcomputer Pin Assignment

|                                   | Pin                |                                                                                                                                                                                                                           |
|-----------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Designation                       | Number             | Function                                                                                                                                                                                                                  |
| Vss                               | 20                 | Circuit GND.                                                                                                                                                                                                              |
| VDD                               | 26                 | +5 <b>V</b> .                                                                                                                                                                                                             |
| Vcc                               | 40                 | +5 <b>V</b> .                                                                                                                                                                                                             |
| P10 - P17<br>(Port 1)             | 27 – 34            | 8-bit I/O port that connects to the control and handshake lines on the HP-IB bus.                                                                                                                                         |
| P20 - P27<br>(Port 2)             | 21 - 24<br>35 - 38 | 8-bit I/O port that connects to the data lines (DIO1 $-$ DIO8) on the HP-IB bus.                                                                                                                                          |
| D0 - D7<br>(Address-<br>Data Bus) | 12 – 19            | A bi-directional port that connects to the address-data bus from the Translator.                                                                                                                                          |
| ТО                                | 1                  | An input used to sample ATN. If ATN is true, the $\mu$ C remains in interrupt service routine and handshakes commands. If ATN is false, the $\mu$ C leaves the interrupt service routine and returns to the main program. |
| T1                                | 39                 | An input which initiates an interrupt of the $\mu$ C.                                                                                                                                                                     |
| INT                               | 6                  | Interrupt input. Initiates an interrupt to the HP-85 from the HP-IB bus if interrupt is enabled. Interrupt is disabled after a reset (active low.                                                                         |
| RD                                | 8                  | Read strobe. When low the $\mu$ C reads the address-data bus (D0 $-$ D7).                                                                                                                                                 |
| WR                                | 10                 | Write strobe. When low the $\mu C$ writes to the address-data bus (D0 - D7).                                                                                                                                              |
| RESET                             | 4                  | Reset. An active low strobe which is used to initialize the $\mu$ C.                                                                                                                                                      |
| ALE                               | 11                 | Address Latch Enable. The negative edge of ALE causes an address the $\mu$ C has placed on the address-data bus (D0 $-$ D7) to be latched into the Translator.                                                            |
| XTAL 1                            | 2                  | One side of crystal input for internal oscillator.                                                                                                                                                                        |
| XTAL 2                            | 3                  | Other side of crystal input.                                                                                                                                                                                              |
| PSEN                              | 9                  | Not used.                                                                                                                                                                                                                 |
| EA                                | 7                  | Circuit GND.                                                                                                                                                                                                              |
| <del>ss</del>                     | 5                  | Not used.                                                                                                                                                                                                                 |

Internal to the  $\mu$ C are seven 8-bit status registers and twelve 8-bit control registers. The status registers indicate the state of the  $\mu$ C at a given time. The control registers are written to when the state of the interface is to be changed. Register tables of the status and control registers are given in Figures 3-7 and 3-8. If a detailed description of these registers is desired, refer to the I/O ROM manual.

| Register | i                    | Register |                      |      |      |                  |        |                  |                                           |
|----------|----------------------|----------|----------------------|------|------|------------------|--------|------------------|-------------------------------------------|
| Number   | 7                    | 6        | 5                    | 4    | 3    | 2                | 1      | 0                | Function                                  |
| SRQ      | 0                    | 0        | 0                    | 0    | 0    | 0                | 0      | 1                | Interface<br>Identification               |
| SR1      | IFC                  | LA       | CA                   | TA   | SRQ  | DCL<br>or<br>SDC | GET    | scg              | Interrupt<br>Cause                        |
| SR2      | IFC                  | REN      | SRQ                  | ATN  | EOI  | DAV              | NDAC   | NRFD             | HP-IB Control<br>Lines                    |
| SR3      | DIO8                 | DIO7     | DIO6                 | DIO5 | DIO4 | DIO3             | DIO2   | DIO1             | HP-IB Data<br>Lines                       |
| SR4      | 0                    | 0        | System<br>Controller | A4   | А3   | A2               | A1     | Α0               | HP-IB Address<br>and System<br>Controller |
| SR5      | System<br>Controller | LA       | CA                   | TA   | SPE  | Parity<br>Error  | Remote | Local<br>Lockout | State Register                            |
| SR6      | 0                    | 0        | 0                    | SC5  | SC4  | SC3              | SC2    | SC1              | Secondary<br>Commands                     |

Figure 3-7.  $\mu$ C Status Registers

#### CAUTION

Do not write to Control Registers 0 through 3 unless you have an I/O ROM and you are completely familiar with the function of these registers. In particular, Control Registers 2 and 3 provide direct access to the HP-IB control and data lines. They must be used with care, and used only by persons aware of HP-IB protocols! It is possible to cause a bus malfunction or device damage by improper use of these registers.

| Register | ĺ             |            | Register   |            |               |                |                 |                |                     |
|----------|---------------|------------|------------|------------|---------------|----------------|-----------------|----------------|---------------------|
| Number   | 7             | 6          | 5          | 4          | 3             | 2              | 1               | 0              | Function            |
| CR0      | x             | Х          | х          | х          | Odd<br>Parity | Even<br>Parity | One<br>Parity   | Zero<br>Parity | Parity Control      |
| CR1      | IFC<br>Mask   | LA<br>Mask | CA<br>Mask | TA<br>Mask | SRQ<br>Mask   | Clear<br>Mask  | Trigger<br>Mask | SCG<br>Mask    | Interrupt Mask      |
| CR2      | X             | REN        | SRQ        | ATN        | EOI           | DAV            | DAC             | RFD            | HP-IB Control Lines |
| CR3      | DIO8          | DIO7       | DIO6       | DIO5       | DIO4          | DIO3           | DIO2            | DIO1           | HP-IB Data Lines    |
| CR16     | EOI<br>Enable | ×          | ×          | ×          | ×             | EOL2           | EOL1            | EOL0           | EOL Control         |
| CR17     |               |            |            | Defau      | ilt = CR      |                |                 |                | Character #1        |
| CR18     |               |            | TET TOTAL  | Defa       | Default = LF  |                |                 |                | Character #2        |
| CR19     |               |            |            |            |               |                |                 |                | Character #3        |
| CR20     |               |            |            |            |               |                |                 |                | Character #4        |
| CR21     |               |            |            |            |               |                |                 |                | Character #5        |
| CR22     |               |            |            |            |               |                |                 |                | Character #6        |
| CR23     |               |            |            |            |               |                |                 |                | Character #7        |

Figure 3-8.  $\mu$ C Control Registers

Table 3-3. Replaceable Parts List

| Reference<br>Designator              | HP<br>Part No.                                                                                           | τα                              | Description                                                                                                                                                                             |
|--------------------------------------|----------------------------------------------------------------------------------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1<br>C1, C2<br>C3-C13<br>C14<br>C15 | 82937-60901<br>0180-0228<br>0160-0576<br>0160-4767<br>0160-0576                                          | 1<br>2<br>12<br>1<br>0          | PC Assembly<br>C-F: 22μF, 15V<br>C-F: 0.1μF, 50V<br>C-F: 20pF, 200V<br>C-F: 0.1μF, 50V                                                                                                  |
| J1<br>MP1<br>Q1<br>R1<br>R2, R3      | 1251-5266<br>0340-0883<br>1854-0019<br>0683-1035<br>0683-2225                                            | 1<br>1<br>1<br>1<br>2           | Connector: 24 Pin<br>Transistor Insulator<br>Transistor: NPN, Si<br>R-F: 10kΩ, 5%, .25W<br>R-F: 2.2kΩ, 5%, .25W                                                                         |
| R4<br>R5, R6<br>R7<br>S1<br>U1       | 0683-1025<br>1810-0278<br>1810-0367<br>3101-0491<br>1MB5-0101                                            | 1<br>2<br>1<br>1                | R-F: $1k\Omega$ , $5\%$ , $.25W$<br>Resistor Network: $3.3k\Omega$ , $2\%$ , $1.25W$<br>Resistor Network: $4.7k\Omega$ , $2\%$ , $1.25W$<br>Switch: $10$ Segment SPDT<br>IC: Translator |
| U2<br>U3<br>U4<br>U5<br>U6           | 1820-2437<br>1820-1466<br>1820-1402<br>1820-1198<br>1820-1416                                            | 1<br>1<br>1<br>1                | IC: 8049 Microcomputer IC: 74C174, Hex D Flip-Flop IC: 80C95, Hex Buffer IC: 74LS03, Quad 2-Input NAND IC: 74LS14, Hex Schmitt Trigger Inverter                                         |
| U7<br>U8<br>U9, U10<br>U11<br>W1     | 1820-1197<br>1820-1144<br>1820-2424<br>1820-1112<br>8150-3773                                            | 1<br>1<br>2<br>1                | IC: 74LS00, Quad 2-Input NAND IC: 74LS02, Quad 2-Input NOR IC: MC3447, Bi-directional Bus Transceivers IC: 74LS74, Quad D Flip-Flop Wire Jumper                                         |
| Y1                                   | 0410-1222<br>82937-60902<br>82937-60004<br>0590-0199<br>1400-1063<br>1400-1064<br>2200-0143<br>0363-0174 | 1<br>1<br>1<br>2<br>1<br>1<br>6 | 11 MHz Crystal Case Interface Cable Hex Nut with Lock Washer Top Cable Clamp Bottom Cable Clamp Screws: 4-40 Machine Ground Contact                                                     |













Figure 3-9. Schematic Diagram



1000 N.E. Circle Blvd., Corvallis, OR 97330

82937-90007 Rev. B 10/80

Printed in U.S.A.