## PROT: SMPU\_PC: cm0plus



### Description:

- This example uses SMPUs to verify the functionality of the PC (Protection context). The CM0+ tries to access the prohibited memory area, and the CM4 catches the details of violation by fault reporting system.
  - Setting MSx\_CTL (in SMPU) to allow the PC bits of the PROT\_MPU register to be changed to "6"
  - Setting the PC bits of the PROT MPU register of the CM0+ to "6"
  - Setting SMPU STRUCTURE2 so that only masters who have "6" as PC value can access the area (1).
  - Setting SMPU STRUCTURE3 so that only masters who have "5" as PC value can access the area (2).
  - Accessing the area (1) to confirm the CM0+ can access the area.
  - Accessing the area (2) to confirm the CM0+ can't access the area and causes HardFault.
  - The CM4 was notified of the violation details by the fault reporting system.

### Target Device:

Traveo-II CYT2Bx devices

#### > CPU Board:

CYTVII-B-E-1M-176-CPU Rev. C Board

# PROT: SMPU\_PC: cm0plus



## Dependency:

- > Expectation:
  - CM0+ core gets into a hard fault handler.
  - CM4 blinks an LED continuously in its fault report handler.

# PROT: SMPU\_PC: cm0plus





# Legend:

- Red block for power, debug (Mandatory)
- Yellow block for the example specific connections