1) Design and simulate BCD to Excess 3 converter using Verilog programming.



```
module BCEtoE3(a,b,c,d,w,x,y,z);
input a,b,c,d;
output w,x,y,z;
assign w = (a | (b & c) | (b & d));
assign x = (((~b) & c) | ((~b) & d) | (b & (~c) & (~d)));
assign y = ((c & d) | ((~c) & (~d)));
assign z = ~d;
endmodule
```

| В | CD( | 842 | 1) |   | Exce | ess-3 |   |
|---|-----|-----|----|---|------|-------|---|
| A | В   | С   | D  | w | Х    | у     | z |
| 0 | 0   | 0   | 0  | 0 | 0    | 1     | 1 |
| 0 | 0   | 0   | 1  | 0 | 1    | 0     | 0 |
| 0 | 0   | 1   | 0  | 0 | 1    | 0     | 1 |
| 0 | 0   | 1   | 1  | 0 | 1    | 1     | 0 |
| 0 | 1   | 0   | 0  | 0 | 1    | 1     | 1 |
| 0 | 1   | 0   | 1  | 1 | 0    | 0     | 0 |
| 0 | 1   | 1   | 0  | 1 | 0    | 0     | 1 |
| 0 | 1   | 1   | 1  | 1 | 0    | 1     | 0 |
| 1 | 0   | 0   | 0  | 1 | 0    | 1     | 1 |
| 1 | 0   | 0   | 1  | 1 | 1    | 0     | 0 |
| 1 | 0   | 1   | 0  | X | X    | X     | X |
| 1 | 0   | 1   | 1  | X | X    | X     | X |
| 1 | 1   | 0   | 0  | X | X    | X     | X |
| 1 | 1   | 0   | 1  | X | Х    | Х     | X |
| 1 | 1   | 1   | 0  | X | X    | Х     | X |
| 1 | 1   | 1   | 1  | X | X    | Х     | X |

2) Design and simulate the Boolean function, F= X'Y'Z+X'YZ+XY' using Verilog programming.

```
module boolxyz(x,y,z,f);
input x,y,z;
output f;
assign f = (((~x) & (~y) &z) | ((~x) & (y) &z) | ((x) & (~y)));
endmodule
```

3) Design and simulate the Boolean function, F= B'D'+B'C'+A'C'D using Verilog programming.

```
module boolbd(a,b,c,d,f);
input a,b,c,d;
output f;
assign f = (((~b)&(~d))|((~b)&(~c))|((~a)&(~c)&(d)));
endmodule
```

4) Design and simulate the Boolean function, F= (A'+B'). (C'+D'). (B'+D) using Verilog programming.

```
module boolab(a,b,c,d,f);
input a,b,c,d;
output f;
assign f = (((~a) | (~b)) & ((~c) | (~d)) & ((~b) | (d)));
endmodule
```

5) Design an OR gate by using a NAND gate and simulate using Verilog programming.

We first compliment the inputs A and B.Using de morgan's law (A'B')' = A + B.

```
module or_nand(a,b,y);
input a,b;
output y;
wire p,q;
nand(p,a,a);
nand(q,b,b);
nand(y,p,q);
endmodule
```



#### 6) Design an AND gate by using a NOR gate and simulate using Verilog programming.

We first compliment the inputs A and B. Then we perform the NOR operation on these complemented inputs. We get (A'+B')'.





Using demorgan's law: (A'+B')' = A.B

```
module and_nor(a,b,y);
input a,b;
output y;
wire p,q;
nor(p,a,a);
nor(q,b,b);
nor(y,p,q);
endmodule
```

# Design an XOR gate by using a NAND gate and simulate using Verilog programming.

- 1. P = A nand B = (AB)'
- 2. Q = A nand (AB)' = (A(AB)')'
- 3. R = B nand (AB)' = (B(AB)')'
- 4. Y = (A(AB)')' nand (B(AB)')' = ((A(AB)')'. (B(AB)')')'



```
module xor_nand(a,b,y);
input a,b;
output y;
wire p,q,r;
nand(p,a,b);
nand(q,a,p);
nand(r,b,p);
nand(y,q,r);
endmodule
```

### 8) Design an XOR gate by using a NOR gate and simulate using Verilog programming.

- 1. P = A nor B = (A+B)'
- 2. Q = A nor (A+B)' = (A+(A+B)')'
- 3. R = B nor (A+B)' = (B+(A+B)')'
- 4. S = Q nor R = ((A+(A+B)')'+(B+(A+B)')')' = ((A'.B)+(A.B'))'
- 5. Y = S nor S = (A'.B)+(A.B')



```
module xor_nor(a,b,y);
input a,b;
output y;
wire p,q,r,s;
nor(p,a,b);
nor(q,a,p);
nor(r,b,p);
nor(s,q,r);
nor(y,s,s);
endmodule
```

# 9) Design a circuit to prove DeMorgan's first theorem and simulate using Verilog programming.



```
module demorgan_one(a,b,y_nand,y_or);
input a,b;
output y_nand,y_or;
nand(y_nand,a,b);
wire p,q;
not(p,a);
not(q,b);
or(y_or,p,q);
endmodule
```

10) Design a circuit to prove DeMorgan's second theorem and simulate using Verilog programming.



```
module demorgan_two(a,b,y_nor,y_and);
input a,b;
output y_nor,y_and;
nor(y_nor,a,b);
wire p,q;
not(p,a);
not(q,b);
and(y_and,p,q);
endmodule
```

11) Design a combinational circuit to perform addition of two bits and simulate using Verilog programming.



| INP | UTS | OUTPUTS   |             |  |  |
|-----|-----|-----------|-------------|--|--|
| а   | b   | Sum (a⊕b) | Carry (a.b) |  |  |
| 0   | 0   | 0         | 0           |  |  |
| 0   | 1   | 1         | 0           |  |  |
| 1   | 0   | 1         | 0           |  |  |
| 1   | 1   | 0         | 1           |  |  |

```
module HalfAdder(a,b,sum,carry);
input a,b;
output sum,carry;
xor(sum,a,b);
and(carry,a,b);
endmodule
```

12) Design a combinational circuit to perform addition of three bits and simulate using Verilog programming.



```
module FullAdder(a,b,c,sum,carry);
input a,b,c;
output sum,carry;
assign sum = ((a^b)^c);
assign carry = ((a&b) | (b&c) | (c&a));
endmodule
```

13) Design a combinational circuit to perform subtraction of two bits and simulate using Verilog programming.



```
module HalfSubtractor(A,B,Diff,Borrow);
input A,B;
output Diff,Borrow;
wire x;
xor (Diff, A,B);
not(x,A);
and(Borrow,x,B);
endmodule
```

14) Design a combinational circuit to perform subtraction of three bits and simulate using Verilog programming.



| Α | В | С | Difference (A⊕B⊕C) | Borrow = A'B+A'C+BC |  |  |
|---|---|---|--------------------|---------------------|--|--|
| 0 | 0 | 0 | 0                  | 0                   |  |  |
| 0 | 0 | 1 | 1                  | 1                   |  |  |
| 0 | 1 | 0 | 1                  | 1                   |  |  |
| 0 | 1 | 1 | 0                  | 1                   |  |  |
| 1 | 0 | 0 | 1                  | 0                   |  |  |
| 1 | 0 | 1 | 0                  | 0                   |  |  |
| 1 | 1 | 0 | 0                  | 0                   |  |  |
| 1 | 1 | 1 | 1                  | 1                   |  |  |

OUTPUTS

INPUTS

```
module FullSubtractor(A,B,C,Diff,Borrow);
input A,B,C;
output Diff,Borrow;
wire p;
assign Diff = ((A^B)^C);
not(p,A);
assign Borrow = ((p&B) | (p&C) | (B&C));
endmodule
```

15) Obtain the Boolean expression for F1, F2 and simulate the output using Verilog programming.



16) Obtain the Boolean expression for F, G and simulate the output using Verilog programming.



17) Design and simulate 4-bit parity generator using Verilog programming.



| 4- | bit receive | ed messag |   |                                   |
|----|-------------|-----------|---|-----------------------------------|
| A  | В           | C         | P | Parity error check C <sub>p</sub> |
| 0  | 0           | 0         | 0 | 0                                 |
| 0  | 0           | 0         | 1 | 1                                 |
| 0  | 0           | 1         | 0 | 1                                 |
| 0  | 0           | 1         | 1 | 0                                 |
| 0  | 1           | 0         | 0 | 1                                 |
| 0  | 1           | 0         | 1 | 0                                 |
| 0  | 1           | 1         | 0 | 0                                 |
| 0  | 1           | 1         | 1 | 1                                 |
| 1  | 0           | 0         | 0 | 1                                 |
| 1  | 0           | 0         | 1 | 0                                 |
| 1  | 0           | 1         | 0 | 0                                 |
| 1  | 0           | 1         | 1 | 1                                 |
| 1  | 1           | 0         | 0 | 0                                 |
| 1  | 1           | 0         | 1 | 1                                 |
| 1  | 1           | 1         | 0 | 1                                 |
| 1  | 1           | 1         | 1 | 0                                 |

```
module parity(x,y,z,p,c);
input x,y,z,p;
output c;
wire a,b;
xor(a,x,y);
xor(b,z,p);
xor(c,a,b);
endmodule
```

- 18) Implement the function  $F(A, B, C) = \sum m(1,3,5,6)$  by 4:1 multiplexer and simulate using Verilog programming.
- 19) Implement the function F (p, q, r, s) =  $\sum$ m (0,1,3,4,8,9,15) by 8:1 multiplexer and simulate using Verilog programming.

#### 20) Design a 1:4 De-multiplexer and simulate using Verilog programming.

| S1 | S0 | D | Y3 | Y2 | Y1 | Y0 | S1  S0          | Y0 = S1 S0 I |
|----|----|---|----|----|----|----|-----------------|--------------|
| 0  | 0  | 0 | 0  | 0  | 0  | 0  |                 |              |
| 0  | 0  | 1 | 0  | 0  | 0  | 1  | Din Din         |              |
| 0  | 1  | 0 | 0  | 0  | 0  | 0  | YO              | Y1 = S1 S0 [ |
| 0  | 1  | 1 | 0  | 0  | 1  | 0  | vi              |              |
| 1  | 0  | 0 | 0  | 0  | 0  | 0  | ELECTRONICS HUB | Y2 = S1 S0 I |
| 1  | 0  | 1 | 0  | 1  | 0  | 0  | Y2              | 12 31 30 1   |
| 1  | 1  | 0 | 0  | 0  | 0  | 0  | Y3              |              |
| 1  | 1  | 1 | 1  | 0  | 0  | 0  | <u>E</u>        | Y3 = S1 S0 [ |

```
module demux(I,S0,S1,Y0,Y1,Y2,Y3);
input I,S0,S1;
output Y0,Y1,Y2,Y3;
wire S0C,S1C;
not(S0C,S0);
not(S1C,S1);
and(Y0,I,S0C,S1C);
and(Y1,I,S0C,S1);
and(Y2,I,S0,S1C);
and(Y3,I,S0,S1);
endmodule
```

#### 21) Design a 1:8 De-multiplexers and simulate using Verilog programming.



```
module demul eight (D, S0, S1, S2, Y0, Y1, Y2, Y3, Y4, Y5, Y6, Y7);
input D,S0,S1,S2;
output Y0, Y1, Y2, Y3, Y4, Y5, Y6, Y7;
wire SOC, S1C, S2C;
not(SOC, SO);
not(S1C,S1);
not(S2C,S2);
and(Y0,I,S2C,S1C,S0C);
and(Y1, I, S2C, S1C, S0);
and(Y2, I, S2C, S1, S0C);
and (Y3, I, S2C, S1, S0);
and(Y4, I, S2, S1C, S0C);
and(Y5, I, S2, S1C, S0);
and(Y6, I, S2, S1, S0C);
and(Y7, I, S2, S1, S0);
endmodule
```

#### 22) Design an 8:3 Decoder and simulate using Verilog programming.

| Enable |                | INPUTS         |                |                       | Outputs               |                       |                |                       |                |    |    |
|--------|----------------|----------------|----------------|-----------------------|-----------------------|-----------------------|----------------|-----------------------|----------------|----|----|
| E      | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | <b>Y</b> <sub>7</sub> | <b>Y</b> <sub>6</sub> | <b>Y</b> <sub>5</sub> | Y <sub>4</sub> | <b>Y</b> <sub>3</sub> | Y <sub>2</sub> | Yı | Yo |
| 0      | х              | х              | х              | 0                     | 0                     | 0                     | 0              | 0                     | 0              | 0  | 0  |
| 1      | 0              | 0              | 0              | 0                     | 0                     | 0                     | 0              | 0                     | 0              | 0  | 1  |
| 1      | 0              | 0              | 1              | 0                     | 0                     | 0                     | 0              | 0                     | 0              | 1  | 0  |
| 1      | 0              | 1              | 0              | 0                     | 0                     | 0                     | 0              | 0                     | 1              | 0  | 0  |
| 1      | 0              | 1              | 1              | 0                     | 0                     | 0                     | 0              | 1                     | 0              | 0  | 0  |
| 1      | 1              | 0              | 0              | 0                     | 0                     | 0                     | 1              | 0                     | 0              | 0  | 0  |
| 1      | 1              | 0              | 1              | 0                     | 0                     | 1                     | 0              | 0                     | 0              | 0  | 0  |
| 1      | 1              | 1              | 0              | 0                     | 1                     | 0                     | 0              | 0                     | 0              | 0  | 0  |
| 1      | 1              | 1              | 1              | 1                     | 0                     | 0                     | 0              | 0                     | 0              | 0  | 0  |





```
module decode(a,b,c,d0,d1,d2,d3,d4,d5,d6,d7);
input a,b,c;
output d0,d1,d2,d3,d4,d5,d6,d7;
assign d0 = (~a&~b&~c);
assign d1 = (~a&~b&c);
assign d2 = (~a&b&~c);
assign d3 = (~a&b&c);
assign d4 = (a&~b&~c);
assign d5 = (a&~b&c);
assign d6 = (a&b&~c);
assign d7 = (a&b&c);
```

### 23) Design a 4:2 Decoder and simulate using Verilog programming.

| Enable | Inputs         |                | Outputs        |                |                |                       |  |
|--------|----------------|----------------|----------------|----------------|----------------|-----------------------|--|
| E      | A <sub>1</sub> | A <sub>0</sub> | Y <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | <b>Y</b> <sub>0</sub> |  |
| 0      | x              | x              | 0              | 0              | 0              | 0                     |  |
| 1      | 0              | 0              | 0              | 0              | 0              | 1                     |  |
| 1      | 0              | 1              | 0              | 0              | 1              | 0                     |  |
| 1      | 1              | 0              | 0              | 1              | 0              | 0                     |  |
| 1      | 1              | 1              | 1              | 0              | 0              | 0                     |  |



```
module decode(a,b,d0,d1,d2,d3);
input a,b;
output d0,d1,d2,d3;
assign d0 = (~a&~b);
assign d1 = (~a&b);
assign d2 = (a&~b);
assign d3 = (a&b);
```

### 24) Design a 2:4 Encoder and simulate using Verilog programming.

|    | INP | OUT | PUTS |    |    |
|----|-----|-----|------|----|----|
| Y3 | Y2  | Y1  | YO   | A1 | AO |
| 0  | 0   | 0   | 1    | 0  | 0  |
| 0  | 0   | 1   | 0    | 0  | 1  |
| 0  | 1   | 0   | 0    | 1  | 0  |
| 1  | 0   | 0   | 0    | 1  | 1  |

```
A1 = Y3 + Y2
A0 = Y3 + Y1
```



```
module encod(d0,d1,d2,d3,a,b);
input d0,d1,d2,d3;
output a,b;
or(a,d3,d2);
or(b,d3,d1);
endmodule
```

### 25) Design a 3:8 Encoder and simulate using Verilog programming.

|                       |                       | OUTPUTS               |                |                       |                |                |                |                |                |   |
|-----------------------|-----------------------|-----------------------|----------------|-----------------------|----------------|----------------|----------------|----------------|----------------|---|
| <b>Y</b> <sub>7</sub> | <b>Y</b> <sub>6</sub> | <b>Y</b> <sub>5</sub> | Y <sub>4</sub> | <b>Y</b> <sub>3</sub> | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> | A <sub>2</sub> | A <sub>1</sub> | A |
| 0                     | 0                     | 0                     | 0              | 0                     | 0              | 0              | 1              | 0              | 0              | 0 |
| 0                     | 0                     | 0                     | 0              | 0                     | 0              | 1              | 0              | 0              | 0              | 1 |
| 0                     | 0                     | 0                     | 0              | 0                     | 1              | 0              | 0              | 0              | 1              | 0 |
| 0                     | 0                     | 0                     | 0              | 1                     | 0              | 0              | 0              | 0              | 1              | 1 |
| 0                     | 0                     | 0                     | 1              | 0                     | 0              | 0              | 0              | 1              | 0              | 0 |
| 0                     | 0                     | 1                     | 0              | 0                     | 0              | 0              | 0              | 1              | 0              | 1 |
| 0                     | 1                     | 0                     | 0              | 0                     | 0              | 0              | 0              | 1              | 1              | 0 |
| 1                     | 0                     | 0                     | 0              | 0                     | 0              | 0              | 0              | 1              | 1              | 1 |



```
module encod(d0,d1,d2,d3,d4,d5,d6,d7,a,b,c);
input d0,d1,d2,d3,d4,d5,d6,d7;
output a,b,c;
or(a,d4,d5,d6,d7);
or(b,d2,d3,d6,d7);
or(c,d1,d3,d5,d7);
endmodule
```

# 26) Design a mod 5 counter and simulate using Verilog programming.

```
module sr(clock,up);
input clock;
output reg[0:3]up;
always @(posedge clock)
begin
up=up+1;
if(up==5)
up=0;
end
endmodule
```

# 27) Design a Decade counter and simulate using Verilog programming.

```
module sr(clock,up);
                                                                  A four-bit "up" counter
input clock;
                                                                                                          Q_3
output reg[0:3]up;
                                                              Vdd
                                                                              Vdd
                                                                                              Vdd
always @(posedge clock)
begin
up=up+1;
if (up==10)
                                                         Q
                                                                         ā
                                                                                                          \bar{\mathbf{Q}}
up=0;
                                               Κ
                                                                                         \overline{Q}
end
endmodule
```

# 28) Design a clocked flip flop for the given truth table and simulate using Verilog programming. - SR Flip Flop

| Inp | nput Output |   | put | State          |
|-----|-------------|---|-----|----------------|
| 0   | 0           | 1 | 1   | Invalid        |
| 0   | 1           | 0 | 1   | Q' is set as 1 |
| 1   | 0           | 1 | 0   | Q is set as 1  |
| 1   | 1           | 1 | 0   | No change      |

```
module sr(s,r,clock,q,qbar);
input s,r,clock;
output q,qbar;
wire x,y;
nand(x,s,clock);
nand(y,r,clock);
nand(q,x,qbar);
nand(qbar,y,q);
endmodule
```



# 29) Design a clocked flip flop for the given truth table and simulate using Verilog programming. – JK Flip Flop

| Inp | ut | Output |   | State          |
|-----|----|--------|---|----------------|
| 0   | 0  | 1      | 1 | No change      |
| 0   | 0  | 1      | 1 | No change      |
| 0   | 1  | 0      | 1 | Q' is set as 1 |
| 1   | 0  | 1      | 0 | Q is set as 1  |
| 1   | 1  | 1      | 0 | Toggle         |
| 1   | 1  | 0      | 1 | Toggle         |

```
module jkflp(J,K,Clock,Q,Qbar);
input J,Clock,K;
output Q,Qbar;
wire S,R;
nand (S,J,Clock,Qbar);
nand (R,K,Clock,Q);
nand (Q,S,Qbar);
nand (Qbar,R,Q);
endmodule
```



# 30) Design a clocked flip flop for the given truth table and simulate using Verilog programming. - D Flip Flop

| Clk | Input | Output |   | State          |
|-----|-------|--------|---|----------------|
| 0   | 0     | 1      | 1 | No change      |
| 0   | 1     | 1      | 1 | No change      |
| 1   | 0     | 0      | 1 | Q' is set as 1 |
| 1   | 1     | 1      | 0 | Q is set as 1  |

```
module dflp(D,Clock,Q,Qbar);
input D,Clock;
output Q,Qbar;
assign Dbar = ~D;
wire X,Y;
nand (X,D,Clock);
nand (Y,Dbar,Clock);
nand (Q,X,Qbar);
nand (Qbar,Y,Q);
endmodule
```



### 31) Design a clocked flip flop for the given truth table and simulate using Verilog programming. – T Flip Flop

| Clk | Input | Output |   | State      |
|-----|-------|--------|---|------------|
| 0   | 0     | 1      | 1 | No change  |
| 0   | 1     | 1      | 1 | No change  |
| 1   | 0     | 1      | 1 | No change  |
| 1   | 1     | 1      | 0 | Complement |

```
module tflp(T,Clock,Q,Qbar);
input T,Clock;
output Q,Qbar;
wire A,B;
nand (A,T,Clock,Qbar);
nand (B,T,Clock,Q);
nand (Q,A,Qbar);
nand (Qbar,B,Q);
endmodule
```

