# EE 8350 Advanced Verification Methodologies for VLSI Systems LAB 9

**OBJECTIVE:** To learn about SystemVerilog Assertions and their implementations.

# SystemVerilog Assertion

Often known as SVA, assertions are primarily used to help validate the behavior of a design.

In SystemVerilog there are two kinds of assertions: immediate (assert) and concurrent (assert property).

## **Immediate Assertions**

Immediate assertions are procedural statements and are mainly used in simulation. An assertion is basically a statement that something must be true, similar to the if statement. The difference is that an if statement does not assert that an expression is true, it simply checks that it is true.

#### **Concurrent Assertions**

There are properties of a design that must evaluate true globally, and not just during a particular instance in which a line of procedural code executes. Hence, SVA provides support for concurrent assertions, which may be checked outside the execution of a procedural block. That is, the checks are performed concurrently with all other procedural blocks in the verification environment. Concurrent assertions are easily identified by observing the presence of the SVA *property* keyword combined with the *assert* directive, as we will see in this lab.

## Implication operators

An implication refers to a situation where, in order for a behavior to occur, a preceding sequence must have occurred. This preceding sequence in this case is known as the **antecedent**. The succeeding behavior is known as the **consequent**. One way to express this symbolically is as follows:

antecedent |-> consequent;

If there is no match of the antecedent sequence expression, implication succeeds vacuously by returning true. If there is a match, for each successful match of the antecedent sequence expression, the consequent sequence expression is separately evaluated, beginning at the end point of the match.

There are two forms of implication: **overlapped implication** using the operator |->, and **non-overlapped implication** using operator the |=>.

For **overlapped implication** (/->), if there is a match in the antecedent sequence expression, then the first element of the consequent sequence expression is evaluated on the **same clock cycle**.

For **non-overlapped implication** (**|=>**), the first element of the **consequent sequence expression** is evaluated on the **next clock cycle**.

# Value change system functions:

| SI. No. | Function                    | Description                                                                                                                                                                                                               |
|---------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | \$rose(expr)                | This returns TRUE if the LSB of the expression changed to 1. Otherwise, it returns false.                                                                                                                                 |
| 2       | \$fell(expr)                | This returns TRUE if the LSB of the expression changed to 0. Otherwise, it returns false.                                                                                                                                 |
| 3       | \$stable(expr)              | This returns TRUE if the value of the expression did not change.                                                                                                                                                          |
| 4       | \$changed(expr)             | This returns TRUE if the value of the expression changed.                                                                                                                                                                 |
| 5       | \$sampled(expr)             | This returns the current sampled value of the specified expression. As assertions use sampled values, the use of \$sampled in assertions apart from the disable-statement and the action block is redundant.              |
| 6       | \$past(expr, no_clk_cycles) | This returns the sampled value of the specified expression that was present that number of cycles prior to the time of evaluation of \$past. The number of cycles must be one or greater, and it defaults to the value 1. |

In this lab, we will be writing the SystemVerilog Assertion for the switch module used in the previous lab.

**Step 1:** In **switch\_assertions.sv**, define the assertion property for checking the clock frequency

Define the assertion property with name clk\_freq

```
property clk_freq;
```

• Define a local variable to store the current time. Make this assertion trigger at positive edge of clock

```
time cur_time;
@(posedge clk)
```

• Compute the difference in the time between 2 consecutive positive edges of the clock using the non-overlapping operator. End the property.

```
(1, cur_time=$time) |=> (`PERIOD==$time-cur_time);
endproperty
```

• Assert the assertion property defined above and implement the pass/fail logs for a pass or failure of the assertion.

# Step 2: In switch\_assertions.sv, define PERIOD.

• This is the expected time period which is used to compare with the clock time period of the actual clock.

#### 'define PERIOD 10

It is a good practice to keep the assertion module in a separate SystemVerilog file. This module needs to be instantiated in the top module with the required port list.

#### **Step 3:** In **top.sv**, we need to instantiate the assertion module:

• Instantiate the switch\_assertion module. Make use of the switch\_input\_if and switch\_output\_if interfaces for the connections.

**Step 4:** Run the following commands on the command line to execute the simulation. Take a snapshot of the results displayed on the terminal. (The first ten assertion pass/fail logs should be sufficient.)

vcs -cm line+cond+fsm -Mupdate +v2k -sverilog -timescale=1ns/10ps +incdir+\$UVM\_HOME/src \$UVM\_HOME/src/uvm.sv \$UVM\_HOME/src/dpi/uvm\_dpi.cc - CFLAGS -DVCS top.sv switch\_input\_interface.sv switch\_output\_interface.sv switch.v switch\_assertions.sv -I compile.log -debug\_all

```
./simv -cm line+cond+fsm +UVM_TESTNAME=switch_test +ntb_random_seed=<your
student ID> +UVM_VERBOSITY=UVM_NONE

(Note: Enter your student ID for the random seed value.)
```

Step 5: In switch\_assertions.sv, modify the clock period so that the assertion fails.

• Modify the Period to 15, defined in Step 2:

```
`define PERIOD 15
```

**Step 6:** Run the simulation command and take a snapshot of the results. (The first ten assertion pass/fail logs should be sufficient.)

**Step 7:** In **switch\_assertions.sv**, do the following:

 Comment or disable the previous clock frequency assertion by commenting the code below:

```
'define ENABLE CLK FREQ CHECK
```

**Step 8:** In **switch\_assertions.sv**, define an assertion to check if **data\_out\_0** is disabled if ready\_out\_0 is LOW as defined in the functionality of the design under test.

Define the assertion property

```
property data_out_0_disable;
     disable iff (!ready_in | ready_out_0)
     @(posedge clk)
     data_out_0 == 0;
endproperty
```

• Assert the assertion property for data\_out\_0\_disable

Step 9: Run the simulation command and take a snapshot of the results.

**Step 10:** In **switch\_assertions.sv**, define an assertion to check if the proper ready\_out signal is asserted when port\_num changes.

 We first define the decoding logic which gives us the expected ready\_out signal when port\_num changes:

• Define the assertion property:

Assert the assertion property for ready\_out\_0\_check:

- Similarly, define assertion properties for ready\_out\_1, ready\_out\_2 and ready\_out\_3. Name them as ready\_out\_1\_check, ready\_out\_2\_check and ready\_out\_3\_check, respectively. Modify the ready\_out\_exp[<x>] and ready\_out\_
   x> to proper values in the assertion body.
- Assert the properties for the above 3 assertions. Name the properties as ap\_ready\_out\_1, ap\_ready\_out\_2, ap\_ready\_out\_3 respectively. Modify the

**ready\_out\_<x>\_check** to the proper value. Also modify the two display instructions for **ready\_out\_<x>\_check** to proper values.

**Step 11:** Run the simulation command and take a snapshot of the results.

## Questions:

- 1. Explain the difference between an Immediate and a concurrent assertion.
- 2. What is the difference between the two implication operators used in concurrent assertions?
- 3. In Step 9, you may observe a FAIL report for the **data\_out\_0\_disable assertion**. Is this an actual failure or not? What do you think the reason could be for this failure? (Hint: Look at the waveforms to debug this failure.)
- 4. Write an assertion to check if all ready\_out signals (ready\_out\_0 through ready\_out3) are LOW within 1 clk\_cycle after ready\_in goes LOW. Use the following base code for implementing the assertion. (Only the concurrent assertion expression is required for the report)

#### What is to be turned in?

A report (pdf file) consisting of the screenshot of the simulation results described in Steps 4, 6, 9 and 11, as well as the answers to the above four questions.

# References used in the preparation of this lab:

- 1. <a href="http://www.verificationguide.com">http://www.verificationguide.com</a>
- 2. <a href="https://www.edaplayground.com">https://www.edaplayground.com</a>
- 3. http://testbench.in
- 4. http://www.asic-world.com
- 5. https://verificationacademy.com
- 6. <a href="http://systemverilog.us/driving\_into\_wires.pdf">http://systemverilog.us/driving\_into\_wires.pdf</a>
- 7. <a href="http://www.eetimes.com/document.asp?doc\_id=1276112">http://www.eetimes.com/document.asp?doc\_id=1276112</a>
- 8. <a href="http://www.embedded.com/print/4004083">http://www.embedded.com/print/4004083</a>
- 9. <a href="https://colorlesscube.com/uvm-guide-for-beginners">https://colorlesscube.com/uvm-guide-for-beginners</a>
- 10. https://www.doulos.com
- 11. http://www.chipverify.com/uvm
- 12. <a href="https://vlsi.pro/system-verilog-assertions-sva-system-tasks-and-functions/">https://vlsi.pro/system-verilog-assertions-sva-system-tasks-and-functions/</a>
- 13. https://www.verificationguide.com/p/systemverilog-implication-operator.html
- 14. <a href="https://www.project-veripage.com/sva\_12.php">https://www.project-veripage.com/sva\_12.php</a>
- 15. https://link.springer.com/content/pdf/bbm%3A978-0-387-68398-0%2F1.pdf