

Clk N ccdread

## **PLATO** PLATO-OHB-PL-RS-0005 Issue 03D01 09.03.2017 Page 67/81

N-FEE user requirements document



↑ arrow on codread signals designates start of readout

| ID | Description                              | Min | Nom                                                                                                          | Max | Note                                                 |
|----|------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------------|
| t0 | 50 MHz cycletime = clk                   |     | 20 ns                                                                                                        |     |                                                      |
| t1 | N-AEU image cycle time<br>(programmable) |     | 1.25E9 clk<br>1.50E9 clk<br>1.75E9 clk<br>2.00E9 clk<br>2.25E9 clk<br>2.50E9 clk<br>2.75E9 clk<br>3.00E9 clk |     | 25 s<br>30 s<br>35 s<br>40 s<br>45 s<br>50 s<br>55 s |
| t2 | N-AEU single CCD readout period          |     | t1/4                                                                                                         |     |                                                      |
| t3 | CCD 1 start readout pulse width          |     | 2E7 clk                                                                                                      |     | 400 ms                                               |
| t4 | CCD 2 to 4 start readout pulse width     |     | 1E7 clk                                                                                                      |     | 200 ms                                               |

Figure 7-11: Synchronization Input Signal Timings related to CCD start

## Requirement: PLT-N-FEE-1121

The Synchronisation signal interfaces shall be compliant to the LVDS standard as specified in ANSI/TIA/EIA-644.

VV Method: A, R, T

**Derived from:** 

Derived from Justification: Engineering decision

Requirement: PLT-N-FEE-1562 Each LVDS interface (including the SpW) shall be compliant to:

• a Fault voltage emission range of 0 < V < 3.45 V

a Fault voltage tolerance range of -0.3 V < V < 3.45 V</li>

VV Method: **Derived from:** 

**Derived from Justification:** to avoid failure propagation

## Requirement: PLT-N-FEE-1563

[New]

[New]

The synchronisation signal interface shall not be damaged when the receiver side or the transmitter side is powered while the other side is not powered.

VV Method: **Derived from:** 

**Derived from Justification:** to avoid failure propagation