











ISO7820LL, ISO7821LL

SLLSET8A -MARCH 2016-REVISED AUGUST 2016

# ISO782xLL High-Performance, 8000-V<sub>PK</sub> Reinforced Isolated Dual-LVDS Buffer

#### **Features**

- Complies with TIA/EIA-644-A LVDS Standard
- Signaling Rate: Up to 100 Mbps
- Wide Supply Range: 2.25 V to 5.5 V
- Wide Temperature Range: -55°C to +125°C
- Low Power Consumption, per Channel at 100
  - Typical 9.3-mA (ISO7820LL)
  - Typical 9.5-mA (ISO7821LL)
- Low Propagation Delay: 17-ns Typical
- Industry leading CMTI (min): ±100 kV/μs
- Robust Electromagnetic Compatibility (EMC)
- System-Level ESD, EFT, and Surge Immunity
- Low Emissions
- Isolation Barrier Life: > 40 Years
- Wide Body and Extra-Wide Body SOIC-16 Package Options
- Isolation Surge Withstand Voltage 12800 V<sub>PK</sub>
- Safety-Related Certifications:
  - 8000-V<sub>PK</sub> Reinforced Isolation per DIN V VDE V 0884-10 (VDE V 0884-10):2006-12
  - 5700-V<sub>RMS</sub> Isolation for 1 minute per UL 1577
  - CSA Component Acceptance Notice 5A, IEC 60950-1 and IEC 60601-1 End Equipment Standards
  - TUV Certification per EN 61010-1 and EN 60950-1
  - GB4943.1-2011 CQC Certification
  - All Certifications are Planned

# **Applications**

- Motor Control
- Test and Measurement
- Industrial Automation
- Medical Equipment
- Communication Systems

# Description

The ISO782xLL family of devices is a highperformance, isolated dual-LVDS buffer with 8000-V<sub>PK</sub> isolation voltage. This device provides high electromagnetic immunity and low emissions at lowpower consumption, while isolating the LVDS bus signal. Each isolation channel has an LVDS receive and transmit buffer separated by silicon dioxide (SiO<sub>2</sub>) insulation barrier.

The ISO7820LL device has two forward-direction channels. The ISO7821LL device has one forward and one reverse-direction channel.

Through innovative design chip and techniques, the electromagnetic compatibility of the ISO782xLL family of devices has been significantly enhanced to ease system-level ESD, EFT, surge, and emission compliance.

The ISO782xLL family of devices is available in 16pin SOIC wide-body (DW) package and extra-wide body (DWW) packages.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)     |
|-------------|----------|---------------------|
| ISO7820LL   | DW (16)  | 10.30 mm × 7.50 mm  |
| ISO7821LL   | DWW (16) | 10.30 mm × 14.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



Copyright © 2016, Texas Instruments Incorporated

V<sub>CCI</sub> and GNDI are supply and ground connections respectively for the input channels.

V<sub>CCO</sub> and GNDO are supply and ground connections respectively for the output channels.



# **Table of Contents**

| 1 | Features 1                              | 8  | Detailed Description                               | 19    |
|---|-----------------------------------------|----|----------------------------------------------------|-------|
| 2 | Applications 1                          |    | 8.1 Overview                                       | 19    |
| 3 | Description 1                           |    | 8.2 Functional Block Diagram                       | 19    |
| 4 | Revision History2                       |    | 8.3 Feature Description                            | 19    |
| 5 | Pin Configuration and Functions3        |    | 8.4 Device Functional Modes                        | 20    |
| 6 | Specifications4                         | 9  | Application and Implementation                     | 21    |
| • | 6.1 Absolute Maximum Ratings            |    | 9.1 Application Information                        | 21    |
|   | 6.2 ESD Ratings                         |    | 9.2 Typical Application                            | 21    |
|   | 6.3 Recommended Operating Conditions    | 10 | Power Supply Recommendations                       | 25    |
|   | 6.4 Thermal Information                 | 11 | Layout                                             | 26    |
|   | 6.5 Power Ratings 5                     |    | 11.1 Layout Guidelines                             | 26    |
|   | 6.6 Insulation Specifications           |    | 11.2 Layout Example                                | 26    |
|   | 6.7 Safety-Related Certifications       | 12 | Device and Documentation Support                   | 27    |
|   | 6.8 Safety Limiting Values              |    | 12.1 Documentation Support                         | 27    |
|   | 6.9 DC Electrical Characteristics       |    | 12.2 Receiving Notification of Documentation Updat | es 27 |
|   | 6.10 DC Supply Current Characteristics9 |    | 12.3 Community Resources                           | 27    |
|   | 6.11 Switching Characteristics          |    | 12.4 Trademarks                                    | 27    |
|   | 6.12 Insulation Characteristics Curves  |    | 12.5 Electrostatic Discharge Caution               | 27    |
|   | 6.13 Typical Characteristics            |    | 12.6 Glossary                                      | 27    |
| 7 | Parameter Measurement Information 16    | 13 | Mechanical, Packaging, and Orderable Information   | 27    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Original (March 2016) to Revision A

Page



# 5 Pin Configuration and Functions

#### ISO7820LL DW and DWW Packages 16-Pin SOIC Top View



#### ISO7821LL DW and DWW Packages 16-Pin SOIC Top View



#### **Pin Functions**

| PIN              |           |           |   |                                                                                                                          |  |
|------------------|-----------|-----------|---|--------------------------------------------------------------------------------------------------------------------------|--|
| NAME             | ı         | NO.       |   | DESCRIPTION                                                                                                              |  |
| NAIVIE           | ISO7820LL | ISO7821LL |   |                                                                                                                          |  |
| EN1              | _         | 7         | I | Output enable 1. Output pins on side 1 are enabled when EN1 is high or open and in high impedance state when EN1 is low. |  |
| EN2              | 10        | 10        | I | Output enable 2. Output pins on side 2 are enabled when EN2 is high or open and in high impedance state when EN2 is low. |  |
| GND1             | 2         | 2         |   | Cround connection for V                                                                                                  |  |
| GNDT             | 8         | 8         | _ | Ground connection for V <sub>CC1</sub>                                                                                   |  |
| GND2             | 9         | 9         |   | Cround connection for V                                                                                                  |  |
| GNDZ             | 15        | 15        | _ | Ground connection for V <sub>CC2</sub>                                                                                   |  |
| INA+             | 3         | 3         | I | Positive differential input, channel A                                                                                   |  |
| INA-             | 4         | 4         | I | Negative differential input, channel A                                                                                   |  |
| INB+             | 6         | 11        | I | Positive differential input, channel B                                                                                   |  |
| INB-             | 5         | 12        | I | Negative differential input, channel B                                                                                   |  |
| NC               | 7         |           | _ | Not connected                                                                                                            |  |
| OUTA+            | 14        | 14        | 0 | Positive differential output, channel A                                                                                  |  |
| OUTA-            | 13        | 13        | 0 | Negative differential output, channel A                                                                                  |  |
| OUTB+            | 11        | 6         | 0 | Positive differential output, channel B                                                                                  |  |
| OUTB-            | 12        | 5         | 0 | Negative differential output, channel B                                                                                  |  |
| V <sub>CC1</sub> | 1         | 1         | _ | Power supply, side 1, V <sub>CC1</sub>                                                                                   |  |
| V <sub>CC2</sub> | 16        | 16        | _ | Power supply, side 2, V <sub>CC2</sub>                                                                                   |  |



# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                           |                                     | MIN  | MAX                                   | UNIT |
|------------------|-------------------------------------------|-------------------------------------|------|---------------------------------------|------|
| V <sub>CCx</sub> | Supply voltage (2)                        | V <sub>CC1</sub> , V <sub>CC2</sub> | -0.5 | 6                                     | V    |
| V                | Voltage on input, output, and enable pins | OUTx, INx, ENx                      | -0.5 | V <sub>CCx</sub> + 0.5 <sup>(3)</sup> | V    |
| Io               | Maximum current through OUT               | x pins                              | -20  | 20                                    | mA   |
| TJ               | Junction temperature                      |                                     | -55  | 150                                   | °C   |
| T <sub>stg</sub> | Storage temperature                       |                                     | -65  | 150                                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |               |                                                                     | VALUE | UNIT |
|--------------------|---------------|---------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>   | ±4500 | .,   |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

| 0.0 1100                            | ommenaca ope                               | rating containons                         |                      |     |                                |      |
|-------------------------------------|--------------------------------------------|-------------------------------------------|----------------------|-----|--------------------------------|------|
|                                     |                                            |                                           | MIN                  | NOM | MAX                            | UNIT |
| V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage                             |                                           | 2.25                 | 3.3 | 5.5                            | V    |
| V <sub>ID</sub>                     | Magnitude of RX input differential voltage | Driven with voltage sources on RX pins    | 100                  |     | 600                            | mV   |
| M                                   | RX input common-<br>mode voltage           | V <sub>CC1</sub> , V <sub>CC2</sub> ≥ 3 V | 0.5  V <sub>ID</sub> |     | 2.4 – 0.5  V <sub>ID</sub>     | V    |
| V <sub>IC</sub>                     |                                            | V <sub>CC1</sub> , V <sub>CC2</sub> < 3 V | 0.5  V <sub>ID</sub> |     | $V_{CCx} - 0.6 - 0.5  V_{ID} $ | V    |
| $R_L$                               | TX far end differentia                     | I termination                             |                      | 100 |                                | Ω    |
| DR                                  | Signaling rate                             |                                           | 0                    |     | 100                            | Mbps |
| T <sub>A</sub>                      | Ambient temperature                        |                                           | <b>–</b> 55          | 25  | 125                            | °C   |

<sup>(2)</sup> All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values.

<sup>(3)</sup> Maximum voltage must not exceed 6 V.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | ISO7820LL<br>ISO7821LL |            |      |
|-------------------------------|----------------------------------------------|------------------------|------------|------|
|                               |                                              | DW (SOIC)              | DWW (SOIC) | UNIT |
|                               |                                              | 16 PINS                | 16 PINS    |      |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 82                     | 84.6       | °C/W |
| $R_{\theta JC(top)}$          | Junction-to-case(top) thermal resistance     | 44.6                   | 46.4       | °C/W |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 46.6                   | 55.3       | °C/W |
| ΨЈТ                           | Junction-to-top characterization parameter   | 17.8                   | 18.7       | °C/W |
| ΨЈВ                           | Junction-to-board characterization parameter | 46.1                   | 54.5       | °C/W |
| $R_{\theta JC(bottom)}$       | Junction-to-case(bottom) thermal resistance  | _                      | _          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Power Ratings

 $V_{CC1} = V_{CC2} = 5.5$  V,  $T_J = 150$ °C,  $C_L = 5$  pF, input a 50-MHz 50% duty-cycle square wave, EN1 = EN2 = 5.5 V,  $R_L = 100$ - $\Omega$  differential

| TQ = 100 32 dimororitar |                                        |                 |     |     |     |      |
|-------------------------|----------------------------------------|-----------------|-----|-----|-----|------|
|                         | PARAMETER                              | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
| ISO7821LL               |                                        |                 |     |     |     |      |
| P <sub>D</sub>          | Maximum power dissipation (both sides) |                 |     |     | 156 | mW   |
| P <sub>D1</sub>         | Maximum power dissipation (side 1)     |                 |     |     | 78  | mW   |
| P <sub>D2</sub>         | Maximum power dissipation (side 2)     |                 |     |     | 78  | mW   |
| ISO7820LL               |                                        |                 | •   |     |     |      |
| P <sub>D</sub>          | Maximum power dissipation (both sides) |                 |     |     | 152 | mW   |
| P <sub>D1</sub>         | Maximum power dissipation (side 1)     |                 |     |     | 36  | mW   |
| P <sub>D2</sub>         | Maximum power dissipation (side 2)     |                 |     |     | 116 | mW   |



## 6.6 Insulation Specifications

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   | DADAMETER                                        | TEST CONDITIONS                                                                                                                                                                                                                             | SPECIF            | SPECIFICATION     |                 | SPECIFICATION | LIAUT |
|-------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|-----------------|---------------|-------|
|                   | PARAMETER                                        | TEST CONDITIONS                                                                                                                                                                                                                             | DW                | DWW               | UNIT            |               |       |
| GENER             | RAL                                              |                                                                                                                                                                                                                                             |                   | •                 |                 |               |       |
| CLR               | External clearance <sup>(1)</sup>                | Shortest terminal-to-terminal distance through air                                                                                                                                                                                          | >8                | >14.5             | mm              |               |       |
| CPG               | External creepage <sup>(1)</sup>                 | Shortest terminal-to-terminal distance across the package surface                                                                                                                                                                           | >8                | >14.5             | mm              |               |       |
| DTI               | Distance through the insulation                  | Minimum internal gap (internal clearance)                                                                                                                                                                                                   | >21               | >21               | μm              |               |       |
| СТІ               | Tracking resistance (comparative tracking index) | DIN EN 60112 (VDE 0303-11); IEC 60112; UL 746A                                                                                                                                                                                              | >600              | >600              | V               |               |       |
|                   | Material group                                   | According to IEC 60664-1                                                                                                                                                                                                                    | I                 | I                 |                 |               |       |
|                   | Overvoltage category per IEC                     | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                                                                  | I–IV              | I–IV              |                 |               |       |
|                   | 60664-1                                          | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                                                                 | I–III             | I–IV              |                 |               |       |
| DIN V             | VDE V 0884-10 (VDE V 0884-1                      | 0):2006–12 <sup>(2)</sup>                                                                                                                                                                                                                   |                   |                   |                 |               |       |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage        | AC voltage (bipolar)                                                                                                                                                                                                                        | 2121              | 2828              | V <sub>PK</sub> |               |       |
| V <sub>IOWM</sub> | Maximum isolation working                        | AC voltage (sine wave); time dependent dielectric breakdown (TDDB) test; see Figure 1 and Figure 2                                                                                                                                          | 1500              | 2000              | V <sub>RM</sub> |               |       |
|                   | voltage                                          | DC voltage                                                                                                                                                                                                                                  | 2121              | 2828              | V <sub>DC</sub> |               |       |
| $V_{IOTM}$        | Maximum transient isolation voltage              | V <sub>TEST</sub> = V <sub>IOTM</sub><br>t = 60 s (qualification)<br>t = 1 s (100% production)                                                                                                                                              | 8000              | 8000              | V <sub>Pk</sub> |               |       |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup>   | Test method per IEC 60065, 1.2/50 µs waveform, V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> = 12800 V <sub>PK</sub> (qualification)                                                                                                          | 8000              | 8000              | V <sub>Pk</sub> |               |       |
|                   | Apparent charge <sup>(4)</sup>                   | Method a: After I/O safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.2 \times V_{IORM} = 2545$ $V_{PK}$ (DW) and 3394 $V_{PK}$ (DWW), $t_m = 10$ s                                                         | <b>≤</b> 5        | ≤5                |                 |               |       |
| q <sub>pd</sub>   |                                                  | Method a: After environmental tests subgroup 1, $ V_{ini} = V_{IOTM}, \ t_{ini} = 60 \ s; \\ V_{pd(m)} = 1.6 \times V_{IORM} = 3394 \ V_{PK} \ (DW) \ and \\ 4525 \ V_{PK} \ (DWW), \ t_m = 10 \ s $                                        | <b>≤</b> 5        | ≤5                | рС              |               |       |
|                   |                                                  | Method b1: At routine test (100% production) and preconditioning (type test) $V_{ini} = V_{IORM},  t_{ini} = 1 \text{ s;} \\ V_{pd(m)} = 1.875 \times V_{IORM} = 3977  V_{PK}  (DW) \text{ and} \\ 5303  V_{PK}  (DWW),  t_m = 1 \text{ s}$ | ≤5                | ≤5                |                 |               |       |
| C <sub>IO</sub>   | Barrier capacitance, input to output (5)         | $V_{IO} = 0.4 \times \sin (2\pi ft), f = 1 \text{ MHz}$                                                                                                                                                                                     | ~0.7              | ~0.7              | pF              |               |       |
|                   |                                                  | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                                                                              | >10 <sup>12</sup> | >10 <sup>12</sup> |                 |               |       |
| R <sub>IO</sub>   | Isolation resistance, input to output (5)        | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                                                                                                     | >10 <sup>11</sup> | >10 <sup>11</sup> | Ω               |               |       |
|                   | - and ar                                         | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                                                                           | >10 <sup>9</sup>  | >10 <sup>9</sup>  |                 |               |       |
|                   | Pollution degree                                 |                                                                                                                                                                                                                                             | 2                 | 2                 |                 |               |       |
|                   | Climatic category                                |                                                                                                                                                                                                                                             | 55/125/21         | 55/125/21         |                 |               |       |
| UL 157            | 7                                                |                                                                                                                                                                                                                                             |                   | •                 | •               |               |       |
| V <sub>ISO</sub>  | Withstanding isolation voltage                   | $V_{TEST} = V_{ISO} = 5700 \text{ V}_{RMS}, t = 60 \text{ s (qualification)};$<br>$V_{TEST} = 1.2 \times V_{ISO} = 6840 \text{ V}_{RMS},$<br>t = 1  s (100% production)                                                                     | 5700              | 5700              | V <sub>RM</sub> |               |       |

<sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.

Submit Documentation Feedback

Copyright © 2016, Texas Instruments Incorporated

<sup>(2)</sup> This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.

<sup>(3)</sup> Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

<sup>(4)</sup> Apparent charge is electrical discharge caused by a partial discharge (pd).

<sup>(5)</sup> All pins on each side of the barrier tied together creating a two-terminal device.



# 6.7 Safety-Related Certifications

| VDE                                                                                                                                                                                                                                                            | CSA                                                                                                                                                                                                                                                                                                                                                                          | UL                                                                       | CQC                                                                                                      | TUV                                                                                                                                                                                                                                                                                                                                                                               |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Plan to certify according to<br>DIN V VDE V 0884-10<br>(VDE V 0884-10):2006-12<br>and DIN EN 60950-1 (VDE<br>0805 Teil 1):2011-01                                                                                                                              | Plan to certify under CSA<br>Component Acceptance<br>Notice 5A, IEC 60950-1 and<br>IEC 60601-1                                                                                                                                                                                                                                                                               | Plan to certify according<br>to UL 1577 Component<br>Recognition Program | Plan to certify according to<br>GB 4943.1-2011                                                           | Plan to certify according to<br>EN 61010-1:2010 (3rd Ed) and<br>EN 60950-1:2006/A11:2009/A1:2010/<br>A12:2011/A2:2013                                                                                                                                                                                                                                                             |
| Reinforced insulation<br>Maximum transient<br>isolation voltage, 8000 V <sub>PK</sub> ;<br>Maximum repetitive peak<br>isolation voltage, 2121 V <sub>PK</sub><br>(DW), 2828 V <sub>PK</sub> (DWW);<br>Maximum surge isolation<br>voltage, 8000 V <sub>PK</sub> | Reinforced insulation per CSA 60950-1-07+A1+A2 and IEC 60950-1 2nd Ed., 800 V <sub>RMS</sub> (DW package) and 1450 V <sub>RMS</sub> (DWW package) max working voltage (pollution degree 2, material group I);  2 MOPP (Means of Patient Protection) per CSA 60601-1:14 and IEC 60601-1 Ed. 3.1, 250 V <sub>RMS</sub> (354 V <sub>PK</sub> ) max working voltage (DW package) | Single protection,<br>5700 V <sub>RMS</sub>                              | Reinforced Insulation, Altitude ≤ 5000 m, Tropical Climate, 250 V <sub>RMS</sub> maximum working voltage | 5700 V <sub>RMS</sub> Reinforced insulation per EN 61010-1:2010 (3rd Ed) up to working voltage of 600 V <sub>RMS</sub> (DW package) and 1000 V <sub>RMS</sub> (DWW package)  5700 V <sub>RMS</sub> Reinforced insulation per EN 60950-1:2006/A11:2009/A1:2010/A12:2011/A2:2013 up to working voltage of 800 V <sub>RMS</sub> (DW package) and 1450 V <sub>RMS</sub> (DWW package) |
| Certification planned                                                                                                                                                                                                                                          | Certification planned                                                                                                                                                                                                                                                                                                                                                        | Certification planned                                                    | Certification planned                                                                                    | Certification planned                                                                                                                                                                                                                                                                                                                                                             |

## 6.8 Safety Limiting Values

Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

|                | PARAMETER                               | TEST CONDITIONS                                                                                                                       | MIN TYP | MAX  | UNIT |
|----------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|---------|------|------|
| DW PAC         | CKAGE                                   |                                                                                                                                       |         |      |      |
|                |                                         | $R_{\theta JA} = 82^{\circ}\text{C/W}, \ V_I = 5.5 \ \text{V}, \ T_J = 150^{\circ}\text{C}, \ T_A = 25^{\circ}\text{C},$ see Figure 3 |         | 277  |      |
| I <sub>S</sub> | Safety input, output, or supply current | $R_{\theta JA} = 82^{\circ}\text{C/W}, V_I = 3.6 \text{ V}, T_J = 150^{\circ}\text{C}, T_A = 25^{\circ}\text{C},$ see Figure 3        |         | 423  | mA   |
|                |                                         | $R_{\theta JA} = 82^{\circ} C/W, V_I = 2.75 \text{ V}, T_J = 150^{\circ} C, T_A = 25^{\circ} C,$ see Figure 3                         |         | 554  |      |
| Ps             | Safety input, output, or total power    | $R_{\theta JA} = 82^{\circ}\text{C/W}, T_J = 150^{\circ}\text{C}, T_A = 25^{\circ}\text{C},$ see Figure 5                             |         | 1524 | mW   |
| T <sub>S</sub> | Maximum safety temperature              |                                                                                                                                       |         | 150  | °C   |
| DWW PA         | ACKAGE                                  |                                                                                                                                       |         |      |      |
|                |                                         | $R_{\theta JA} = 84.6$ °C/W, $V_I = 5.5$ V, $T_J = 150$ °C, $T_A = 25$ °C, see Figure 4                                               |         | 269  |      |
| I <sub>S</sub> | Safety input, output, or supply current | $R_{\theta JA} = 84.6$ °C/W, $V_I = 3.6$ V, $T_J = 150$ °C, $T_A = 25$ °C, see Figure 4                                               |         | 410  | mA   |
|                | outon                                   | $R_{\theta JA} = 84.6$ °C/W, $V_I = 2.75$ V, $T_J = 150$ °C, $T_A = 25$ °C, see Figure 4                                              |         | 537  |      |
| Ps             | Safety input, output, or total power    | $R_{\theta JA} = 84.6$ °C/W, $T_J = 150$ °C, $T_A = 25$ °C, see Figure 6                                                              |         | 1478 | mW   |
| Ts             | Maximum safety temperature              |                                                                                                                                       | ·       | 150  | °C   |

The maximum safety temperature is the maximum junction temperature specified for the device. The power dissipation and junction-to-air thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-to-air thermal resistance in the *Thermal Information* is that of a device installed on a High-K test board for leaded surface-mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.



## 6.9 DC Electrical Characteristics

(over recommended operating conditions unless otherwise noted)

|                                       | PARAMETER                                                        | TEST CONDITIONS                                                                                     | MIN                  | TYP                  | MAX                            | UNIT  |
|---------------------------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|----------------------|----------------------|--------------------------------|-------|
| I <sub>IN(EN)</sub>                   | Leakage Current on ENx pins                                      | Internal pullup on ENx pins                                                                         |                      | 13                   | 40                             | μΑ    |
| V <sub>CC+(UVLO)</sub>                | Positive-going undervoltage-lockout (UVLO) threshold             |                                                                                                     |                      |                      | 2.25                           | V     |
| V <sub>CC-(UVLO)</sub>                | Negative-going UVLO threshold                                    |                                                                                                     | 1.7                  |                      |                                | V     |
| V <sub>HYS(UVLO)</sub>                | UVLO threshold hysteresis                                        |                                                                                                     |                      | 0.2                  |                                | V     |
| V <sub>EN(ON)</sub>                   | EN pin turn-on threshold                                         |                                                                                                     |                      |                      | 0.7 V <sub>CCx</sub>           | V     |
| V <sub>EN(OFF)</sub>                  | EN pin turn-off threshold                                        |                                                                                                     | 0.3 V <sub>CCx</sub> |                      |                                | V     |
| V <sub>EN(HYS)</sub>                  | EN pin threshold hysteresis                                      |                                                                                                     |                      | 0.1 V <sub>CCx</sub> |                                | V     |
| CMTI                                  | Common-mode transient immunity                                   | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> or 0 V;<br>V <sub>CM</sub> = 1000 V; see Figure 25 | 100                  | 120                  |                                | kV/μs |
| LVDS TX                               |                                                                  |                                                                                                     | 1                    |                      |                                |       |
| V <sub>OD</sub>                       | TX DC output differential voltage                                | $R_L = 100 \Omega$ , See Figure 26                                                                  | 250                  | 350                  | 450                            | mV    |
| $\Delta V_{OD}$                       | Change in TX DC output differential between logic 1 and 0 states | $R_L$ = 100 Ω, see Figure 26                                                                        | -10                  | 0                    | 10                             | mV    |
| V <sub>OC</sub>                       | TX DC output common mode voltage                                 | $R_L = 100 \Omega$ , see Figure 26                                                                  | 1.125                | 1.2                  | 1.375                          | ٧     |
| ΔV <sub>OC</sub>                      | TX DC common mode voltage difference                             | $R_L = 100 \Omega$ , see Figure 26                                                                  | -25                  | 0                    | 25                             | mV    |
| ı                                     | TX output short circuit                                          | OUTx = 0                                                                                            |                      |                      | 10                             | m Λ   |
| I <sub>OS</sub>                       | current through OUTx                                             | OUTxP = OUTxM                                                                                       |                      |                      | 10                             | mA    |
| l <sub>OZ</sub>                       | TX output current when in high impedance                         | ENx = 0, OUTx from 0 to $V_{CC}$                                                                    | -5                   |                      | 5                              | μΑ    |
| C                                     | TX output pad capacitance                                        | DW package: ENx = 0,<br>DC offset = $V_{CC}$ / 2,<br>Swing = 200 mV, f = 1 MHz                      |                      | 10                   |                                | n E   |
| C <sub>OUT</sub>                      | on OUTx at 1 MHz                                                 | DWW package: ENx = 0,<br>DC offset = $V_{CC}$ / 2,<br>Swing = 200 mV, f = 1 MHz                     |                      | 10                   |                                | pF    |
| LVDS RX                               |                                                                  |                                                                                                     |                      |                      |                                |       |
| V <sub>IC</sub>                       | RX input common mode                                             | V <sub>CC1</sub> , V <sub>CC2</sub> ≥ 3 V                                                           | 0.5  V <sub>ID</sub> | 1.2                  | 2.4 – 0.5  V <sub>ID</sub>     | V     |
| A IC                                  | voltage                                                          | V <sub>CC1</sub> , V <sub>CC2</sub> < 3 V                                                           | 0.5  V <sub>ID</sub> | 1.2                  | $V_{CCx} - 0.6 - 0.5  V_{ID} $ | V     |
| V <sub>IT1</sub>                      | Positive going RX input differential threshold                   | Across V <sub>IC</sub>                                                                              |                      |                      | 50                             | mV    |
| V <sub>IT2</sub>                      | Negative going RX input differential threshold                   | Across V <sub>IC</sub>                                                                              | -50                  |                      |                                | mV    |
| I <sub>INx</sub>                      | Input current on INx                                             | From 0 to V <sub>CCx</sub> (each input independently)                                               |                      | 10                   | 20                             | μΑ    |
| I <sub>INxP</sub> – I <sub>INxM</sub> | Input current balance                                            | From 0 to V <sub>CCx</sub>                                                                          | -6                   |                      | 6                              | μA    |
| C                                     | RX input pad capacitance                                         | DW package: DC offset = 1.2 V,<br>Swing = 200 mV, f = 1 MHz                                         |                      | 6.6                  |                                | . F   |
| C <sub>IN</sub>                       | on INx at 1 MHz                                                  | DWW package: DC offset = 1.2 V,<br>Swing = 200 mV, f = 1 MHz                                        |                      | 7.5                  |                                | pF    |

<sup>(1)</sup>  $V_{CCI} = Input\text{-side } V_{CCx}$ ;  $V_{CCO} = Output\text{-side } V_{CCx}$ .

Submit Documentation Feedback

Copyright © 2016, Texas Instruments Incorporated



# 6.10 DC Supply Current Characteristics

(over recommended operating conditions unless otherwise noted)

|                  | PARAMETER         |                                                         | TEST CONDITIONS                                                                                 | MIN | TYP  | MAX  | UNIT |  |
|------------------|-------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----|------|------|------|--|
| ISO7             | 821LL             |                                                         |                                                                                                 |     |      |      |      |  |
|                  |                   |                                                         | EN1 = EN2 = 0, OUTx floating, V <sub>ID</sub> ≥ 50 mV                                           |     | 2.2  | 3.3  |      |  |
|                  |                   |                                                         | EN1 = EN2 = 0, OUTx floating, V <sub>ID</sub> ≤ −50 mV                                          |     | 3.4  | 5.1  |      |  |
|                  |                   |                                                         | EN1 = EN2 = 1, R <sub>L</sub> = 100- $\Omega$ differential, V <sub>ID</sub> ≥ 50 mV             |     | 6.1  | 9.2  |      |  |
|                  |                   |                                                         | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, $V_{ID} \le -50$ mV                          |     | 7.4  | 11.1 |      |  |
|                  |                   | 2.25 V < V <sub>CC1</sub> ,<br>V <sub>CC2</sub> < 3.6 V | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 1 Mbps                 |     | 6.7  | 10.2 |      |  |
|                  |                   |                                                         | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 50 Mbps                |     | 7.4  | 11.5 |      |  |
| I <sub>CC1</sub> | Supply current    |                                                         | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 100 Mbps               |     | 8.3  | 12.5 | A    |  |
| I <sub>CC2</sub> | side 1 and side 2 |                                                         | EN1 = EN2 = 0, OUTx floating, V <sub>ID</sub> ≥ 50 mV                                           |     | 2.2  | 3.4  | mA   |  |
|                  |                   |                                                         | EN1 = EN2 = 0, OUTx floating, V <sub>ID</sub> ≤ −50 mV                                          |     | 3.5  | 5.2  |      |  |
|                  |                   |                                                         | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, $V_{ID} \ge 50$ mV                           |     | 6.4  | 9.8  |      |  |
|                  |                   |                                                         | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, $V_{ID} \le -50$ mV                          |     | 7.8  | 11.7 |      |  |
|                  |                   | 4.5 V < V <sub>CC1</sub> ,<br>V <sub>CC2</sub> < 5.5 V  | $4.5 \text{ V} < \text{V}_{CC1}$ , EN14 = EN12 = 1 B = 100 O differential data communication at |     |      |      |      |  |
|                  |                   |                                                         |                                                                                                 |     |      |      |      |  |
|                  |                   |                                                         |                                                                                                 | 9.5 | 14.1 |      |      |  |
| ISO7             | 820LL             | •                                                       |                                                                                                 |     |      |      |      |  |
|                  |                   |                                                         | EN1 = EN2 = 0, OUTx floating, V <sub>ID</sub> ≥ 50 mV                                           |     | 2.7  | 4.3  |      |  |
|                  |                   |                                                         | EN1 = EN2 = 0, OUTx floating, V <sub>ID</sub> ≤ −50 mV                                          |     | 5.3  | 7.9  |      |  |
|                  |                   |                                                         | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, $V_{ID}$ ≥ 50 mV                             |     | 2.7  | 4.2  |      |  |
|                  |                   |                                                         | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, $V_{ID} \le -50$ mV                          |     | 5.2  | 8    |      |  |
|                  |                   | 2.25 V < V <sub>CC1</sub> ,<br>V <sub>CC2</sub> < 3.6 V | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 1 Mbps                 |     | 4    | 6.1  |      |  |
|                  |                   |                                                         | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 50 Mbps                |     | 4.1  | 6.2  |      |  |
|                  | Supply current    |                                                         | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 100 Mbps               |     | 4.3  | 6.4  | 4    |  |
| I <sub>CC1</sub> | side 1            |                                                         | EN1 = EN2 = 0, OUTx floating, V <sub>ID</sub> ≥ 50 mV                                           |     | 2.8  | 4.4  | mA   |  |
|                  |                   |                                                         | EN1 = EN2 = 0, OUTx floating, V <sub>ID</sub> ≤ −50 mV                                          |     | 5.5  | 8.2  |      |  |
|                  |                   |                                                         | EN1 = EN2 = 1, R <sub>L</sub> = 100- $\Omega$ differential, V <sub>ID</sub> ≥ 50 mV             |     | 2.9  | 4.5  |      |  |
|                  |                   |                                                         | EN1 = EN2 = 1, $R_L$ = 100-Ω differential, $V_{ID} \le -50$ mV                                  |     | 5.5  | 8.2  |      |  |
|                  |                   | 4.5 V < V <sub>CC1</sub> ,<br>V <sub>CC2</sub> < 5.5 V  | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 1 Mbps                 |     | 4.2  | 6.3  |      |  |
|                  |                   |                                                         | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 50 Mbps                |     | 4.3  | 6.4  |      |  |
|                  |                   |                                                         | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 100 Mbps               |     | 4.5  | 6.6  |      |  |

Copyright © 2016, Texas Instruments Incorporated



# **DC Supply Current Characteristics (continued)**

(over recommended operating conditions unless otherwise noted)

|                  | PARAMETER         |                                                                                      | TEST CONDITIONS                                                                   | MIN | TYP  | MAX  | UNIT |
|------------------|-------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|-----|------|------|------|
| ISO7             | 820LL (continued) |                                                                                      |                                                                                   |     |      |      |      |
|                  |                   |                                                                                      | EN1 = EN2 = 0, OUTx floating, V <sub>ID</sub> ≥ 50 mV                             |     | 1.1  | 1.7  |      |
|                  |                   |                                                                                      | EN1 = EN2 = 0, OUTx floating, V <sub>ID</sub> ≤ −50 mV                            |     | 1.1  | 1.7  |      |
|                  |                   |                                                                                      | V <sub>ID</sub> ≥ 50 mV                                                           |     | 9.1  | 13.7 |      |
|                  |                   |                                                                                      | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, $V_{ID} \le -50$ mV            |     | 9.2  | 13.9 |      |
|                  |                   | $2.25 \text{ V} < \text{V}_{\text{CC1}},$<br>$\text{V}_{\text{CC2}} < 3.6 \text{ V}$ | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 1 Mbps   |     | 9.2  | 13.8 |      |
|                  |                   | 50 Mbps  EN1 = EN2 = 1, 100 Mbps                                                     | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 50 Mbps  |     | 10.3 | 15.5 |      |
|                  | Supply current    |                                                                                      | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 100 Mbps |     | 12.1 | 17.9 | mA   |
| I <sub>CC2</sub> | side 2            |                                                                                      | EN1 = EN2 = 0, OUTx floating, $V_{ID} \ge 50 \text{ mV}$                          |     | 1.2  | 1.8  | ША   |
|                  |                   |                                                                                      | EN1 = EN2 = 0, OUTx floating, $V_{ID} \le -50 \text{ mV}$                         |     | 1.2  | 1.8  |      |
|                  |                   |                                                                                      | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, $V_{ID} \ge 50$ mV             |     | 9.7  | 14.7 |      |
|                  |                   |                                                                                      | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, $V_{ID} \le -50$ mV            |     | 9.7  | 14.8 |      |
|                  |                   | 1 Mbps                                                                               | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 1 Mbps   |     | 9.7  | 14.7 |      |
|                  |                   |                                                                                      | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 50 Mbps  |     | 11.5 | 17.3 |      |
|                  |                   |                                                                                      | EN1 = EN2 = 1, $R_L$ = 100- $\Omega$ differential, data communication at 100 Mbps |     | 14.2 | 21   |      |



# 6.11 Switching Characteristics

(over recommended operating conditions unless otherwise noted)

|                                      | PARAMETER                                                      | TEST CONDITIONS                                                                                                                                                                        | MIN | TYP | MAX                     | UNIT    |
|--------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-------------------------|---------|
| LVDS CH                              | ANNEL                                                          |                                                                                                                                                                                        |     |     |                         |         |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay time                                         |                                                                                                                                                                                        |     | 17  | 25                      | ns      |
| PWD                                  | Pulse width distortion  t <sub>PHL</sub> - t <sub>PLH</sub>    |                                                                                                                                                                                        |     | 0   | 4.5                     | ns      |
| $t_{sk(o)}$                          | Channel-to-channel output skew time                            | Same directional channels, same voltage and temperature                                                                                                                                |     |     | 2.5                     | ns      |
| t <sub>sk(pp)</sub>                  | Part-part skew                                                 | Same directional channels, same voltage and temperature                                                                                                                                |     |     | 4.5                     | ns      |
| t <sub>CMset</sub>                   | Common-mode settling time after EN = 0 to EN = 1 transition.   | Common-mode capacitive load = 100 pF to 0.5 nF                                                                                                                                         |     |     | 20                      | μs      |
| t <sub>fs</sub>                      | Default output delay time from input power loss                | Measured from the time V <sub>CC</sub> goes below 1.7 V, see Figure 24                                                                                                                 |     | 0.2 | 9                       | μs      |
| t <sub>ie</sub>                      | Time interval error, or peak-to-peak jitter                    | $2^{16}$ – 1 PRBS data at 100 Mbps;<br>RX V <sub>ID</sub> = 350 mV <sub>PP</sub> , 1 ns t <sub>rf</sub> 10% to 90%, T <sub>A</sub> = 25°C, V <sub>CC1</sub> , V <sub>CC2</sub> = 3.3 V |     | 1   |                         | ns      |
| LVDS TX                              | AND RX                                                         |                                                                                                                                                                                        |     |     |                         |         |
| t <sub>rf</sub>                      | TX differential rise/fall times (20% to 80%)                   | See Figure 22                                                                                                                                                                          | 300 | 780 | 1380                    | ps      |
| $\Delta V_{OC(pp)}$                  | TX common-mode voltage peak-to-peak at 100 Mbps                |                                                                                                                                                                                        |     | 0   | 150                     | $mV_PP$ |
| t <sub>PLZ</sub> , t <sub>PHZ</sub>  | TX disable time—valid output to HiZ                            | See Figure 23                                                                                                                                                                          |     | 10  | 20                      | ns      |
| t <sub>PZH</sub>                     | Enable propagation delay, high impedance-to-high output        | See Figure 23                                                                                                                                                                          |     | 10  | 20                      | ns      |
| t <sub>PZL</sub>                     | Enable propagation delay, high impedance-to-low output         | See Figure 23                                                                                                                                                                          |     | 2   | 2.5                     | μS      |
| V <sub>ID</sub>                      | Magnitude of RX input differential voltage for valid operation | Driven with voltage sources on RX pins, see the figures in the <i>Parameter Measurement Information</i> section                                                                        | 100 |     | 600                     | mV      |
| $t_{rf(RX)}$                         | Allowed RX input differential rise and fall times (20% to 80%) | See Figure 27                                                                                                                                                                          |     | 1   | 0.3 × UI <sup>(1)</sup> | ns      |

<sup>(1)</sup> UI is the unit interval.



#### 6.12 Insulation Characteristics Curves





# 6.13 Typical Characteristics



# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**





# **Typical Characteristics (continued)**





Figure 19. Output Voltage vs V<sub>CCx</sub> Output Supply Voltage

Figure 20. Disable to Enable Time ( $t_{PZH}$ ,  $t_{PZL}$ )



Figure 21. Disable Time (t<sub>PLZ</sub>, t<sub>PHZ</sub>)

# TEXAS INSTRUMENTS

## 7 Parameter Measurement Information



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  50  $t_f \leq$  50
- B.  $C_P = 5$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 22. Switching Characteristics Test Circuit and Voltage Waveforms



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  10 kHz, 50% duty cycle,  $t_f \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O =$  50  $\Omega$ .
- B.  $C_L = 5 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 23. Enable and Disable Propagation Delay Time Test Circuit and Waveform



# **Parameter Measurement Information (continued)**



A.  $C_L = 5 \text{ pF}$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 24. Default Output Delay Time Test Circuit and Voltage Waveforms



A.  $C_L = 5 pF$  and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 25. Common-Mode Transient Immunity Test Circuit



Figure 26. Driver Test Circuit



# **Parameter Measurement Information (continued)**



Figure 27. Voltage Definitions and Waveforms



# 8 Detailed Description

#### 8.1 Overview

The ISO782xLL is a family of isolated LVDS buffers. The differential signal received on the LVDS input pins is first converted to CMOS logic levels. The signal is then transmitted across a silicon-dioxide (SiO<sub>2</sub>) based capacitive-isolation barrier using an on-off keying (OOK) modulation scheme. A high frequency carrier transmitted across the barrier represents one logic state and an absence of a carrier represents the other logic state. On the other side of the barrier a demodulator converts the OOK signal back to logic levels, which is then converted to LVDS outputs by a differential driver. These devices incorporate advanced circuit techniques to maximize CMTI performance and minimize radiated emissions.

The ISO782xLL family of devices is TIA/EIA-644-A standard compliant. The LVDS transmitters drive a minimum differential-output voltage magnitude of 250 mV into a 100-Ω load, and the LVDS receivers are capable of detecting differential signals ≥50 mV in magnitude. The device consumes 10 mA per channel at 100 Mbps with 5-V supplies.

The *Functional Block Diagram* section shows a conceptual block diagram of one channel of the ISO782xLL family of devices.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

#### 8.3 Feature Description

The ISO782xLL family of devices is available in two channel configurations with a default differential high-output state.

| PART<br>NUMBER | CHANNEL DIRECTION    | RATED ISOLATION                                             | MAXIMUM DATA RATE | DEFAULT DIFFERENTIAL OUTPUT |  |
|----------------|----------------------|-------------------------------------------------------------|-------------------|-----------------------------|--|
| ISO7820LL      | 2 Forward            | 5700 V                                                      | 100 Mbno          | Lliab                       |  |
| ISO7821LL      | 1 Forward, 1 Reverse | 5700 V <sub>RMS</sub> / 8000 V <sub>PK</sub> <sup>(1)</sup> | 100 Mbps          | High                        |  |

(1) See the Safety-Related Certifications section for detailed isolation ratings.



#### 8.4 Device Functional Modes

Table 1 lists the functional modes for the ISO782xLL family of devices.

Table 1. ISO782xLL Function Table<sup>(1)</sup>

| V <sub>CCI</sub> | V <sub>cco</sub> | INPUT<br>(INx±) <sup>(2)</sup> | OUTPUT ENABLE<br>(ENx) | OUTPUT<br>(OUTx±) <sup>(3)</sup> | COMMENTS                                                                                                                                                                                                                                                                                                                                          |
|------------------|------------------|--------------------------------|------------------------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                  | Н                              | H or open              | Н                                | Normal Operation:                                                                                                                                                                                                                                                                                                                                 |
| PU               | PU               | L                              | H or open              | L                                | A channel output assumes the logic state of the input.                                                                                                                                                                                                                                                                                            |
|                  |                  | I                              | H or open              | H or L                           |                                                                                                                                                                                                                                                                                                                                                   |
| Х                | PU               | х                              | L                      | Z                                | A low-logic state at the output enable causes the outputs to be in high impedance.                                                                                                                                                                                                                                                                |
| PD               | PU               | x                              | H or open              | н                                | Default mode: When $V_{\text{CCI}}$ is unpowered, a channel output assumes the logic high state. When $V_{\text{CCI}}$ transitions from unpowered to powered up, a channel output assumes the logic state of the input. When $V_{\text{CCI}}$ transitions from powered up to unpowered, a channel output assumes the selected default high state. |
| Х                | PD               | Х                              | Х                      | Undetermined                     | When $V_{CCO}$ is unpowered, a channel output is undetermined. When $V_{CCO}$ transitions from unpowered to powered-up, a channel output assumes the logic state of the input                                                                                                                                                                     |

- $$\begin{split} &V_{CCI} = input\text{-side } V_{CC}; \ V_{CCO} = output\text{-side } V_{CC}; \ PU = powered \ up \ (V_{CCx} \ge 2.25 \ V); \ PD = powered \ down \ (V_{CCx} \le 1.7 \ V); \ X = irrelevant \ lnput \ (INx\pm): \ H = high \ level \ (V_{ID} \ge 50 \ mV); \ L = low \ level \ (V_{ID} \le -50 \ mV); \ I = indeterminate \ (-50 \ mV < V_{ID} < 50 \ mV) \ Output \ (OUTx\pm): \ H = high \ level \ (V_{OD} \ge 250 \ mV); \ L = low \ level \ (V_{OD} \le -250 \ mV); \ Z = high \ impedance. \end{split}$$

#### 8.4.1 Device I/O Schematics



Figure 28. Device I/O Schematics

Submit Documentation Feedback

Copyright © 2016, Texas Instruments Incorporated



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The ISO782xLL is a family of high-performance, reinforced isolated dual-LVDS buffers. Isolation can be used to help achieve human and system safety, to overcome ground potential difference (GPD), or to improve noise immunity and system performance.

The LVDS signaling can be used over most interfaces to achieve higher data rates because the LVDS is only a physical layer. LVDS can also be used for a proprietary communication scheme implemented between a host controller and a slave. Example use cases include connecting a high-speed I/O module to a host controller, a subsystem connecting to a backplane, and connection between two high-speed subsystems. Many of these systems operate under harsh environments making them susceptible to electromagnetic interferences, voltage surges, electrical fast transients (EFT), and other disturbances. These systems must also meet strict limits on radiated emissions. Using isolation in combination with a robust low-noise signaling standard such as LVDS, achieves both high immunity to noise and low emissions.

Example end applications that could benefit from the ISO782xLL family of devices include high-voltage motor control, test and measurement, industrial automation, and medical equipment.

## 9.2 Typical Application

One application for isolated LVDS buffers is for point-to-point communication between two high-speed capable, application-specific integrated circuits (ASICs) or FPGAs. In a high-voltage motor control application, for example, Node 1 could be a controller on a low-voltage or earth referenced board, and Node 2, could be controller placed on the power board, biased to high voltage. Figure 29 and Figure 30 show the application schematics.

Figure 30 provides further details of using the ISO782xLL family of devices to isolate the LVDS interface. The LVDS connection to the ISO782xLL family of devices can be traces on a board (shown as straight lines between Node 1 and the ISO782xLL device), a twisted pair cable (as shown between Node 2 and the ISO782xLL device), or any other controlled impedance channel. Differential  $100-\Omega$  terminations are placed near each LVDS receiver. The characteristic impedance of the channel should also be  $100-\Omega$  differential.

In the example shown in Figure 29 and Figure 30, the ISO782xLL family of devices provides reinforced or safety isolation between the high-voltage elements of the motor drive and the low-voltage control circuitry. This configuration also ensures reliable communication, regardless of the high conducted and radiated noise present in the system.



## **Typical Application (continued)**



Copyright © 2016, Texas Instruments Incorporated

Figure 29. Isolated LVDS Interface in Motor Control Application



Figure 30. Isolated LVDS Interface Between Two Nodes (ASIC or FPGA)



# **Typical Application (continued)**

#### 9.2.1 Design Requirements

For the ISO782xLL family of devices, use the parameters listed in Table 2.

**Table 2. Design Parameters** 

| PARAMETER                                                   | VALUE                                                                       |
|-------------------------------------------------------------|-----------------------------------------------------------------------------|
| Supply voltage range, V <sub>CC1</sub> and V <sub>CC2</sub> | 2.25 V to 5.5 V                                                             |
| Receiver common-mode voltage range                          | For $V_{CCx} \ge 3 \text{ V: } 0.5  V_{ID}  \text{ to } 2.4 - 0.5  V_{ID} $ |
| Receiver common-mode voltage range                          | For $V_{CCx}$ < 3 V: 0.5 $ V_{ID} $ to $V_{CCx}$ – 0.6 – 0.5 $ V_{ID} $     |
| External termination resistance                             | 100 Ω                                                                       |
| Interconnect differential characteristic impedance          | 100 Ω                                                                       |
| Signaling rate                                              | 0 to 100 Mbps                                                               |
| Decoupling capacitor from V <sub>CC1</sub> and GND1         | 0.1 μF                                                                      |
| Decoupling capacitor from V <sub>CC2</sub> and GND2         | 0.1 μF                                                                      |

#### 9.2.2 Detailed Design Procedure

The ISO782xLL family of devices has minimum requirements on external components for correct operation. External bypass capacitors (0.1  $\mu$ F) are required for both supplies (V<sub>CC1</sub> and V<sub>CC2</sub>). A termination resistor with a value of 100  $\Omega$  is required between each differential input pair (INx+ and INx-), with the resistors placed as close to the device pins as possible. A differential termination resistor with a value of 100  $\Omega$  is required on the far end for the LVDS transmitters. Figure 31 and Figure 32 show these connections.



Figure 31. Typical ISO7820LL Circuit Hook-Up





Figure 32. Typical ISO7821LL Circuit Hook-Up

#### 9.2.2.1 Electromagnetic Compatibility (EMC) Considerations

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO782xLL family of devices incorporates many chip-level design improvements for overall system robustness. Some of these improvements include:

- Robust ESD protection cells for input and output signal pins and inter-chip bond pads.
- Low-resistance connectivity of ESD cells to supply and ground pins.
- Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events.
- Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path.
- PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs.
- Reduced common mode currents across the isolation barrier by ensuring purely differential internal operation.



#### 9.2.3 Application Curve

Figure 33 shows a typical eye diagram of the ISO782xLL family of devices which indicates low jitter and a wideopen eye at the maximum data rate of 100 Mbps.



Figure 33. Eye Diagram at 100 Mbps PRBS, 3.3 V and 25°C

# 10 Power Supply Recommendations

To help ensure reliable operation at data rates and supply voltages, a 0.1-μF bypass capacitor is recommended at the input and output supply pins (V<sub>CC1</sub> and V<sub>CC2</sub>). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501 or SN6505. For such applications, detailed power supply design and transformer selection recommendations are available in the following data sheets: SN6501 Transformer Driver for Isolated Power Supplies (SLLSEA0) and SN6505 Low-Noise 1-A Transformer Drivers for Isolated Power Supplies (SLLSEP9).

Copyright © 2016, Texas Instruments Incorporated



# 11 Layout

#### 11.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 34). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links
  usually have margin to tolerate discontinuities such as vias.
- While routing differential traces on a board, TI recommends that the distance between two differential pairs be
  much higher (at least 2x) than the distance between the traces in a differential pair. This distance minimizes
  crosstalk between the two differential pairs.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

The ISO782xLL family of devices requires no special layout considerations to mitigate electromagnetic emissions.

For detailed layout recommendations, see the Digital Isolator Design Guide (SLLA284).

#### 11.1.1 PCB Material

For digital circuit boards operating at less than 150 Mbps (or rise and fall times higher than 1 ns) and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 epoxy-glass as PCB material. ThisPCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and self-extinguishing flammability-characteristics.

## 11.2 Layout Example



Figure 34. Layout Example



# 12 Device and Documentation Support

## 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

- Digital Isolator Design Guide (SLLA284)
- ISO782xLLx Isolated Dual LVDS Buffer Evaluation Module (SLLU240)
- Isolation Glossary (SLLA353)
- LVDS Owner's Manual (SNLA187)
- SN6501 Transformer Driver for Isolated Power Supplies (SLLSEA0)
- SN6505 Low-Noise 1-A Transformer Drivers for Isolated Power Supplies (SLLSEP9)

# 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates — go to the product folder for your device on ti.com. In the upper right-hand corner, click the *Alert me* button to register and receive a weekly digest of product information that has changed (if any). For change details, check the revision history of any revised document.

# 12.3 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.4 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 12.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





29-Mar-2017

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins |      |                            | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing            |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| ISO7820LLDW      | ACTIVE | SOIC         | DW                 | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7820LL      | Samples |
| ISO7820LLDWR     | ACTIVE | SOIC         | DW                 | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7820LL      | Samples |
| ISO7820LLDWW     | ACTIVE | SOIC         | DWW                | 16   | 45   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -55 to 125   | ISO7820LL      | Samples |
| ISO7820LLDWWR    | ACTIVE | SOIC         | DWW                | 16   | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -55 to 125   | ISO7820LL      | Samples |
| ISO7821LLDW      | ACTIVE | SOIC         | DW                 | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7821LL      | Samples |
| ISO7821LLDWR     | ACTIVE | SOIC         | DW                 | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7821LL      | Samples |
| ISO7821LLDWW     | ACTIVE | SOIC         | DWW                | 16   | 45   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -55 to 125   | ISO7821LL      | Samples |
| ISO7821LLDWWR    | ACTIVE | SOIC         | DWW                | 16   | 1000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -55 to 125   | ISO7821LL      | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



# PACKAGE OPTION ADDENDUM

29-Mar-2017

- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 6-Jan-2017

# TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   |    | Dimension designed to accommodate the component length    |
|   |    | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| Γ | P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| All differsions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| ISO7820LLDWR                | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7820LLDWWR               | SOIC            | DWW                | 16 | 1000 | 330.0                    | 24.4                     | 18.0       | 10.0       | 3.0        | 20.0       | 24.0      | Q1               |
| ISO7821LLDWR                | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7821LLDWWR               | SOIC            | DWW                | 16 | 1000 | 330.0                    | 24.4                     | 18.0       | 10.0       | 3.0        | 20.0       | 24.0      | Q1               |

www.ti.com 6-Jan-2017



\*All dimensions are nominal

| 7 til difficiono di c fictimidi |              |                 |      |      |             |            |             |
|---------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| ISO7820LLDWR                    | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| ISO7820LLDWWR                   | SOIC         | DWW             | 16   | 1000 | 367.0       | 367.0      | 45.0        |
| ISO7821LLDWR                    | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| ISO7821LLDWWR                   | SOIC         | DWW             | 16   | 1000 | 367.0       | 367.0      | 45.0        |

DW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AA.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.