## Electronics II midterm exam

1.(18%) Figure 1 shows a CMOS amplifier. The dc bias current is 100  $\mu A$ . For Q1,  $\mu n Cox=90 \mu A/V$  2,  $V_A=12.8V$  ,  $W/L=100 \mu m/1.6 \mu m$ . For Q2,  $|V_A|=19.2V$  .

1. Find the low-frequency gain of the amplifier. (9%)

2. If CL = 1pF dominates the high frequency pole, find the high 3-dB frequency of

the amplifier. (9%)

Figure 1: a pair of PMOSs work as a current mirror pair(Q2), and a NMOS with its drain connected to the drain of PMOS Q2. vo is the drain voltage. vi is insert from the gate of Q1. the sources of PMOSs are connected to a constant voltage supply and the source of NMOS is grounded.



2.(14%) For the BJT cascade amplifier shown above in Figure 2, let  $\_$  = 100,  $C_{\mu}$  = 2pF, and  $C_{\_}$  = 6pF. Neglect  $r_x$  and  $r_0$ . Using any method you like,

- 1. (7%)estimate the midband gain AM and
- 2. (7%) find the 3dB frequency fh.

Errors on the order of 10% or 20% are acceptable, as long as your concept is correct.

Figure 2:  $R_{\text{sig}} = 10k$ , R in the drain of  $Q_2$  is 10k, and current source in both emitters are 0.5mA. The emitter of  $Q_2$  is with bypassing capacitance.



- 3.(18%) For the MOS cascode amplifier shown in Fig.3.
- 1. Describe its advantages and disadvantages. (9%)
- 2. Provide proof of your statement in (1).(9%)



4.(18%) A common-source amplifier has  $g_m = 2mA/V$ ,  $r_0 = 50k$ ,  $\_ = 0.2$ , and  $R_L = 50k$  has a 500- resistance connected in the source lead. Find

- 1. (4%) Rout
- 2. (3%) Avo
- 3. (3%) Av
- 4. (4%) Gv, and
- 5. (4%) the fraction of vi that appears between gate and source.

5.(14%) For the MOS differntial amplifier with active loads shown in Fig. 5,

- 1. (7%) find Vsg for Q1 and Q2 and
- 2. (7%) calculate the differential voltage gain Ad.

Let Iref = 90 $\mu$ A, Vtn = 0.7V , Vtp = -0.8V ,  $\mu$ nCox = 160 $\mu$ A/V 2,  $\mu$ pCox = 40 $\mu$ A/V 2, |Va|(for all devices) = 10V . The device geometrics are given below in  $\mu$ m:

|     | $Q_1$  | $Q_2$  | $Q_3$  | $Q_4$ | $Q_5$ | $Q_6$  |
|-----|--------|--------|--------|-------|-------|--------|
| W/L | 20/0.8 | 10/0.8 | 40/0.8 | 5/0.8 | 5/0.8 | 40/0.8 |

Figure 5: As the problem in the textbook. Current mirror utilizing PMOS for three node of the differential amplifier. the drains of the DA are also current mirrors, utilizing steering



6.(18%) For the MOS differential amplifier shown above in Fig.6, where Rss is the internal resistance of the current source, derive

1. (9%) the input DC offset voltage (Vos), and

2. (9%) the common-mode rejection ratio in the presence of resistance mismatch (\_Rd). Assume that the two transistors are perfectly matched (in solving the two sub-problems).

