## 1. (Charge-redistribution ADC) (25%)

Given a schematic 5-bit charge-redistribution A/D converter as shown in Fig.1 below, we wish to evaluate the evolution of charge and voltage  $v_O$  on the top plate of the capacitors. Fig.1(a) shows you the initial sample phase.

- (a) (5%) Find  $v_O$  during the hold phase as shown in Fig.1(b).
- (b) (5%) During the charge-redistribution phase, find  $v_O$  when  $S_I$  becomes connected to  $V_{\text{ref}}$  and with other switches to ground.
- (c) (5%) During the charge-redistribution phase, find  $v_O$  when  $S_2$  and  $S_3$  become connected to  $V_{\text{ref}}$  and with other four switches to ground.
- (d) (5%) At the conclusion of the charge-redistribution phase, switches  $S_I$  to  $S_T$  are connected as shown in Fig.1(c). Find  $v_O$ . Note: The textbook says  $v_O = 0$ , which is NOT true. It is close to zero, but not what I ask for.
- (e) (5%) What is the 5-bit output digital word?



(c)

## 2. (Digital CMOS Logic Circuits) (25%)

Assume that  $\mu_n=2\mu_p$  and  $V_{tn}=|V_{tp}|=1$  V.

- (a) For a CMOS inverter as shown in Fig. 2-1 with  $(W/L)_n=2$ , find the minimum  $(W/L)_p$  such that  $t_{pLH}=2t_{PHL}$ . (2.5%)
- (b) For the circuit as shown in Fig. 2-2, express the logic function Y in terms of the input variables. (2.5%)
- (c) For the logic gate in Fig. 2-2,  $(W/L)_1=12$ ,  $(W/L)_4=4$ ,  $(W/L)_5=4$ , and  $(W/L)_8=2$ . Taking the basic inverter in (a) as a reference, find the minimum (W/L) ratios required for  $M_2$ ,  $M_3$ ,  $M_6$  and  $M_7$  (5%)
- (d) Assuming that  $(W/L)_p=2$  for the pseudo-NMOS inverter as shown in Fig. 2-3, find the required  $(W/L)_n$  to achieve a  $V_{OL}$  of 0.2 V. (5%)
- (e) Sketch the logic gate in pseudo-NMOS to provide the identical function as (b). (5%)
- (f) Using the values in (d) as a basic inverter, find the (W/L) ratios of the transistors for the circuit in (e) with minimum total gate width. (5%)



Fig. 2-1

Fig. 2-2

Fig. 2-3

## 3. (Frequency Response) (25%)

SCL = Gm1

Consider the circuit shown below (Fig. 3). Here,  $I_{b1}$ ,  $I_{b2}$  and  $V_{b}$  establish proper biasing for  $M_2$  to remain in saturation,  $G_{m1}R_S >> 1$ ,  $g_{m2}R_L >> 1$ , and  $C_L = C_C$ . Neglect the solution and body effect.

- (a) Determine the zero without calculation the transfer function. (10%)
- (b) Does the zero locate in the right-hand side of s-plane? If so, how to modify the Gunz circuit to increase stability? (5%)

  (c) If the two poles of this circuit are far away from each other, prove they are

Wills ci

 $\omega_{\rm p1} \approx \frac{1}{G_{\rm m1}R_{\rm I}\,R_{\rm e}C_{\rm m}}$  $\omega_{p2} \approx \frac{g_{m2}R_{S}G_{m1}}{C_{L}G_{M}}$ 

(Hint: you can derive the transfer function now. It is an alternative approach of

VI = Gan, VI Fam. (Yo Fig. 3



$$V_{h} - V_{l} = 0$$

$$V_{out} = -1 \cdot (\frac{1}{G_{ux}} + \frac{1}{SC_{c}}) = -i \frac{SC_{c} + G_{ux}}{SC_{c} + G_{ux}}$$

$$V_{h} = 0$$

$$V_{h$$

= (i-Gm, VI) ( RL+SCL)

VI SCIPL+1 = i [ PC + SCC+Gaz ) = (i-Gm, VI) RL

SCIPL+1 = i [SCLPL+1] + SCGM2 ) 3

Voit = -(SCC+Gm2)/SCCGm2

Voit = RS + [PL + SCC+Gm2]

OM = RS + [SCLPL+1]

## 4. (Digital MOS Logic Circuits) (25%)

Notes to students: don't spend more than 45min on the following problem sets.

(1). (15%) PTL network + "level-restoring" transistor  $Q_R$  are a building block commonly used in the MOS digital circuit design. This problem aims to help you understand the dynamic response of the following circuit in Fig. 4(a) with an ideal, matched CMOS inverter whose VTC curve was shown in Fig. 4(b).





Fig. 4(a) 
$$\sqrt{\frac{500}{2}}$$

Given the formula for  $V_t$  as  $V_t = V_{to} + \gamma(\sqrt{V_{SB} + 2\phi_f} - \sqrt{2\phi_f})$ , and let  $Q_1$  and  $Q_R$  have the same  $|V_{to}|$ . At  $V_1 = V_{o1} = V_{IH}$  (or  $V_{IL}$ ), the corresponding value of  $V_{O2}$  referred from p.341 is  $\sqrt[4]{2} = V_1 \sqrt[4]{2} = V_1 \sqrt[4]{2}$  for  $V_1 = V_{IH}$  and  $\sqrt[4]{2} = V_1 \sqrt[4]{2} = V_1 \sqrt[4]{2}$  for  $V_1 = V_{IL}$ , whereas  $V_{IH} = (5V_{DD} 2 |V_{to}|)/8$  and  $V_{IL} = (3V_{DD} + 2 |V_{to}|)/8$ , respectively. We wish to evaluate the charging time for  $V_{o1}$  rising from  $V_{IL}$  to  $V_{IH}$ . To be eligible for credit in your answer, you need to derive the formula analytically for current in question. To help your reasoning, you may use a value of  $V_{to} = 0.2V_{DD}$ .

- (a) At  $V_{ol} = V_{IL}$ , what is the status of  $Q_R$  (Tri, Sat, OFF)? What are the charging currents for capacitor C?
- (b) At  $V_{oI} = V_{IH}$ , what is the status of  $Q_R$  (Tri, Sat, OFF)? What are the charging currents for capacitor C?
- (c) At  $V_{ol}=V_{th}=V_{DD}/2$ , what is the status of  $Q_R$  (Tri, Sat, OFF)? What are the charging currents for capacitor C?
- (d) What will be the time required to charge the capacitor from  $V_{IL}$  to  $V_{IH}$ ? How will you solve this problem?
- (e) Explain why Q<sub>R</sub> closes a "positive feedback" loop around the CMOS inverter.

(5000-2/Ved)

(2). (10%) A serious problem arises if one attempts to cascade the dynamic logic gates shown in Fig. 4(c) when  $V_A = V_\phi = V_{DD}$ . In the latter case an equivalent circuit during the evaluation phase can be shown in Fig. 4(d)



(a) Find  $(W/L)_{eq1}$  and  $(W/L)_{eq2}$ 

(b) Find the values of  $i_{D1}$  at  $V_{Y1}=V_{DD}$  and at  $V_{Y1}=V_t$  when  $Q_{eq2}$  becomes to conduct.

(c) How long would it take before one begins to see a voltage drop from V<sub>Y2</sub>?

Jobb Lander John Jobbe John Jobbe John Jobbe Job s colomars amile + 3 colore + Slat Gunz. 5 SCGM, RSGMIPL + RC) + (SCC+GMZ)