#### **REVISION HISTORY**

| REVISION | DESCRIPTION OF CHANGE                                                                                                        | DATE       | Approved      |
|----------|------------------------------------------------------------------------------------------------------------------------------|------------|---------------|
| А        | Release of Final Schematic                                                                                                   | 10/22/2024 | lain Galloway |
| A1       | Changed BT1 to DNP, Li-Ion batteries cannot be shipped with baords.                                                          | 10/22/2025 | lain Galloway |
| В        | Completely removed BT1 from shcematic. Li-lon batteries soldered or loose cannot be shipped with NXP boards.                 | 10/22/2025 | lain Galloway |
| С        | Several changes made to schematic per document PCML-94468_C.xlsx.  New USB Connector J1 added. USB Conn changed to Full SMT. | 1/22/2025  | lain Galloway |
| D        | J1 Connector made SBU1 SBU2 NC. Updated footprint on U13.<br>Added 47uF to input U13.                                        | 6/4/2025   | lain Galloway |

# X-MR-VMU-TROPIC TABLE OF CONTENTS

|   | Table of Contents        |    |
|---|--------------------------|----|
| 1 | COVER PAGE               |    |
| 2 | POWER DELIVERY           |    |
| 3 | I.MXRT1064_GPIO          |    |
| 4 | CONNECTORS_COMMUNICATION | Þ١ |
| 5 | ETHERNET                 |    |
| 6 | IMU                      |    |
| 7 | LED                      |    |

#### **SILKSCREEN**

Silkscreen text is this COLOR in the schematic.

### **CAD NOTES:**

CAD Notes are this COLOR in the schematic.

| N. 1                         |                   | Micro                                                                 | cont    | roller Pro    | duct Gro | up    |      |     |
|------------------------------|-------------------|-----------------------------------------------------------------------|---------|---------------|----------|-------|------|-----|
|                              |                   | 6501 William Cannon Drive West<br>Austin, TX 78735-8598               |         |               |          |       |      |     |
|                              |                   | proprietary to NXP and<br>le or in part without the<br>ICAP Classific | express |               |          | Semic |      |     |
| Designer:<br>Michael Steffen | Drawin            |                                                                       |         | 01.           | 100.     |       | 100. |     |
| Drawn by:<br>Michael Steffen | Page Title: Cover |                                                                       |         |               |          |       |      |     |
|                              |                   |                                                                       |         |               |          |       |      | Rev |
| Approved:                    | Size<br>C         | Document Number                                                       | SCH     | 94468 PDF: \$ | PF-94468 |       |      | D   |







## ETHERNET 100BASE-T1 2 600 OHM 10.11 VREGA\_OUT {3} ETH\_RST 36 MDIO {3} ETH\_MDIO <>> C50 1uF 1 MDC {3} ETH\_MDC <>> VREGA\_IN VREGA\_IN 17 TMS/ GPI00/CONFIG0 TRX\_P 2 FL6 3 TRX\_FL\_P DIFF FAIR TRX\_N 1 4 TRX\_FL\_N DIFF FAIR 2000H@100KHZ 18 TDI/GPIO1 C52 0.1uF {3} ETH\_RX\_ER LAYOUT NOTE: low 29 TXC RXC/GPIO8/TX\_TCLK 26 X (3) ENET\_RMII\_REF\_CLK <>> impedance connection to this pin (either directly placed or connected via Power island) 31 TXD0 TXD1 TXD1 TXD1 TXD2/GPIO10 TXD3/GPIO11 RXD0/CONFIG5 RXD1/CONFIG4 21 RXD2/GPIO4/CONFIG3 RXD3/GPIO3/CONFIG2 {3} ETH\_TXD0 {3} ETH\_TXD1 30 TX\_CTL (3) ETH\_TX\_EN <>> RX CTL/CONFIG6 TJA1103AHN PHYAD = 18 Move D8, D9 LED to top side of PCB. SCH-94468 ETHERNET Date: Thursday, August 28, 2025





