# Building an ALU

Jinyang

#### What we've learnt so far

- Basic logic design
  - Logic circuits == Boolean expressions
- How to build a combinatorial logic circuit
  - Specify the truth table
  - Output is the sum of products
- Common CL
  - Decoder
  - Multiplexer

### Lesson plan

- 1-bit ALU
- Logical ops: AND/OR/XOR/shift
- Arithmetic ops: addition, subtraction, multiplication, division

### Array of logic elements

- So far, our circuits work on 1-bit inputs/outputs
- How to build circuits with n-bit inputs/outputs?



### Array of logic elements

• 64-bit multiplexor: an array of 64 1-bit multiplexors



#### **ALU overview**

Example



### Implementing ALU: AND



### Implementing ALU: AND



# Implementing ALU: OR



### Implementing ALU: adder







| Inputs |   |         | Outputs  |     |
|--------|---|---------|----------|-----|
| a      | b | Carryin | CarryOut | Sum |
| 0      | 0 | 0       | 0        | 0   |
| 0      | 0 | 1       | 0        | 1   |
| 0      | 1 | 0       | 0        | 1   |
| 0      | 1 | 1       | 1        | 0   |
| 1      | 0 | 0       | 0        | 1   |
| 1      | 0 | 1       | 1        | 0   |
| 1      | 1 | 0       | 1        | 0   |
| 1      | 1 | 1       | 1        | 1   |

Brute force PLA

We can do better than PLA for CarryOut

$$CarryOut = (b \cdot CarryIn) + (a \cdot CarryIn) + (a \cdot b)$$



 $Sum = (a \cdot \overline{b} \cdot \overline{CarryIn}) + (\overline{a} \cdot b \cdot \overline{CarryIn}) + (\overline{a} \cdot \overline{b} \cdot CarryIn) + (a \cdot b \cdot CarryIn)$ 

| Inputs |   |         | Outputs |     |
|--------|---|---------|---------|-----|
| a      | b | Carryin | CaryOut | Sum |
| 0      | 0 | 0       | 0       | 0   |
| 0      | 0 | 1       | 0       | 1   |
| 0      | 1 | 0       | 8       | 1   |
| 0      | 1 | 1       | 1       | 0   |
| 1      | 0 | 0       | 0       | 1   |
| 1      | 0 | 1       | 1       | 0   |
| 1      | 1 | 0       | 1       | 0   |
| 1      | 1 | 1       | 1       | 1 1 |

#### Subtraction

- Idea: a b = a + (-b)
- How to calculate 2's complement?

#### Subtraction in 1-bit ALU Set Binvert=1 carryIn=1 $Op=(10)_2$ operation carryIn **BInvert** to compute A-B A&B Result A B Mux $A\pm B$ B Subtraction Mux reuses hardware carryOut for addition

### Extend 1-bit ALU to 64-bit



# Simple 64-bit adder: ripple carry



#### Extend ALU to include slt

- RISC-V slt instruction: Result = (A < B) ? 1 : 0 Signed</li>
  - X86 equivalent: cmpq %rbx,%rax setl %rcx



#### Extend ALU to include slt

- A < B iff:
  - (A-B) is negative (MSB is 1)
  - (A-B) overflowed
  - But not both



# Downside of ripple carry?



#### In search of faster adder

- Ripple carry:
  - Delay: 64, Gate count: 64\*c
- Brute-force (truth table->PLA)
  - Delay: 2, Gate count:  $O(2^{64+64})$
- Clever designs in between?
- Idea #1: (Carry lookahead) compute multiple carry-bits at a time

 Idea #1: (Carry lookahead) compute multiple carry-bits at a time



regardless of carryIn

to carryOut

 Idea #1: (Carry lookahead) compute multiple carry-bits at a time

Computing all carry-bits of a 4-bit adder:

$$c1 = g0 + (p0 \cdot c0)$$

$$c2 = g1 + (p1 \cdot g0) + (p1 \cdot p0 \cdot c0)$$

$$c3 = g2 + (p2 \cdot g1) + (p2 \cdot p1 \cdot g0) + (p2 \cdot p1 \cdot p0 \cdot c0)$$

$$c4 = g3 + (p3 \cdot g2) + (p3 \cdot p2 \cdot g1) + (p3 \cdot p2 \cdot p1 \cdot g0)$$

$$+ (p3 \cdot p2 \cdot p1 \cdot p0 \cdot c0)$$

Delay? 3 4-bit ripple carry delay: 2 \* 4

 Idea #1: (Carry lookahead) compute multiple carry-bits at a time

Computing all result bits in a 4-bit adder:

$$s_i = \overline{c_i} \cdot a_i \cdot b_i + c_i \cdot \overline{a_i} \cdot b_i + c_i \cdot a_i \cdot \overline{b_i}$$
,  $i = 0, ..., 3$ 

Build a 16-bit adder with carry-ahead 4-bit adders

