#### SIMD and AVX512

Chad Jarvis

Simula Research Laboratory

### Outline

- What is SIMD
- History of SIMD with x86 hardware
- Matrix multiplication example with AVX512
  - Intrinsics
  - FMA
  - The Vector Class Library
  - Peak flops
- SIMD vertical operators
- SIMD horizontal operators
  - Reduction example with AVX512
  - 4x4 matrix transpose
- Gather/scatter

### Single Instruction Mulitiple Data

#### **Scalar Operation**

| 1 | + | 9  | = | 10 |
|---|---|----|---|----|
| 2 | + | 10 | = | 12 |
| 3 | + | 11 | = | 14 |
| 4 | + | 12 | = | 16 |
| 5 | + | 13 | = | 18 |
| 6 | + | 14 | = | 20 |
| 7 | + | 15 | = | 22 |
| 8 | + | 16 | = | 24 |

```
for(int i=0; i<8; i++) {
  c[i] = a[i] + b[i];
}</pre>
```

- 1. Read 8 values from a
- 2. Read 8 values from b
- 3. Add 8 values
- 4. Write 8 values

#### **SIMD Operation**

```
10
2
                   12
         10
3
         11
                   14
4
         12
                   16
                   18
5
          13
                   20
6
         14
         15
                   22
                   24
8
         16
```

```
Vec8d av = Vec8d().load(a);
Vec8d bv = Vec8d().load(b);
Vec8d cv = av + bv;
cv.store(c);
```

- 1. Read 8 values from a in one operation
- 2. Read 8 values from b in one operation
- 3. Add 8 values in one operation
- 4. Store 8 values in one operation

24+ operations

4 operations

# History of Intel x86/x87 SIMD



31 instructions
12 instructions
7 instructions
47 instructions
16 instructions
13 instructions
144 instructions
70 instructions

https://www.researchgate.net/profile/Mostafa\_Soliman3/publication/288993171\_State-of-the-Art\_in\_Processor\_Architecture/links/56881ca308ae19758398eb08/State-of-the-Art-in-Processor-Architecture.pdf

# History AMD SIMD with x86/x87

```
64-bit wide, X87 register based
             1998 single floating point (first for SIMD), AMD only, obsolete

    3DNow!

128-bit wide

    SSE2/SSE3

             2003

    SSE4a

             2007

    XOP

             2011
                 Many nice features of AVX512, obsolete (in theory)
• FMA4 2011 First x86 hardware with FMA, obsolete (in theory)
• SSSE3
             2011
                 Intel had SSSE3 by 2004
• SSE4.1/4.2 2011 Intel had SSE4 by 2008
         2011 256-bit registers but 128-bit ports

    AVX

             2015 256-bit registers but 128-bit ports

    AVX2

256-bit wide

    AVX2

             2019 256-bit ports with Zen2
```

# SIMD popularity

```
All 64-bit processors have SSE2
```

```
Steam (Valve gaming platform) Survey January
2019
SSE2
       100%
SSE3
       100%
SSSE3
        97%
                   The fact that AMD did not offer: SSSE3, SSE4, and AVX until
SSE4.1
        95%
                   2011 is likely the reason these technologies are less popular.
SSF4.2
        94%
AVX
        87%
AVX2
         NA
AVX512
         NA
SSE4a
        17%
```

https://store.steampowered.com/hwsurvey

# SIMD Elements per Data Type

|          | char | short | int | int64_t | float | double |
|----------|------|-------|-----|---------|-------|--------|
| MMX      | 8    | 4     | 2   | 1       | 0     | 0      |
| SSE      | 0    | 0     | 0   | 0       | 4     | 0      |
| SSE2     | 16   | 8     | 4   | 2       | 4     | 2      |
| AVX      | 16   | 8     | 4   | 2       | 8     | 4      |
| AVX2     | 32   | 16    | 8   | 4       | 8     | 4      |
| AVX512F  | 32   | 16    | 16  | 8       | 16    | 8      |
| AVX512BW | 64   | 32    | 16  | 8       | 16    | 8      |

# Dense Matrix Multiplication

```
The goal is to calculate: C = A*B
```

A, B, and C are n x n matrices

Each element of C can be written:

$$C_{i,j} = \sum (A_{i,k} * B_{k,j})$$
 for  $k = 1$  to  $n$ 

# Matrix multiplication in C

```
void gemm(double *a, double *b, double *c, int n) {
  for(int i=0; i<n; i++) {
    for(int j=0; j<n; j++) { // row(k,C)
      for(int k=0; k<n; k++) {</pre>
        c[i*n + j] = a[i*n + k]*b[k*n + j] + c[i*n + j];
gemm (general matrix multiplication)
M_{i,j} = M[i*n + k]
In C, arrays start at 0 not 1 (unlike FORTRAN).
The inner loop over k is cache unfriend as every
iteration has to reads with a stride k*n (b[k*n + j]).
For a 1024x1024 matrix this code gets
0.3 % of the peak FLOPS
```

### Dense Matrix Multiplication

```
The i-th row of (C = A*B) can be written row(i,C) = \sum (A_{i,k} * row(k,B)) \text{ for } k = 1 \text{ to n}
```

# 2x2 matrix multiplication example

# Swapping the j and k loop

```
void gemm2(double *a, double *b, double *c, int n) {
  for(int i=0; i<n; i++) {
    for(int k=0; k<n; k++) { // row(k,C)
      for(int j=0; j<n; j++) {
       c[i*n + j] = a[i*n + k]*b[k*n + j] + c[i*n + j];
The function gemm2 swaps the k and j loops.
The loop over j calculates: A, *row(k,B)
The loop over k calculates: row(i,C) = Sum A_{i,k}*row(k,B)
The loop over i calculates: C = A*B
gemm2 is more than six times faster than gemm
```

# Matrix multiplication

```
Recall row(i,C) = Sum A_{i,k}*row(k,B) for k = 1 to n
void gemm2(double *a, double *b, double *c, int n) {
  for(int i=0; i<n; i++) {
    for(int k=0; k<n; k++) { // Sum A_{i,k}*row(k,B)
      foo(a[i*n + k], &b[k*n], &c[i*n], n);
void foo(double s, double *b, double *c, int n) {
  for(int i=0; i<n; i++) {
    c[i] = s*b[i] + c[i];

    foo calculates A<sub>i,k</sub>*row(k,B)

    foo is the function we will optimize with SIMD
```

#### AVX512 with intrinsics

The preferred method for low programming is using *intrinsics* instead of assembly. This is because intrinsics are much more convenient (except for their names).

Notice that the loop goes over n/8 elements. In principle this loop can be eight times faster than the scalar loop in the function foo.

gemm3 is more than 10 times faster than gemm

# Intrinsics and assembly

Use GodBolt (https://godbolt.org/) to see the assembly for GCC, ICC, Clang, and MSVC

```
xor
          eax, eax
vbroadcastsd zmm16, xmm0
          edx, edx
test
                        # Prob 10%
jle
          ..B1.5
                        # Preds ..B1.1 ..B1.3
lea
          ecx, DWORD PTR [rax*8]
inc
          eax
movsxd
          rcx, ecx
vmulpd
          zmm17, zmm16, ZMMWORD PTR [rdi+rcx*8]
          zmm18, zmm17, ZMMWORD PTR [rsi+rcx*8]
vaddpd
vmovups
          ZMMWORD PTR [rsi+rcx*8], zmm18
cmp
          eax, edx
j1
          ..B1.3
                        # Prob 82%
                        # Preds ..B1.3 ..B1.1
vzeroupper
ret
```

### **Intrinsics**

 #include <x86intrin.h> for GCC, ICC, and Clang. For MSVC see

https://stackoverflow.com/questions/11228855/he ader-files-for-x86-simd-intrinsics

|        | Data type                                     | Intrinsic prefex |
|--------|-----------------------------------------------|------------------|
| SSE    | m128 (float)<br>m128d (double)<br>m128i (int) | _mm_             |
| AVX    | m256 (float)<br>m256d (double)<br>m256i (int) | _mm256_          |
| AVX512 | m512 (float)<br>m512d (double)<br>m512i (int) | _mm512_          |

### Advantages of Intrinsics

Advantages of intrinsics over assembly:

- You don't have to worry about 32-bit and 64-bit mode.
  - 32-bit and 64-bit assembly syntax are incompatible.
- You don't need to worry about registers and register spilling.
  - There are a finite number of logical registers, in assembly if you use them all, and need more, then you have to manage this manually.
- No need to worry about AT&T and Intel assembly syntax.
  - There are two competing dialects of assembly (like bokmål and nynosk).
- No need to worry about function calling conversions.
  - 32-bit and 64-bit and Windows, MacOS, and Linux all use different function calling conventions which you have to adhere to in assembly.
- The compiler can optimize intrinsics further which it won't do with inline assembly.
- Intrinsics are compatible (mostly) with the four most popular C/C++ compilers: GCC,
   ICC, Clang, MSVC.

# Disadvantages of Intrinsics

The main disadvantage of intrinsics are:

- Complicated Names: e.g. \_\_m512d v1 = \_mm512\_fmadd\_pd(sv, bv, cv)
- Only compatible with x86 hardware.
- If you want exact control you still need assembly.
- Some hardware features can only be accessed with assembly.

# Fused Multiply Add (FMA)

```
fma(a,b,c) does a*b + c in one operation
This can both improve performance and accuracy.
Without FMA
p = round(a*b)
s = round(p + c): two operations, round twice
With FMA
s = round(a*b + c): one operation, round once
```

### **FMA** with intrinsics

```
void foo intrin fma(double s, double *b, double *c, int n) {
    m512d sv = mm512 set1 pd(s);
                                       // broadcast s to all 8 values
  for(int i=0; i<n/8; i++) {
    __m512d cv = _mm512_loadu_pd(&c[8*i]);  // load 8 double from c
__m512d bv = _mm512_loadu_pd(&b[8*i]);  // load 8 double from b
            cv = _mm512_fmadd_pd(sv, bv, cv); // cv = sv*bv + cv
    _mm512_storeu_pd(&c[8*i], cv);
                                     // write cv to c array
Modern compilers will likely convert
        t1 = _mm512_mul_pd(bv, sv); // sv*bv
        cv = _mm512\_add\_pd(t1, cv); // cv = sv*av + cv
to
        cv = mm512 \text{ fmadd pd(sv, bv, cv)}; // cv = sv*bv + cv
FMA4: four operands e.g. d = a*b + c
FMA3: three operands e.g. c = a*b + c
Intel proposed FMA4, AMD implemented it first, Intel came out with FMA3 instead.
```

# The Vector Class Library (VCL)

C++ library for SIMD operations

https://www.agner.org/optimize/#vectorclass

In most cases you will get the same performance as using intrinsics.

# Skylake micro-architecture ports



- Arithmetic operations go to ports 0, 1, and 5
- Fused-AVX512 uses 256-bit ports 0 and 1 to emulate a 512-bit operation
- Higher-end AVX512 hardware has a dedicates 512-bit port (port 5)
- Hardware without (with) a 512-bit port is called single issue (dual issue).

https://en.wikichip.org/wiki/intel/microarchitectures/skylake (server)

### Peak FLOPS for GEMM

| Instruction SET          |                                         | FLOP<br>/cycle |
|--------------------------|-----------------------------------------|----------------|
| Intel SSE2 Core2 (2006)  | (2-wide MUL)+(2-wide ADD)               | 4              |
| AMD AVX Bulldozer (2011) | (2 FLOP/FMA)*(4-wide FMA)               | 8              |
| Intel AVX (2011)         | (4-wide MUL)+(4-wide ADD)               | 8              |
| AMD AVX ZEN (2017)       | (2 FLOP/FMA)*(4-wide FMA)               | 8              |
| Intel AVX2 (2013)        | (2 FLOP/FMA)((4-wide FMA)+(4-wide FMA)) | 16             |
| AMD AVX2 ZEN2 (2019?)    | (2 FLOP/FMA)((4-wide FMA)+(4-wide FMA)) | 16             |
| AVX512 (single issue)    | (2 FLOP/FMA)*(8-wide FMA)               | 16             |
| AVX512 (dual issue)      | (2 FLOP/FMA)((8-wide FMA)+(8-wide FMA)) | 32             |
|                          |                                         |                |

Peak double floating point flops, for single floating point double the FLOP/cycle

### Performance tests for a 1024x1024

1024x1024 matrix: floating point operations =  $2*n^3$  = 2.15 GFLOP

Intel Xeon 6142 CPU (duel issue AVX512) @ 3.5 GHz and AVX512 Peak FLOPS for a single core = 32\*3.5GHZ = 112 GFLOPS

| n=1024                    | Time   | GFLOPS | GFLOPS/peak |
|---------------------------|--------|--------|-------------|
| gemm1                     | 4.0 s  | 0.5    | 0.3 %       |
| gemm2                     | 0.7 s  | 3.0    | 2.7 %       |
| gemm2 with foo_intrin     | 0.35 s | 6.0    | 5.3 %       |
| gemm2 with foo_intrin_fma | 0.35 s | 6.0    | 5.3%        |

The code is memory bandwidth bound. To get closer to the peak flops (I have achieved over 70% with more advanced code) you have you use loop tiling.

# Frequency scaling and dark silicon

Intel Xeon 6142 CPU 16 cores

One of the big problems with AVX and especially AVX512 is that they use so much power that the processor can't operate at its thermal design power (TDP).

| Instruction Set | 1 or 2 cores | 16 cores |
|-----------------|--------------|----------|
| SSE             | 3.7 GHz      | 3.3 GHz  |
| AVX             | 3.6 GHz      | 2.9 GHz  |
| AVX512          | 3.5 GHz      | 2.2 GHz  |

It's not possible to use all the cores at max frequency with AVX or AVX2. Some system administrators disable AVX512 on servers because code with AVX512 from a single user can greatly effect the performance of another user's code without AVX512.

Dark silicon means that not all the logic (silicon) can be enabled at the TDP and so must be disabled or clocked down.

# Operators in C

```
Arithmetic
 a + b, a - b, a*b, a/b, a%b
• Bitwise
 a | b, a & b, a ^ b, ~a
Bit shift
 a << b, a >> b (signed), a >> b (unsigned)

    Logical operators

 a && b, a || b, !a

    Comparison operators

 a == b, a != b, a < b, a <= b, a > b, a >= b
• Tertiary operator
 x = a ? b : c
Special functions:
 sqrt(x), abs(x), fma(a,b,c), ceil(x), floor(x)
```

# Arithmetic operators

|       | char | short | int    | int64_t  | float | double |
|-------|------|-------|--------|----------|-------|--------|
| + (-) | SSE2 | SSE2  | SSE2   | SSE2     | SSE   | SSE2   |
| *     | NA   | SSE2  | SSE4.1 | AVX512DQ | SSE   | SSE2   |
| 1     | NA   | NA    | NA     | NA       | SSE   | SSE2   |
| %     | NA   | NA    | NA     | NA       |       |        |

- No 8-bit multiplication (can be emulated with 16-bit multiplication)
- No integer division with x86 SIMD
- Floating point division is slow and only uses one port (internally it may only be 128-bit or 256-bit wide as well).
- The AVX512DQ 64-bit \* 64-bit to 64-bit instruction is still slow.

### Fast division for constant divisors

Calculate r = a/b where b is a constant

With floating point we precompute (at compile time or outside of the main loop) the inverse ib = 1.0/b.

$$r = ib*a$$

Floating point division with constant divisors becomes multiplication

With integers the inverse is more complicated ib,n = get\_magic\_numbers(b);

Integer division with constant divisors becomes multiplication and a bit-shift

# Fast Division Examples

Dividing integers by a power of two can be done with a bit shift which is very fast.

- $x/3 = x*1431655766/2^32$  $27*1431655766/2^32 = 3$
- $x/1000 = x*274877907/2^38$  $10000*274877907/2^32 = 10$
- x/314159 = x\*895963435/2 $7*314159*895963435/2^48 = 7$

# Bitwise operators

|                 | char | short | int  | int64_t        | float | double |
|-----------------|------|-------|------|----------------|-------|--------|
| ^ (XOR)         | SSE2 | SSE2  | SSE2 | SSE2           | SSE   | SSE2   |
| (OR)<br>& (AND) | SSE2 | SSE2  | SSE2 | SSE2           | SSE   | SSE2   |
| >> unsigned >>  | NA   | SSE2  | SSE2 | AVX512<br>SSE2 |       |        |
| <<              |      | SSE2  | SSE2 | SSE2           |       |        |
| ~ (NOT)         | NA   | NA    | NA   | NA             | NA    | NA     |

- Signed integers use arithmetic shift which shifts in the sign bit for >>
- Signed and unsigned integers use logical shift which shifts in zeros.

$$\bullet \sim x = (x \wedge -1)$$

# Comparison operators

|         | char            | short           | int            | int64_t        | float | double |
|---------|-----------------|-----------------|----------------|----------------|-------|--------|
| ==      | SSE2            | SSE2            | SSE2           | SSE4.1         | SSE   | SSE2   |
| !=      | AVX512BW<br>XOP | AVX512BW<br>XOP | AVX512F<br>XOP | AVX512F<br>XOP | SSE   | SSE2   |
| < (>)   | NA              | SSE2            | SSE2           | SSE4.2         | SSE   | SSE2   |
| <= (>=) | AVX512BW or XOP | AVX512BW<br>XOP | AV512F<br>XOP  | AVX512F<br>XOP | SSE   | SSE2   |

<sup>• (</sup>a != b) =  $\sim$ (a == b) = (a == b) ^ -1

# Other Vertical Operators

|                      | char   | short  | int    | int64_t | float       | double      |
|----------------------|--------|--------|--------|---------|-------------|-------------|
| ?:                   | SSE4.1 | SSE4.1 | SSE4.1 | SSE4.1  | SSE4.1      | SSE4.1      |
| fma3<br>fma4         | NA     | NA     | NA     | NA*     | AVX2<br>XOP | AVX2<br>XOP |
| min (max)            | SSE4.1 | SSE2   | SSE4.1 | AVX512F | SSE         | SSE2        |
| sqrt                 | NA     | NA     | NA     | NA      | SSE         | SSE2        |
| abs                  | SSSE3  | SSSE3  | SSSE3  | AVX512F | AVX512F     | AVX512F     |
| floor/ceil/<br>round |        |        |        |         | SSE4.1      | SSE4.1      |

<sup>\*</sup> AVX512IFMA52 has FMA for 52-bit integers

# **Horizontal Operators**

Shuffle/permute/swizzle elements within a vector

- e.g. v(1, 2, 3, 4) to v(4, 3, 2, 1)
- Add elements within a vector
- e.g. v(1, 2, 3, 4) to v(1 + 2, 3 + 4, 0, 0)

There are a massive number of ways to permute elements within vectors e.g.

- permute(v1, int): where int is a compile time integer
- permute(v1, var): where var is a runtime time var
- permute(v1, v2, int), permute elements within vectors with a compile time integer

|                 | char   | short  | int                 | int64_t | float | double |
|-----------------|--------|--------|---------------------|---------|-------|--------|
| hadd (hsub)     | SSE4.1 | SSE4.1 | SSE4.1              | SSE4.1  | SSE3  | SSE3   |
| permute(v1,var) | SSSE3  | SSSE3  | SSSE3 or<br>AVX512F | SSSE3   | AVX   | AVX    |

### Horizontal addition example

A reduction adds each element of an array and returns the sum

```
double reduction(double *a, int n) {
  double s = 0;
  for(int i=0; i<n; i++) {
    s + = a[i];
  return s;
double reduction VCL(double *a, int n) {
 Vec8d s1 = 0;
 for(int i=0; i<n/8; i++) {
   s1 += Vec8d().load(&a[8*i]); //eight partial sums
 return horizontal_add(s1); //add the eight partial sums
```

# Horizontal add example

```
double reduction avx512(double *a, int n) {
   m512d s1 = mm512 setzero pd();
 for(int i=0; i<n/8; i++) {
     _m512d av = _mm512_loadu_pd(&a[8*i]);
   s1 = mm512 add pd(cv,s1);
                                         // sum = av + sum
  // s1 = 1 2 3 4 5 6 7 8

__m256d l1 = _mm512_castpd512_pd256(s1); // l1 = 1 2 3 4

__m256d h1 = _mm512_extractf64x4_pd(s1,1); // h1 = 5 6 7 8
                                  // s2 = 6 8 10 12
  m256d s2 = mm256 add pd(h1,l1);
  __m128d l3 = _mm256_castpd256_pd128(s3); // l3 = 14 14
  _{m128d h3} = _{mm256} = _{extractf128} = _{pd(s3,1)}; // h3 = 22 22
  return mm cvtsd f64(s4);
                                         // return 36
//hadd pd(a,b) = (a0+a1, b0+b1, a2+a3, b2,b3)
```

We can reduce a vector of width w in ln2(w) sums. For 8 doubles it takes 3 sums. For 16 floats it takes 4 sums.

### Transposing a 4x4 float matrix

```
// row0 1 2 3 4
// row1 5 6 7 8
// row2 9 10 11 12
// row3 13 14 15 16

tmp0 = _mm_unpacklo_ps(row0, row1); // 1 5 2 6
tmp2 = _mm_unpacklo_ps(row2, row3); // 9 13 10 14
tmp1 = _mm_unpackhi_ps(row0, row1); // 3 7 4 8
tmp3 = _mm_unpackhi_ps(row2, row3); // 11 15 12 16

row0 = _mm_movelh_ps(tmp0, tmp2); // 1 5 9 13
row1 = _mm_movehl_ps(tmp2, tmp0); // 2 6 10 14
row2 = _mm_movelh_ps(tmp1, tmp3); // 3 7 11 15
row3 = _mm_movehl_ps(tmp3, tmp1); // 4 8 12 16
```

Scalar operations to transpose a matrix go as 2\*n\*(n-1) but only n\*ln2(n) with SIMD

| nxn matrix          | 4x4 | 8x8 | 16x16 |
|---------------------|-----|-----|-------|
| SIMD ops            | 8   | 24  | 64    |
| SIMD ops<br>+ R/W   | 16  | 40  | 96    |
| Scalar ops<br>+ r/w | 24  | 120 | 480   |

#### Gather and Scatter

```
Intel has created micro-code which essential implements the following
gathern(double *a, double *b, int *idx) {
  for(int i=0; i<n; i++) b[i] = a[idx[i]];
}
scattern(double *a, double *b, int *idx) {
  for(int i=0; i<n; i++) b[idx[i]] = a[i];
}
Where n is eight (four) with AVX512 (AVX2)</pre>
```

|         | char | short | int     | int64_t | float   | double  |
|---------|------|-------|---------|---------|---------|---------|
| gather  | NA   | NA    | AVX2    | AVX2    | AVX2    | AVX2    |
| scatter | NA   | NA    | AVX512F | AVX512F | AVX512F | AVX512F |

### Gather and scatter example

```
double a[16] = \{0, -1, 2, -3, 4, -5, 6, -7, 8, -9, 10, -11, 12, -13, 14, -15\};
int idx[8] = \{1, 3, 5, 7, 9, 11, 13, 15\};
double b[8]:
gather(a, b, idx); // b = \{-1, -3, -5, -7, -9, -11, -13, -15\}
memset(a, 0, 16*sizeof(double));
scatter(a, b, idx);
//a = \{0, -1, 0, -3, 0, -5, 0, -7, 0, -9, 0, -11, 0, -13, 0, -15\};
     m256i vidx = mm256 loadu si256(( m256i*)idx);
    m512d bv = mm512 i32gather pd (vidx, a, 8);
                   mm512 storeu pd(b, bv);
    memset(a, 0, 16*sizeof(double));
    mm512 i32scatter pd(a, idx, bv, 8);
```

| Nehalem (2009),<br>Westmere (2010):<br>Intel Xeon<br>Processors | Sandy Bridge (2012):<br>Intel Xeon<br>Processor<br>E3/E5 family | Haswell (2014):<br>Intel Xeon<br>Processor<br>E3 v3/E5 v3/E7 v3 | Knights Corner (2012): Intel Xeon Phi Coprocessor x100 Family | Knights Landing (2016): Intel Xeon Phi Processor x200 Family | Skylake (2017): Intel Xeon Scalable Processor Family |
|-----------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------|------------------------------------------------------|
| (legacy)                                                        | E3/E3 family                                                    | Family                                                          |                                                               |                                                              | AVX-512VL                                            |
|                                                                 |                                                                 |                                                                 |                                                               |                                                              | AVX-512DQ                                            |
|                                                                 | Ivy Bridge (2013):<br>Intel Xeon                                | Broadwell (2015):<br>Intel Xeon                                 |                                                               | 512-bit                                                      | AVX-512BW                                            |
|                                                                 | Processor<br>E3 v2/E5 v2/E7 v2<br>Family                        | Processor<br>E3 v4/E5 v4/E7 v4<br>Family                        |                                                               | AVX-512ER                                                    | 512-bit                                              |
|                                                                 |                                                                 |                                                                 |                                                               | AVX-512PF                                                    |                                                      |
|                                                                 |                                                                 |                                                                 |                                                               | AVX-512CD                                                    | AVX-512CD                                            |
|                                                                 |                                                                 |                                                                 | 512-bit                                                       | AVX-512F                                                     | AVX-512F                                             |
|                                                                 |                                                                 | 256-bit                                                         | IMCI                                                          |                                                              |                                                      |
|                                                                 | 256-bit                                                         | AVX2                                                            |                                                               | AVX2                                                         | AVX2                                                 |
| 128-bit                                                         | AVX                                                             | AVX                                                             |                                                               | AVX                                                          | AVX                                                  |
| SSE*                                                            | SSE*                                                            | SSE*                                                            |                                                               | SSE*                                                         | SSE*                                                 |
|                                                                 |                                                                 | — primary instruction                                           | set                                                           | — legacy instruc                                             | ction set                                            |

### Vector extensions for C

```
//https://gcc.gnu.org/onlinedocs/gcc/Vector-Extensions.html
//works with GCC, ICC, and Clang, but to MSVC
#include <stdio.h>
typedef float float4 attribute ((vector size(sizeof(float)*4)));
void foo(float *a, float *b, float *c, int n) {
 int i:
 for(i=0; i<(n\&-4); i+=4) { //(n\&-4) rounds n down to a multiple of 4
   float4 av = *(float4*)&a[i]; // Read four floats from a
   float4 bv = *(float4*)&b[i]; // Read four floats from b
   for(; i<n; i++) c[i] = a[i] + b[i];
int main(void) {
 float a[8], b[8], c[8];
 for(int i=0; i<8; i++) a[i] = i, b[i] = i;
 foo(a, b, c, 8);
 for(int i=0; i<8; i++) printf("%.0f ", c[i]);</pre>
 puts("");
```

### Dot Product and an AoSoA

```
typedef float float4 attribute ((vector size(sizeof(float)*4)));
struct vec3 {
  float x; float y; float z;
};
struct vec3SSE {
  float4 x; float4 y; float4 z;
float dot(struct vec3 a, struct vec3 b) {
  return a.x*b.x + a.v*b.v + a.z*b.z;
float4 dotSSE(struct vec3SSE a, struct vec3SSE b) {
  return a.x*b.x + a.y*b.y + a.z*b.z;
//convert an array of structs to a struct of arrays
struct vec3SSE aos2soa(struct vec3 *a) {
  struct vec3SSE a2:
  for(int i=0; i<4; i++) a2.x[i] = a[i].x, a2.y[i] = a[i].y, a2.z[i] = a[i].z;
  return a2;
                Goal: get the dot product of array of 3D vectors (struct vec3)
```

#### Dot Product and an AoSoA

```
vec3 a[8];
                        vec3SSE b[2];
                        b[0] = aos2soa(&a[0])
    X Y Z
a0: 0 1 2
a1: 1 2 3
                        float4 x: 0 1 2 3
a2: 2 3 4
                        float4 v: 1 2 3 4
a3: 3 4 5
                        float4 z: 2 3 4 5
                        b[1] = aos2soa(&a[4])
a4: 4 5 6
a5: 5 6 7
                     float4 x: 4 5 6 7
                        float4 y: 5 6 7 8
a6: 6 7 8
                        float4 7: 6 7 8 9
a7: 7 8 9
for(int i=0; i<8; i++) printf("%.0f ", dot(a[i], a[i]));</pre>
//5 14 29 50 77 110 149 194
for(int i=0; i<2; i++) {
  float4 t = dotSSE(b[i], b[i]);
  for(int j=0; j<4; j++) printf("%.0f ", t[j]);
//5 14 29 50 77 110 149 194
```

See "Extending a C-like Language for Portable SIMD Programming" http://compilers.cs.uni-saarland.de/papers/leissa\_vecimp\_tr.pdf