- Reference
- Universal Verification Methodology UVM Cookbook by Siemens Digital Industries Software

**UVM Class Libraries - Recap** 



- The sequencer is a mediator who establishes a connection between sequence and driver.
- It passes transactions or sequence items to the driver so that they can be driven to the DUT.



- class uvm\_sequencer #( type REQ = uvm\_sequence\_item, RSP = REQ )
   extends uvm\_sequencer\_param\_base #(REQ, RSP)
- A user-defined sequencer is recommended to extend from the parameterized base class "uvm\_sequencer" which is parameterized by request (REQ) and response (RSP) item types.
- Response item usage is optional. So, mostly sequencer class is extended from a base class that has only a REQ item.
- class my\_sequencer extends uvm\_sequencer #(data\_item, data\_rsp); // with rsp
- class my\_sequencer extends uvm\_sequencer #(data\_item); // without rsp

- TLM (Transaction Level Modelling) interface is used by sequencer and driver to pass transactions.
- seq\_item\_export and seq\_item\_port TLM connect methods are defined in uvm\_sequencer and uvm\_driver class.

```
class my_sequencer extends uvm_sequencer #(mem_seq_item);
   `uvm_component_utils(my_sequencer)
   function new (string name, uvm_component parent);
     super.new(name, parent);
   endfunction
endclass
```

### m\_sequencer and p\_sequencer

- m\_sequencer
- m\_sequencer is a handle available by default in a sequence. m\_sequencer has a type of uvm\_sequencer\_base.
- Simply, it is a reference handle to the sequencer on which the sequence is running.
- To run a sequence on the sequencer, the start() method is called. This start
  method needs to provide a sequencer handle.
- Ex:
- base\_seq.start(env\_o.seqr);
- Here, m\_sequencer is a handle for base\_seq that is set to env\_o.seqr.

### m\_sequencer and p\_sequencer

- p\_sequencer
- All sequences have a m\_sequencer handle but they do not have a p\_sequencer handle.
- p\_sequencer is not defined automatically. It is defined using macro `uvm\_declare\_p\_sequencer(sequencer\_name).

 Define p\_sequencer macro does declare p\_sequencer handle of SEQUENCER type and casts m\_sequencer handle to p\_sequencer

### **UVM Testbench Architecture**



## Virtual Sequence and Virtual Sequencers

 A virtual sequence is a container that starts multiple sequences on different sequencers



- Different agents to handle the different protocols
- Therefore, there is a need to execute sequences on corresponding sequencers

## Virtual Sequence and Virtual Sequencers

- A virtual sequence is usually executed on the virtual sequencer.
- A virtual sequence gives control to start different sequences.
- If there are multiple agents and stimulus coordination required, use a virtual sequencer.
  - virtual\_sequence and virtual\_sequencer do not require any virtual keyword.
- UVM does not have uvm\_virtual\_sequence and uvm\_virtual\_sequencer as base classes.
- A virtual sequence is derived from uvm\_sequence.
- A virtual\_sequencer is derived from uvm\_sequencer as a base class.

### **Example-Without virtual sequence and virtual sequencer**

```
// No Virtual Sequencer
class core A sequencer extends uvm sequencer #(seq item);
   `uvm_component_utils(core_A_sequencer)
    function new(string name = "core A sequencer", uvm component
       parent = null);
       super.new(name, parent);
    endfunction
endclass
class core B sequencer extends uvm sequencer #(seq item);
  `uvm component_utils(core_B_sequencer)
   function new(string name = "core B sequencer", uvm component
        parent = null);
     super.new(name, parent);
   endfunction
endclass
```

### Example- Without virtual sequence and virtual sequencer

```
// base test
class base_test extends uvm_test;
env env o; core A seq Aseq; core B seq Bseq;
`uvm component utils(base test)
   function new(string name = "base_test",uvm_component parent=null);
     super.new(name, parent);
   endfunction
  function void build phase(uvm phase phase);
    super.build_phase(phase);
    env o = env::type id::create("env o", this);
  endfunction
  task run phase(uvm phase phase);
    phase.raise objection(this);
    Aseq = core_A_seq::type_id::create("Aseq");
    Bseq = core B seq::type id::create("Bseq");
    Aseq.start(env o.agt A.seqr A);
    Bseq.start(env o.agt B.seqr B);
    phase.drop objection(this);
  endtask
endclass
```

#### **Example- Without virtual sequence and virtual sequencer**

```
UVM_INFO sequence.sv(10) @ 0: uvm_test_top.env_o.agt_A.seqr_A@@Aseq
[core A seq] core A seq: Inside Body
UVM_INFO driver.sv(38) @ ⊘: uvm_test_top.env_o.agt_A.drv_A
[core A driver] Driving from core A
UVM_INFO sequence.sv(30) @ 50: uvm_test_top.env_o.agt_B.seqr_B@@Bseq
[core B seq] core B seq: Inside Body
UVM_INFO driver.sv(55) @ 50: uvm_test_top.env_o.agt_B.drv_B
[core B driver] Driving from core B
```

#### **Example-With virtual sequence and without virtual sequencer**

```
// virtual sequence
class virtual seq extends uvm sequence #(seq item);
  core A seq Aseq; core B seq Bseq; core A sequencer seqr A;
  core B sequencer seqr B;
  `uvm object utils(virtual seq)
   function new (string name = "virtual seq");
     super.new(name);
   endfunction
   task body();
     `uvm_info(get_type_name(), "virtual_seq: Inside Body", UVM_LOW);
      Aseq = core_A_seq::type_id::create("Aseq");
      Bseq = core_B_seq::type_id::create("Bseq");
      Aseq.start(seqr_A);
      Bseq.start(seqr B);
   endtask
endclass
```

#### **Example-With virtual sequence and without virtual sequencer**

```
// No Virtual Sequencer
class core A sequencer extends uvm sequencer #(seq item);
   `uvm_component_utils(core_A_sequencer)
    function new(string name = "core A sequencer", uvm component
       parent = null);
       super.new(name, parent);
    endfunction
endclass
class core B sequencer extends uvm sequencer #(seq item);
  `uvm component_utils(core_B_sequencer)
   function new(string name = "core B sequencer", uvm component
        parent = null);
     super.new(name, parent);
   endfunction
endclass
```

#### **Example- With virtual sequence and without virtual sequencer**

```
UVM_INFO sequence.sv(56) @ 0: reporter@@v_seq [virtual_seq]
virtual_seq: Inside Body
UVM_INFO sequence.sv(10) @ 0: uvm_test_top.env_o.agt_A.seqr_A@@Aseq
[core A seq] core A seq: Inside Body
UVM INFO driver.sv(38) @ ⊘: uvm_test_top.env_o.agt_A.drv_A
[core A driver] Driving from core A
UVM INFO sequence.sv(30) @ 50: uvm test top.env o.agt B.seqr B@@Bseq
[core_B_seq] core_B_seq: Inside Body
UVM_INFO driver.sv(55) @ 50: uvm_test_top.env_o.agt_B.drv_B
[core B driver] Driving from core B
```

# Example- With virtual sequence and virtual sequencer using p\_senquencer handle

```
// Virtual sequence
class virtual_seq extends uvm_sequence #(seq_item);
core A seq Aseq; core B seq Bseq;
core_A_sequencer seqr_A; core_B_sequencer seqr_B;
`uvm_object_utils(virtual_seq)
`uvm_declare_p_sequencer(virtual_sequencer)
  function new (string name = "virtual seq");
    super.new(name);
  endfunction
  task body();
    `uvm info(get type name(), "virtual seq: Inside Body", UVM LOW);
     Aseq = core_A_seq::type_id::create("Aseq");
     Bseq = core B seq::type id::create("Bseq");
     Aseq.start(p sequencer.seqr A);
     Bseq.start(p_sequencer.seqr B);
  endtask
endclass
```

# Example- With virtual sequence and virtual sequencer using p\_senquencer handle

## Example- With virtual sequence and virtual sequencer using p\_senguencer handle

```
UVM INFO sequence.sv(56) @ 0: uvm test top.env o.v seqr@@v seq
[virtual seq] virtual seq: Inside Body
UVM_INFO sequence.sv(10) @ 0: uvm_test_top.env_o.agt_A.seqr_A@@Aseq
[core_A_seq] core_A_seq: Inside Body
UVM_INFO driver.sv(38) @ ⊘: uvm_test_top.env_o.agt_A.drv_A
[core A driver] Driving from core A
UVM_INFO sequence.sv(30) @ 50: uvm_test_top.env_o.agt_B.seqr_B@@Bseq
[core_B_seq] core_B_seq: Inside Body
UVM_INFO driver.sv(55) @ 50: uvm_test_top.env_o.agt_B.drv_B
[core B driver] Driving from core B
```

# Example- With virtual sequence and virtual sequencer but without using p\_senquencer handle

```
// virtual sequence
class virtual seq extends uvm sequence #(seq item);
core A seq Aseq; core B seq Bseq;
core A sequencer seqr A; core B sequencer seqr B;
`uvm object utils(virtual seq)
  function new (string name = "virtual_seq");
    super.new(name);
   endfunction
   task body();
     env env s;
     `uvm_info(get_type_name(), "virtual_seq: Inside Body", UVM_LOW);
     Aseq = core_A_seq::type_id::create("Aseq");
      Bseq = core_B_seq::type_id::create("Bseq");
      // virtual sequencer is created in env, so we need env handle
         to find v seqr.
      if(!$cast(env_s, uvm_top.find("uvm_test_top.env_o")))
        `uvm error(get_name(), "env_o is not found");
         Aseq.start(env_s.v_seqr.seqr_A);
         Bseq.start(env s.v seqr.seqr B);
   endtask
endclass
```

# Example- With virtual sequence and virtual sequencer but without using p\_senquencer handle

## Example- With virtual sequence and virtual sequencer but without using p\_senquencer handle

```
UVM_INFO sequence.sv(55) @ 0: uvm_test_top.env_o.v_seqr@@v_seq
[virtual_seq] virtual_seq: Inside Body
UVM_INFO sequence.sv(10) @ 0: uvm_test_top.env_o.agt_A.seqr_A@@Aseq
[core_A_seq] core_A_seq: Inside Body
UVM_INFO driver.sv(38) @ ⊘: uvm_test_top.env_o.agt_A.drv_A
[core A driver] Driving from core A
UVM_INFO sequence.sv(30) @ 50: uvm_test_top.env_o.agt_B.seqr_B@@Bseq
[core_B_seq] core_B_seq: Inside Body
UVM INFO driver.sv(55) @ 50: uvm test top.env o.agt B.drv B
[core B driver] Driving from core B
```