

#### MANIPAL SCHOOL OF INFORMATION SCIENCES

(A Constituent unit of MAHE, Manipal)

# Design [RTL] and physical design of Asynchronous FIFO

| Reg. Number | Name        | Branch           |
|-------------|-------------|------------------|
| 221038034   | NAGARAJ M S | ME [VLSI DESIGN] |
| 221038035   | SIREESH O J | ME [VLSI DESIGN] |

# Under the guidance of

Dr. Madhushankara M Associate Professor Manipal School of Information Sciences, MAHE, MANIPAL

#### 09/05/2023



# **CONTENTS**

| 1. | Int                     | roduction                                          | 1  |  |  |
|----|-------------------------|----------------------------------------------------|----|--|--|
| 2. | Ob                      | jective(s)                                         | 2  |  |  |
| 3. | Blo                     | ck diagram                                         | 3  |  |  |
| (  | 3.1                     | Memory array                                       | 3  |  |  |
| (  | 3.2                     | Read-domain to write-domain synchronizer[sync_r2w] | 3  |  |  |
| •  | 3.3                     | Write-domain to read-domain synchronizer[sync_w2r] | 4  |  |  |
| •  | 3.4                     | Read pointer & empty generation logic.             | 4  |  |  |
| (  | 3.5                     | Write pointer & full generation logic.             | 4  |  |  |
| 4. | 4. Simulation waveform5 |                                                    |    |  |  |
| 5. | RT                      | L file to Netlist                                  | 6  |  |  |
| 6. | LE                      | C (Logical Equivalence Check)                      | 8  |  |  |
| 7. | Phy                     | ysical design process                              | 9  |  |  |
| ,  | 7.1                     | Floorplan                                          | 9  |  |  |
| ,  | 7.2 Pc                  | ower Planning                                      | 9  |  |  |
| •  | 7.3 Pl                  | acement                                            | 10 |  |  |
| •  | <b>7.4</b> C            | lock tree synthesis                                | 11 |  |  |
| •  | 7.5 R                   | outing                                             | 11 |  |  |
| •  | 7.6 R                   | eport Timing                                       | 12 |  |  |
| •  | 7.7 R                   | eports                                             | 12 |  |  |
|    | 7.7                     | .1 Area report                                     | 12 |  |  |
|    | 7.7                     | .2 Power report                                    | 13 |  |  |
|    | 7.7                     | .3 Timing report                                   | 13 |  |  |
| •  | 7.8 D                   | esign Rule Check (DRC)                             | 14 |  |  |
| 8. | Con                     | nclusions                                          | 15 |  |  |
| R۵ | feren                   | COS                                                | 15 |  |  |

# LIST OF FIGURES

| Figure 1: FIFO [First In First Out]          | 1  |
|----------------------------------------------|----|
| Figure 2: Block diagram of Asynchronous FIFO | 3  |
| Figure 3:waveform showing that FIFO is full. | 5  |
| Figure 4: waveform showing FIFO empty        | 5  |
| Figure 5:Netlist Schematic                   | 7  |
| Figure 6:LEC(Logical Equivalence Check       | 8  |
| Figure 7:Floor Plan                          | 9  |
| Figure 8:Power Plan                          | 10 |
| Figure 9:Placement                           | 10 |
| Figure 10:Clock Tree Debugger                | 11 |
| Figure 11:Routing                            | 11 |
| Figure 12:Timing Report                      | 12 |
| Figure 13: Area Report                       | 12 |
| Figure 14: Power Report                      | 13 |
| Figure 15:Timing Report                      | 13 |
| Figure 16:DRC Report                         | 14 |

# 1. Introduction

In computer programming, FIFO (first in, first-out) is an approach to handling program work requests from queues or stacks so that the oldest request is handled first. In hardware it is either an array of flops or Read/Write memory that store data given from one clock domain and on request supplies with the same data to another clock domain following the first in first out logic. The clock domain that supplies data to FIFO is often referred as WRITE OR INPUT LOGIC and the clock domain that reads data from the FIFO is often referred as READ OR OUTPUT LOGIC. FIFOs are used in designs to safely pass multi-bit data words from one clock domain to another or to control the flow of data between source and destination side sitting in the same clock domain. If read and write clock domains are governed by same clock signal the FIFO is said to be SYNCHRONOUS and if read and write clock domains are governed by different (asynchronous) clock signals FIFO is said to be ASYNCHRONOUS



Figure 1: FIFO [First In First Out]

FIFO full and FIFO empty flags are of great concern as no data should be written in full condition and no data should be read in empty condition, as it can lead to loss of data or generation of non-relevant data The full and empty conditions of FIFO are controlled using binary or gray pointers.

## **Asynchronous FIFO**

An asynchronous FIFO refers to a FIFO design where data values are written sequentially into a FIFO buffer using one clock domain, and the data values are sequentially read from the same FIFO buffer using another clock domain, where the two clock domains are asynchronous to each other.

# 2. Objective(s)

- RTL Design of Asynchronous FIFO.
- Generating the netlist by doing the synthesis.
- LEC [Logical Equivalence Check].
- Physical design.

# 3. Block diagram



Figure 2: Block diagram of Asynchronous FIFO

Above figure shows the block diagram of asynchronous fifo in this design there are five modules each module is explained below.

## 3.1 Memory array

- It is an array of flip-flops, which stores data.
- Number of data words that the memory array can store is often referred as DEPTH of the FIFO.
- Length of the data word is referred as WIDTH of the FIFO.
- Besides flop-array it comprises read and write address decoding logic.

## **3.2 Read-domain to write-domain synchronizer**[sync\_r2w]

This is a simple synchronizer module, used to pass an n-bit pointer from the read clock domain to the write clock domain, through a pair of registers that are clocked by the FIFO write clock.

#### 3.3 Write-domain to read-domain synchronizer[sync\_w2r]

This is a simple synchronizer module, used to pass an n-bit pointer from the write clock domain to the read clock domain, through a pair of registers that are clocked by the FIFO read clock.

#### 3.4 Read pointer & empty generation logic.

The read pointer is a dual n-bit Gray code counter. The n-bit pointer (rptr) is passed to the write clock domain through the sync\_r2w module. The (n-1)-bit pointer (raddr) is used to address the FIFO buffer.

To efficiently register the rempty output, the synchronized write pointer is compared against the rgraynext (the next gray code that will be registered into the rptr)

#### 3.5 Write pointer & full generation logic.

The write pointer is a dual n-bit Gray code counter. The n-bit pointer (wptr) is passed to the read clock domain through the sync\_w2r module. The (n-1)-bit pointer (waddr) is used to address the FIFO buffer.

synchronizing the rptr into the wclk domain and then there are three conditions that are all necessary for the FIFO to be full.

- (1) The wptr and the synchronized rptr MSB's are not equal (because the wptr must have wrapped one more time than the rptr).
- (2) The wptr and the synchronized rptr 2nd MSB's are not equal (because an inverted 2nd MSB from one pointer must be tested against the un-inverted 2nd MSB from the other pointer.
- (3) All other wptr and synchronized rptr bits must be equal.

In order to efficiently register the wfull output, the synchronized read pointer is actually compared against the wgnext (the next Gray code that will be registered in the wptr).

# 4. Simulation waveform



Figure 3:waveform showing that FIFO is full.



Figure 4: waveform showing FIFO empty.

## 5. RTL file to Netlist

#### Commands to covert RTL to NETLIST

- > set\_attribute lib\_search\_path ./library
  - Setting the path to read the library file.
- set\_attribute library fast.lib
  - Reading the timing library.
- set\_attribute hdl\_search\_path ./rtl
  - Setting the path to read the RTL file.
- > read\_hdl -sv design.sv
  - Reading the design file.
- > Elaborate
  - Hierarchy of design is extracted.
- > syn\_generic
  - Covert the netlist to generic gates netlist.
- write\_hdl > ./unmapped/fifo\_generic.sv
  - Before mapping writing netlist into file.
- > read sdc ./constraints/fifo.sdc
  - Reading the constraints file.
- > syn\_map
  - Mapping the generic gates to gates present in technology library.
- > syn\_opt
  - Optimizing the design.
- write\_hdl > ./mapped/fifo\_mapped.sv
  - Writing the netlist into the file.
- write\_sdc > ./mapped/fifo\_mapped.sdc
  - Writing the constraints into the file.
- report power > ./reports/fifo\_power.txt
  - Writing the power report into the file.

- report area > ./reports/fifo\_area.txt
  - Writing the area report into the file.
- report timing > ./reports/fifo\_timing.txt
  - Writing the timing report into the file.



Figure 5:Netlist Schematic

# 6. LEC (Logical Equivalence Check)

Logic equivalence checking (LEC) looks at the combinatorial structure of the design to determine if the structure of two alternative implementations will exhibit the same behavior. Our RTL design and netlist file generated is compared in this and will gives us about both are equivalent or not.

#### Command to generate the dofile

Write\_do\_lec -golden\_design rtl\_file.v -revised\_design netlist.v > rtltofinal.lec.do

#### Command to check equivalence.

Lec -XL -nogui -dofile rtltofinal.lec.do



Figure 6:LEC(Logical Equivalence Check

# 7. Physical design process

## 7.1 Floorplan

Floor-plan design is an important step in physical design of VLSI circuits to plan the positions of a set of circuit modules on a chip to optimize the circuit performance. Floor planning is the process of creating an area for macros and standard cells to be placed.



Figure 7:Floor Plan

**Aspect ratio:** Aspect ratio will decide the size and shape of the chip. ratio of height and width of core.

Aspect ratio = width/height

**Core utilization:** Utilization will define the area occupied by the standard cells, macros, and other cells. If core utilization is 0.8 (80%) that means 80% of the core area is used for placing the standard cells, macros, and other cells, and the remaining 20% is used for routing purposes.

core utilization = (macros area + std cell area)/ total core area

## 7.2 Power Planning

Power planning means to provide power to every macro, standard cells, and all other cells are present in the design. Power and Ground nets are usually laid out on the metal layers.

- Rings: It Carries VDD and VSS around the chip
- Stripes: It Carries VDD and VSS from Rings across the chip
- Rails: It connects VDD and VSS to the standard cell VDD and VSS.

- Trunk: The connection between Pad and Ring
- Pad: Interface from IC to the outside world.



Figure 8:Power Plan

#### 7.3 Placement

Before going into placement step special route is done to take the power and ground rails into the core area.

Placement is the process of placing the standard cells inside the core boundary in an optimal location. The tool tries to place the standard cell in such a way that the design should have minimal congestions and the best timing. Every PnR tool provides various commands/switches so that users can optimize the design in a better way in terms of timing, congestion, area, and power as per their requirements.



Figure 9:Placement

## 7.4 Clock tree synthesis

The process of distributing the clock and balancing the load is called CTS. Basically, delivering the clock to all sequential elements. CTS is the process of insertion of buffers and inverters along the clock paths of ASIC design to achieve zero or minimum skew or balanced skew.



Figure 10:Clock Tree Debugger

## 7.5 Routing

Making physical connections between signal pins using metal layers are called routing. Routing is the stage after CTS and optimization where exact paths for the interconnection of standard cells.



Figure 11:Routing

## 7.6 Post Route Optimization

In every step we can do the setup and hold time analysis by report timing in the tool. Below snapshot shows the design and timing report after optimization.



Figure 12:Timing Report

## 7.7 Reports

## 7.7.1 Area report



Figure 13: Area Report

#### 7.7.2 Power report



Figure 14: Power Report

## 7.7.3 Timing report



Figure 15:Timing Report

## 7.8 Design Rule Check (DRC)

Design Rule Check (DRC) is the process of checking physical layout data against fabrication-specific rules specified by the foundry to ensure successful fabrication. Process specific design rules must be followed when drawing layouts to avoid any manufacturing defects during the fabrication of an IC. Violating a design rule might result in a non-functional circuit or low Yield.



Figure 16:DRC Report

# 8. Conclusions

- The main idea of our project was to have a working Asynchronous FIFO memory block that functions correctly as per its specification & intent.
- The same was achieved by designing and simulating the Asynchronous FIFO design using CADENCE TOOLS.
- This design was verified for its correct functionality by writing test bench.
- Physical design for the Asynchronous FIFO is done.

# **References**

- 1) Simulation and Synthesis Techniques for Asynchronous FIFO Design Clifford E. Cummings, Sunburst Design, Inc. cliffc@sunburst-design.com
- 2) Constraining designs for synthesis and timing analysis, by Sridhar gangadharan and Sanjay churiwala.
- 3) Physical Design essentials by Khosrow Golshan.