## \*\*\*PLEASE LET ME KNOW IF ANYTHING IS WRONG\*\*\*

Course No.: CSE 4207 CT#1 Time: 20 Minutes Marks: 20

Q1. Mention the working state of each of the MOSFET in the blank box beneath each of the 3 figures. Be specific.



Q2. Draw the typical  $I_{ds}$  versus  $V_{ds}$  characteristics curve of an enhancement mode NMOS 4 for a constant  $V_{gs}$ .



Figure 2.7  $I_{ds}$  versus  $V_{ds}$  for an NMOS transistor

Q3. Determine the threshold voltage of the following NMOS considering the body-effect 5 where initial threshold is 0.8V. Consider that except the necessary parameters all others are constant.



Solution:

$$V_{1} = V_{10} + \sqrt{V_{5b}}$$

$$= 0.8 + 0.5 \times \sqrt{3}$$

$$= 1.67 \vee$$

Q4. Consider an enhancement mode NMOS where W:L=1:1. The gate input is 2V; source, 8 drain, and body are connected to 1V, 2V, and 0V respectively, and threshold is 1V. Now determine the current through the NMOS. (You can use opposite page if necessary).

$$V_{gs} = V_{g} - V_{s} = (2-1)V = 1V$$
 $V_{ds} = V_{d} - V_{s} = (2-1)V = 1V$ 
 $V_{sb} = V_{s} - V_{b} = (1-0)V = 1V$ 
 $V_{to} = 1V$ 
 $V_{t} = V_{to} + V_{sb} = 1 + 0.5 \sqrt{1} = 1.5V$ 
 $\frac{W}{L} = 1$ 
 $V_{gs} < V_{t}$ , So then will be no current flow

- Q1. Derive the characteristics equation that indicates the behavior of body effect for an inverter having n-channel enhancement mode MOSFET as driver with same as the load. Conclude whether the behavior is linear or non-linear.
- Given  $V_{gs} = 0V$ ,  $V_{td} = -4V$ ,  $W_2/L_2 = 1:1$ ; Now derive the approximation of R (resistance) to calculate the rising time for an NMOS inverter with depletion load and enhancement driver. Finally determine the value of R in M $\Omega$  from your derived approximation using the given values.

When,  $V_{in} = 0 \vee$ Then  $T_1 \rightarrow inactive$ ,  $T_2 \rightarrow active$ For  $T_2$ :  $V_{dS} > V_{gS} - V_{t}$  (Saturation)  $T_{s} \rightarrow V_{t} \rightarrow V_{t}$   $T_{t} \rightarrow V_{t} \rightarrow V_{t}$ 

E-0.8-60-5x J.3

= Vp - [Vto + VJVsb] (As the source of Tz is connected to the output voltage Yout)
= Vp - [Vto + VJVout] Vout = Yp - Yt

=> Vout = 5-[1+0.5 Vout] > 4 Vout - 33 Vout + 64 = 0

As we can see from this eqn, the behaviour is non-linear.

2. R = Pinch off voltage

Pinch off current

Vgs- Vtd = EMm (W2 ) (Vgs-Vtd)2

= Elln (Wz) (vgs-V+a)

=  $\frac{1}{25 \times 1 \times [0-(-4)]}$   $M \cdot \Omega(0-1) = W - W = dW$ = - MANGI = 1780 +1 = JVX+ N = N

- Q1. For a CMOS inverter  $W_1:L_1=1:1$ ,  $W_2:L_2=2:1$ ,  $V_{te}=V_{tep}=1V$ ,  $\frac{\epsilon\mu_n}{D}=3x10^{-8}\frac{mA}{mV^2}$ , 14  $\frac{\epsilon\mu_p}{2D}=0.75x10^{-11}\frac{A}{mV^2}$ . Now if  $V_{sg}=V_{gs}=3.3V$  then find out the followings (a-d) for both load and driver transistors: (You must specify the necessary equations clearly).
  - a. Pinch-off voltages
  - b. Input voltages
  - c. Output voltages
  - d. Saturation currents
  - e. Finally find out the current flow throughout the CMOS inverter.
- Q2. Briefly explain the operating principle of CMOS transmission gate with necessary 6 diagram.
- 1. (a) For Tr (Driver): Pinch-off voltage, Vds = Vgs-1 = 3.3-1 = 2.3 V

  For Tz (load): Pinch-off voltage, Vsd = Vsg-1 = 3.3-1 = 2.3 V
  - (b) FOR Ti: Vin = Vgs = 3-3.V FOR T2! Vin = 5-Vsg = 5-3.3 = 1.7V
  - (e) For T<sub>1</sub>: Vout =  $V_{dS} = 2.3 \text{ V}$ FOR T<sub>2</sub>: Vout =  $5 \cdot V_{Sd} = 5 \cdot 2.3 = 2.7 \text{ V}$ (d) For T<sub>1</sub>: Ids =  $\frac{E \mu_n}{2D} \left( \frac{W_1}{L_1} \right) \left( V_{gS} V_{te} \right)^2 = \frac{30}{2} \times 1 \times (3.3-1)^2 \mu A$ =  $79.35 \mu A$ FOR T<sub>2</sub>: Ids =  $\frac{e \mu_p}{2D} \left( \frac{W_n}{L_1} \right) \left( V_{Sg} V_{tep} \right)^2 = \frac{15}{2} \times 2 \times (3.3-1)^2 \mu A$
  - (e) 79.35 MA

Note:  $\frac{E \mu_n}{D} = 3 \times 10^{-8} \frac{mA}{mv^2} = 3 \times 10^{-8} \times 10^3 \frac{\mu_A}{mv^2}$ =  $3 \times 10^{-8} \times 10^3 \times (10^3)^2 \frac{\mu_A}{v^2}$ =  $30 \mu_A/v^2$ 

$$\frac{\mathcal{E}H_{1}}{2D} = 0.75 \times 10^{-11} \frac{A}{m^{2}}$$

$$\Rightarrow \frac{\mathcal{E}H_{1}}{9} = 1.5 \times 10^{-11} \frac{A}{m^{2}} = 1.5 \times 10^{-11} \times 10^{6} \frac{\mu A}{m^{2}}$$

$$= 1.5 \times 10^{-11} \times 10^{6} \times (10^{3})^{2} \frac{\mu A}{\sqrt{2}}$$

$$= 15 \mu A/\sqrt{2}$$

Fig: cmos transmission gate
When q is low, T, and T2 both are off (inactive)
When q is high, Tr and T2 both are ON (active)
There are 4 cases:

- 1) Vin=OV, initial vout = OV -> no current flow
- 1) Vin = Vp, initial Vout = Vp -> no current flow
- (11) Vin = Vp, intial Vowt = 0V > current flows from Vin to Vout causing Vout to rise as the capacitance Cout charged up.

  At, Vout = Vp Vie, T, twins off but To continues to rise via T.
- (1) Vin= OV, initial Vout = Vp -> current flown from Vout to Vin and the capacitance Cout discharges
  At Vout = Vtep 1 Tz turns off but Vout continues to fall via T,