# FPGAs are very efficient... but hard to program?



# My Project using HARP: PDL-FGPU Overlay[1]

 A SIMT architecture with domain specific specialization built on PDL-FGPU FPGA. Flow Runs binary compiled from OpenCL With a customized compiler based on LLVM Workload Binary loaded to PDL-FGPU through CCI-P Local DRAM (Avalon-MM interface) OpenCL FPGA Interface Manager(FIM) Kernel PDL-FGPU Accelerator Function Unit(AFU) **RTL** software compile Macro **FPGA** Host MPF PDL-FGPU PDL-FGPU CCIP Interface CCIP Units Processor Logic Unit Exec program syn, p&r load Local memory Interface PDL-FGPU DRAM

[1] R. Ma et al., "Specializing FGPU for Persistent Deep Learning," 2019 29th International Conference on Field Programmable Logic and Applications (FPL), Barcelona, Spain, 2019, pp. 326-333.

# Overall Experience Using HARP

- Rich computation resources
- Everything can be done remotely
  - Do not need to physically set up the machines
  - Best for working from home
- OPAE and CCIP easy to use
  - Portable
  - Do not need to worry about PCIe
- AFU is loaded to FPGA with partial reconfiguration technique
  - Be careful about the register initialization

### Steps to Login Intel HARP

- ssh to HARP cluster
  - \$ ssh -X <username>@ssh-iam.intel-research.net
- Configure the environment
  - \$ source /export/fpga/bin/setup-fpga-env fpga-pac-s10
- Request an FPGA node
  - qsub-fpga

HARP docs: <a href="https://wiki.intel-research.net/FPGA.html">https://wiki.intel-research.net/FPGA.html</a>

#### Steps to Build FPGA AFU

- Build FPGA program
  - Generate build directory
    - \$ afu\_synth\_setup -s ./RTL/sources.txt build\_synth
  - Launch a batch job to compile the RTL source
    - \$ cd build\_synth
    - \$ qsub-synth
- Build host program
  - \$ cd sw
  - \$ make

#### **OPAE User Guide:**

https://www.intel.com/content/www/us/en/programmable/documentation/bfr1522087299048.html

OPAE Tutorial: <a href="https://github.com/OPAE/intel-fpga-bbb/tree/master/samples/tutorial">https://github.com/OPAE/intel-fpga-bbb/tree/master/samples/tutorial</a>

# Program FPGA and Run the Host Program

- Program the FPGA
  - \$ cd build synth
  - \$ fpgaconf cci\_mpf\_hello.gbs
- Example run: RNN
  - 256 iterations
  - Floating point
  - Hidden layer size (1024)

```
[marui9633@vsl089 sw]$ ./cci_mpf_hello cram.mif krnl_ram.mif page size:4096 write base address:2aaaaac00000 clean cache: 0 load kernel load kernel params read kernel start kernel total time:0.00423205s
```