# Assignment No.3

EE5530: Principles of SoC Functional Verification

Nakul C - 122101024

### Problem Statement

Enhance the GCD test bench to make it a class and queue-based test bench.

- 1. Create a class gcd\_packet which contains A, B, and an operands\_valid. Create multiple packets of type gcd\_packet by randomizing A and B to have meaningful values. Otherwise, the GCD will always be 1.
- 2. Push the packets into an input queue.
- 3. Populate an expect queue by calling a calc\_gcd function which calculates the GCD of the given two numbers.
- 4. Create a run task/driver which:
  - Waits for a random amount of time
  - Pops the gcd\_pkt from the input queue and sends it to the DUT
  - Sends the acknowledgement to the DUT after a random delay
- 5. Once gcd\_valid is asserted, pop from the expect queue and compare with the DUT output.
- 6. Use clocking blocks and interfaces as well.

## Device Under Test (DUT): GCD Module

The Device Under Test (DUT) for this project is a hardware implementation of the **Greatest Common Divisor (GCD)** computation module. The DUT follows a modular design, split into two major subcomponents: the **datapath** and the **control path**, both of which are instantiated and interconnected within the top\_module.

#### Overview

The purpose of the DUT is to compute the GCD of two 8-bit input numbers, **A\_in** and **B\_in**. It implements an iterative version of the Euclidean algorithm, continuously subtracting the smaller number from the larger until one of them becomes zero. The remaining non-zero number is the GCD.

The DUT also includes control and handshake signals to interact with a testbench or a driver module, ensuring synchronization and correctness of operation.



Figure 1: Architecture for the data path

## Top Module

The top\_module instantiates and connects the datapath and control path modules. It manages the input and output signals and routes them appropriately.

#### • Inputs:

- A\_in (8-bit): First operand for the GCD computation.
- B\_in (8-bit): Second operand for the GCD computation.
- operands\_val: Indicates that the input operands are valid and the computation can begin.
- Clk: Clock signal for synchronous operations.
- Rst: Asynchronous reset signal to initialize the system.
- ack: Acknowledgement signal used to reset the DUT after computation is complete.

#### • Outputs:

- gcd\_out (8-bit): Output representing the computed GCD.
- gcd\_valid: Flag indicating that the output gcd\_out is valid and ready to be read.

### Datapath Module

The datapath module performs the core arithmetic operations required by the GCD algorithm. It consists of the following components:

- Two 8-bit registers **A** and **B** to store the operands.
- Multiplexers to select between inputs and outputs for updating the registers.
- Combinational logic for subtraction and comparisons (A\_lt\_B, B\_eq\_0).

The datapath is controlled by enable signals and select lines generated by the control path.



Figure 2: FSM for the states of the system

#### Control Path Module

The controlpath module is a finite state machine (FSM) responsible for controlling the datapath operations. It has three main states:

- 1. **idle**: Waits for valid operands.
- 2. **busy**: Executes the iterative subtraction steps of the GCD algorithm.
- 3. done: Signals the end of computation and waits for an acknowledgment to reset.

The control path generates:

- Multiplexer select signals for A and B inputs.
- Enable signals for updating registers.
- gcd\_valid signal indicating computation completion.

### Testbench Architecture

The testbench consists of the following main components:

- Interface gcd\_if: Provides a structured connection between testbench and DUT.
- Transaction Class gcd\_packet: Stores stimulus operands and manages randomization.
- Golden Model Function calc\_gcd(): Computes reference GCD values.
- Driver Sends transactions to the DUT through the interface.
- Monitor/Scoreboard Verifies DUT outputs by comparing them with expected results.
- **Testbench Top Module** Instantiates the DUT and coordinates all verification components.

### GCD Interface (gcd\_if)

The **gcd\_if** is a SystemVerilog interface that groups all the signals used to interact with the GCD (Greatest Common Divisor) hardware module. It includes the input signals **A\_in** and **B\_in** for supplying the two numbers whose GCD needs to be calculated. The **operands\_val** signal indicates when valid inputs are being sent, and **ack** is used to acknowledge receipt of the GCD result. The **Rst** signal resets the DUT. On the output side, **gcd\_out** provides the calculated GCD, and **gcd\_valid** indicates when the result is ready.

The interface also includes a **clocking block** named **cb**, which synchronizes signal interaction with the rising edge of the clock **Clk**. The clocking block defines which signals are driven by the testbench (**output**) and which ones are read from the DUT (**input**), helping maintain proper timing and avoiding race conditions. Using an interface like this makes the testbench cleaner and keeps the communication with the DUT well-organized.

```
// GCD Interface
   interface gcd_if(input bit Clk);
        logic [7:0] A<sub>-in;</sub>
3
        logic
              [7:0] B<sub>-in</sub>;
4
        logic operands_val;
5
        logic ack;
6
        logic [7:0] gcd_out;
       logic gcd_valid;
       logic Rst;
9
10
        // Clocking blocks
11
        clocking cb @(posedge Clk);
12
            output A_in, B_in, operands_val, ack, Rst;
13
            input gcd_out, gcd_valid;
14
        endclocking
15
   endinterface
16
```

### Transaction Class (gcd\_packet)

The gcd\_packet class represents a transaction object that holds the data required to test the GCD (Greatest Common Divisor) hardware module. It includes two randomized 8-bit operands, A and B, which are the inputs to the GCD calculation. The operands\_valid flag indicates whether the operands are valid and ready to be sent to the DUT (Device Under Test). The constructor function **new()** initializes the **operands\_valid** signal to logic high (1'b1) by default.

A constraint block named  $\mathbf{c}$ -valid ensures that the randomized values of  $\mathbf{A}$  and  $\mathbf{B}$  fall within a meaningful range of 10 to 200. This avoids trivial cases (like zeros or ones) that could lead to less meaningful test scenarios, ensuring more robust testing.

The display() function is provided for debugging purposes. It prints out the values of A, B, and **operands\_valid** with an optional prefix string to identify the source of the message.

Additionally, the class includes a **copy()** function that creates a deep copy of the current transaction object. This ensures that when a packet is added to a queue, it retains its values independently, avoiding unintended modifications due to reference sharing. This design makes the testbench more modular, readable, and easier to debug.

```
// Transaction Class
   class gcd_packet;
       rand bit [7:0] A;
3
       rand bit [7:0] B;
4
       bit operands_valid;
6
       function new();
7
            operands_valid = 1'b1;
8
       endfunction
9
10
       // Constraint to make A and B meaningful
11
       constraint c_valid {
12
           A inside {[10:200]};
                                  // Avoid trivial cases
13
           B inside {[10:200]};
14
       }
15
16
       // Displaying the generated packets for debugging
17
       function void display(string prefix = "");
            $\display(\"\s-\%0d, \B-=\%0d, \operands_valid \=-\%0b", prefix, A,
19
                B, operands_valid);
       endfunction
20
21
       // Deep copy method
       function gcd_packet copy();
23
           gcd_packet pkt_copy = new();
24
           pkt_copy.A = this.A;
25
           pkt\_copy.B = this.B;
26
           pkt_copy.operands_valid = this.operands_valid;
27
           return pkt_copy;
       endfunction
29
30
   endclass
```

31

### Golden Reference Model (calc\_gcd())

The **calc\_gcd** function is a SystemVerilog implementation of the golden reference model used to compute the Greatest Common Divisor (GCD) of two input integers, **a** and **b**. It uses the standard Euclidean algorithm to perform the calculation. The function initializes a temporary variable **temp** and enters a **while** loop that continues as long as **b** is not zero. Inside the loop, **temp** temporarily stores the value of **b**. The variable **b** is then updated with the remainder of **a** divided by **b** (i.e., **a** % **b**), and **a** is assigned the value of **temp**. An additional check is made: if **a** becomes zero, the function returns **b**. Once **b** becomes zero, the function exits the loop and returns **a**, which holds the final GCD result. This golden model serves as a reliable reference to verify the outputs of the DUT.

```
// GCD Function (Golden Model)
   function int calc_gcd(input int a, input int b);
       int temp;
3
4
       // Special case: if a is 0, return 1
5
6
       while (b != 0) begin
7
            temp = b;
8
            b = a \% b;
9
            a = temp;
10
            if (a == 0)
11
               return b;
12
       end
13
14
       return a;
15
16
   endfunction
17
```

#### **Driver Class**

The **driver** class in SystemVerilog is responsible for stimulating the Device Under Test (DUT) by interacting with the **gcd\_if** virtual interface. It is constructed using a virtual interface handle **vif** and an input queue **input\_queue**, which contains **gcd\_packet** objects representing test vectors.

The key functionality lies in the **run()** task. It begins by asserting the **Rst** signal to reset the DUT and waits for two clock cycles before deasserting it. The driver then enters a loop where it processes packets from the input queue one by one. For each packet, it drives the operands **A\_in** and **B\_in** onto the interface and asserts the **operands\_val** signal to indicate valid input. After one clock cycle, **operands\_val** is deasserted. The driver waits for the DUT to assert **gcd\_valid**, signaling that the GCD computation is complete. It then asserts **ack** to acknowledge receipt of the result before moving to the next packet.

The display\_queue() task is used for debugging, printing the contents of the input queue and allowing verification of which packets are pending transmission. Once the queue is empty, the driver task waits for a few additional cycles before terminating. This class provides a clean and systematic way of applying stimulus to the DUT and managing handshake signals in the verification environment.

1

```
// Driver Class
   class driver;
       virtual gcd_if vif;
       gcd_packet input_queue[$];
5
6
       function new(virtual gcd_if vif, gcd_packet in_q[$]);
7
           this.vif = vif;
8
           this.input_queue = in_q; // Just copy the queue
       endfunction
10
11
12
       task display_queue(string header = "[DRIVER] - Input - Queue:");
13
         14
15
         foreach (input_queue[i]) begin
             $\display("\cdot\Packet[\%0d]\cdot\A\=\\%0d,\B\=\\%0d,\operands_valid\=\cdot\
                \%0\mathrm{d} " ,
                       i, input_queue[i].A, input_queue[i].B, input_queue[i
18
                          ]. operands_valid);
         end
19
           endtask
21
       task run();
22
           gcd_packet pkt;
23
24
           vif.cb.Rst \le 1;
25
           repeat (2) @(vif.cb); // Reset pulse
           vif.cb.Rst \le 0;
28
           forever begin
29
                if (!input_queue.empty()) begin
30
                    pkt = input_queue.pop_front();
31
                    // display_queue("Queue After Pop:"); //Used for
                       debuging
33
                    // Wait random time before sending operands
34
                    repeat ($urandom_range(1, 5)) @(vif.cb);
35
36
                    vif.cb.A_in \le pkt.A;
37
                    vif.cb.B_in \le pkt.B;
38
                    vif.cb.operands_val <= pkt.operands_valid;</pre>
39
                    // display("[\%0t]] DRIVER: Sent operands A = \%0d, B = \%0
40
                       d, asserted operands_val", $time, pkt.A, pkt.B);//
                       Used for debugging
41
                   @(vif.cb); // One clock
42
43
                    vif.cb.operands_val <= 0; // De-assert after sending
44
                   @(vif.cb);
45
                    wait (vif.gcd_valid == 1);
47
48
                    repeat ($urandom_range(1, 5)) @(vif.cb);
49
```

```
vif.cb.ack \ll 1;
50
                           @(vif.cb);
51
                           vif.cb.ack \le 0;
                     end else begin
54
                           // Input queue is empty, exit task after a few cycles (
55
                                optional wait)
                           $\frac{1}{3}\text{display} ("[\%0t] \cdot DRIVER: \cdot Input \cdot queue \cdot empty, \cdot finishing \ldots \cdot"
56
                                , $time);
                           repeat (5) @(vif.cb);
57
                           break;
58
                     end
59
               end
60
61
                $\frac{1}{3}\text{display} ("[\%0t] \cdot DRIVER: -Task -completed!", \$\text{time});
62
          endtask
63
64
    endclass
65
```

#### Monitor and Scoreboard

The **monitor** class in SystemVerilog is responsible for verifying the outputs of the Device Under Test (DUT). It connects to the DUT through the **gcd\_if** virtual interface and maintains an **expect\_queue**, which stores the expected Greatest Common Divisor (GCD) results for each transaction.

The main functionality is implemented in the run() task. The monitor continuously observes the gcd\_valid signal from the DUT. When gcd\_valid transitions from 0 to 1, it means the DUT has produced a new GCD output. At this point, the monitor retrieves the next expected value from the expect\_queue and compares it with the DUT's output signal gcd\_out. If they match, it prints a [PASS] message; otherwise, it reports a [FAIL] message, showing both the DUT's output and the expected value for debugging.

The monitor continues this process until all expected results have been checked and the **expect\_queue** becomes empty. After a few additional clock cycles, the task concludes. This class effectively serves as a basic scoreboard, providing automated result checking within the testbench environment.

```
// Monitor and Scoreboard
   class monitor;
       virtual gcd_if vif;
3
       int expect_queue[$];
4
5
       function new(virtual gcd_if vif, ref int exp_q[$]);
6
            this.vif = vif;
7
            this.expect_queue = exp_q;
8
       endfunction
9
10
       task run();
11
       int expected;
12
       bit prev_gcd_valid = 0;
13
14
```

```
forever begin
15
             @(posedge vif.Clk);
16
17
             if (vif.gcd_valid === 1 && prev_gcd_valid === 0) begin
                  if (expect_queue.empty()) begin
19
                       $\frac{1}{3}\text{display} ("[\%0t] \text{-MONITOR: -Expect-queue-empty, -nothing-to-
20
                           check!", $time);
                  end else begin
21
                       expected = expect_queue.pop_front();
23
                       if (vif.gcd_out == expected) begin
24
                            $\display(" [PASS] - Time=\%0t - | -DUT: -\%0d - Expected: -\%0d",
25
                                        $time, vif.gcd_out, expected);
26
                       end else begin
27
                            $\display("[FAIL] - Time=\%0t - | -DUT: -\%0d - Expected: -\%0d",
28
                                        $time, vif.gcd_out, expected);
29
                       end
30
                  end
31
             end
32
33
             prev_gcd_valid = vif.gcd_valid;
35
             // Exit when queue is empty
36
             if (expect_queue.empty()) begin
37
                  $\frac{1}{3}\text{display} ("[\%0t] - MONITOR: - All - transactions - checked, - finishing
38
                      ...", $time);
                  repeat (5) @(posedge vif.Clk);
39
                  break;
40
             end
41
        end
42
43
        $\display("[\%0t] \cdot MONITOR: \tau Task \cdot completed!", $\time);
             endtask
45
   endclass
46
```

### Testbench Top Module

The **tb\_top** module is the top-level testbench for verifying the GCD hardware design. It orchestrates the simulation by generating the clock, initializing signals, and connecting all verification components with the Device Under Test (DUT).

A clock signal **Clk** toggles every 5 time units, providing a 100MHz clock frequency. The **gcd\_if** interface is instantiated and linked to this clock, facilitating communication between the testbench components and the DUT.

Two queues are defined:

- input\_q: A queue of gcd\_packet transactions, representing randomized inputs to the DUT.
- **expect\_q**: A queue of integers holding the expected GCD results calculated using the golden model function **calc\_gcd()**.

The DUT, represented by **top\_module**, is instantiated and connected through the interface signals and clock.

#### Within the **initial** block:

- 1. The clock signal is initialized to zero.
- 2. Informational messages mark the start of the simulation.
- 3. Ten randomized **gcd\_packet** transactions are generated. Each packet is added to **in-put\_q**, and its corresponding expected GCD is computed and pushed into **expect\_q**.
- 4. Instances of the **driver** and **monitor** classes are created, receiving the interface and queues as arguments.
- 5. The **driver.run()** and **monitor.run()** tasks are executed in parallel using a **fork...join** block.
- 6. Upon completion of all tasks, messages indicate the end of the simulation, and the simulation is terminated with **\$finish**.

This module ensures that randomized test scenarios are applied to the DUT and verifies the correctness of its outputs through automated checking.

```
// Testbench Top
   module tb_top;
3
        // Clock and reset
4
        bit Clk;
5
       always #5 Clk = ~Clk; // 100MHz clock
6
       // Interfaces
        gcd_if gcd_vif(Clk);
9
10
       // Queues
11
       gcd_packet input_q[$];
12
       int expect_q[$];
13
        // DUT Instance
15
       top_module dut (
16
            .A_{in}(gcd_{vif}.A_{in}),
17
            .B_{in}(gcd_{vif}.B_{in})
18
            . operands_val(gcd_vif.operands_val),
19
            . Clk (Clk),
20
            . Rst(gcd_vif.Rst),
21
            .ack(gcd_vif.ack),
22
            .gcd_out(gcd_vif.gcd_out),
23
            .gcd_valid(gcd_vif.gcd_valid)
24
       );
25
26
27
        // Driver & Monitor Instances
28
        driver drv;
29
       monitor mon;
30
        initial begin
32
33
       Clk = 0;
34
```

```
35
       $\display("*********\simulation\forall STARTED*******");
36
37
       // Generate transactions
       repeat (10) begin
39
           gcd_packet pkt = new();
40
           pkt.randomize();
41
           pkt.display("[TB]-Generated-packet-->");
42
         input_q.push_back(pkt.copy());
44
           expect_q.push_back(calc_gcd(pkt.A, pkt.B)); // Directly push
45
               the result
46
       end
47
       $\display("*******PACKETS-GENERATED*********");
49
50
       // Create driver and monitor
51
       drv = new(gcd_vif, input_q);
52
       mon = new(gcd_vif, expect_q);
53
       // Fork parallel execution of driver and monitor
55
       fork
56
         drv.run();
57
         mon.run();
58
       join // Run the simulation till all the active threads are finished
59
          (yaaay)
60
       $\display("********SIMULATION \completeD********");
61
62
       $finish;
63
     end
65
   endmodule
66
```

## Simulation Log and Results

The simulation was executed using Synopsys VCS, as shown in the terminal output. The compilation and elaboration steps completed without any critical errors, although there were warnings related to the use of queue methods that are extensions supported by VCS but not defined in the SystemVerilog LRM.

#### Packet Generation

A total of ten randomized test packets were generated. Each packet contains two operands, **A** and **B**, and an **operands\_valid** flag. The generated packets are displayed in the simulation log:

```
[TB] Generated packet -> A = 15, B = 30, operands_valid = 1
[TB] Generated packet -> A = 42, B = 187, operands_valid = 1
...
[TB] Generated packet -> A = 144, B = 90, operands_valid = 1
```

#### Transaction Verification

For each packet, the expected GCD was calculated using the golden model function **calc\_gcd()**. The DUT's output was compared against these expected results. The monitor displayed **PASS** messages confirming that the DUT's output matched the expected GCD for every transaction.

An example of the verification output is shown below:

```
[PASS] Time=95000 | DUT: 15 Expected: 15 [PASS] Time=365000 | DUT: 1 Expected: 1 [PASS] Time=625000 | DUT: 1 Expected: 1 [PASS] Time=865000 | DUT: 2 Expected: 2
```

Each message includes:

- Simulation time (in ps)
- DUT output value
- Expected output value from the golden model

### Simulation Completion

After processing all transactions, both the driver and monitor components completed their tasks, and the simulation was successfully terminated. The final messages confirm that all transactions were verified and no mismatches were found:

The simulation finished at time 2,505,000 ps with all test cases passing successfully, verifying the correctness of the DUT for the generated input scenarios.

### EDAPLAYGROUND Link

You can view or run the Verilog code in EDAPLAYGROUND Click here to visit EDAPLAYGROUND