# 8-Bit RISC Processor Design using Verilog HDL on FPGA

A

Dissertation
Submitted in the fulfilment of the requirements
For the award of degree

Of

#### **MASTER OF TECHNOLOGY**

In

**Embedded System Design** 

By

JIKKU JEEMON

(Roll No. 3146510)

Under the Guidance of

Prof. A. K. GUPTA



SCHOOL OF VLSI DESIGN AND EMBEDDED SYSTEMS
NATIONAL INSTITUTE OF TECHNOLOGY
KURUKSHETRA-136119
SESSION 2014-2016

C MT 621.38173 JEE-16





## SCHOOL OF VLSI DESIGN AND EMBEDDED SYSTEMS

#### NATIONAL INSTITUTE OF TECHNOLOGY

#### **KURUKSHETRA – 136119**

# **CERTIFICATE**

This is to certify that the dissertation entitled "8-Bit RISC Processor Design using Verilog HDL on FPGA" is the authentic record of work done by Jikku Jeemon under my guidance and supervision. This dissertation is being submitted to the National Institute of Technology, Kurukshetra towards the fulfilment of the requirements for the award of degree of Master of Technology in Embedded System Design.

Date: 1-6-2016

Dissertation Supervisor:

Dr. A. K. Gupta

**Professor** 

School of VLSI Design and Embedded Systems National Institute of Technology, Kurukshetra

# CANDIDATE'S DECLARATION

I hereby declare that the work being presented in this dissertation entitled "8-Bit RISC Processor Design using Verilog HDL on FPGA", submitted towards the fulfilment of the requirements for the award of degree, Master of Technology in Embedded System Design to the School of VLSI Design and Embedded Systems, National Institute of Technology, Kurukshetra, is an authentic record of my work carried out from July 2015 to June 2016, under the guidance of Prof. A. K. GUPTA, School of VLSI Design and Embedded Systems, National Institute of Technology, Kurukshetra.

I have not submitted the matter embodied in the dissertation for the award of any other degree.

Jikku Jeemon

Roll No. 3146510

School of VLSI Design and Embedded Systems

Date:

ACKNOWLEDGEMENT

I would like to express my deep gratitude and appreciation to all the people who have

helped and supported me in the process of dissertation. Without their help and support, l

would not have been able to reach this level of satisfaction with what I have learnt and

accomplished during my Master's dissertation.

First and foremost, I would like to express my deep sense of respect and gratitude

towards my supervisor, Dr. A. K. Gupta, Professor, School of VLSI Design and

Embedded Systems, NIT Kurukshetra, for giving me opportunity to do my master's

dissertation under his guidance. I am very thankful for his endless support, motivation,

patience, encouragement and guidance during the study. His professional knowledge

and faith in me were very important and gave me the strength to conclude this work.

I express my grateful thanks to Dr. R. K. Sharma, Professor in School of VLSI Design

and Embedded Systems for providing 24 hour lab facility.

I would also like to thanks my friends for sharing their valuable thoughts and

knowledge, which motivated me to do better.

Finally, none of this would have been possible without incredible support of my parents.

They were always supporting me and encouraging me with their best wishes.

Jikku Jeemon

Roll No. 3146510

School of VLSI Design and Embedded Systems

Ш

# LIST OF FIGURES

| Figure 2.1 Architecture of 8-bit RISC processor [17]           |
|----------------------------------------------------------------|
| Figure 2.2 Architecture of 8-bit RISC processor [18]           |
| Figure 2.3 Computer architecture of 16-bit RISC processor [19] |
| Figure 3.1 8-bit RISC processor architecture                   |
| Figure 3.2 pipelining architecture                             |
| Figure 3.3 Block diagram of PCU                                |
| Figure 3.4 Block diagram of IM                                 |
| Figure 3.5 Block diagram of Control unit                       |
| Figure 3.6 Block diagram of DM                                 |
| Figure 3.7 Block diagram of Accumulator                        |
| Figure 3.8 Block diagram of Register set                       |
| Figure 3.9 Block Diagram of ALU unit                           |
| Figure 3.10 Block diagram of AND block                         |
| Figure 3.11 Block diagram of OR block                          |
| Figure 3.12 Block diagram of XOR block                         |
| Figure 3.13 Block diagram of ADD block                         |
| Figure 3.14 Block diagram of SUB block                         |
| Figure 3.15 Block diagram of Flag register                     |
| Figure 3.16 4-bit Flag register                                |
| Figure 3.17 Block diagram of I/O Module                        |
| Figure 3.18 INTCON register                                    |
| Figure 3.19 Block diagram of Interrupt Module                  |
| Figure 3.20 UART serial communication protocol                 |

| Figure 3.21 Block diagram of Serial Module                    | . 24 |
|---------------------------------------------------------------|------|
| Figure 4.1 Simulation of Program Counter Unit                 | . 45 |
| Figure 4.2 Simulation of Instruction Memory                   | . 46 |
| Figure 4.3 Simulation of Data Memory                          | . 46 |
| Figure 4.4 Simulation of accumulator                          | . 47 |
| Figure 4.5 Simulation of Register set                         | . 48 |
| Figure 4.6 Simulation of ALU unit                             | . 48 |
| Figure 4.7 Simulation of interrupt module part 1              | . 49 |
| Figure 4.8 Simulation of interrupt module part 2              | . 49 |
| Figure 4.9 Simulation of serial module                        | . 50 |
| Figure 4.10 Simulation of Control unit                        | . 51 |
| Figure 4.11 Simulation results of proposed processor part I   | . 54 |
| Figure 4.12 Simulation results of proposed processor part II  | . 54 |
| Figure 4.13 Simulation results of proposed processor part III | . 55 |

٠

# LIST OF TABLES

| Table 3.1 Instruction set                                             | 27 |
|-----------------------------------------------------------------------|----|
| Table 4.1 Twenty-instruction program for simulation                   | 53 |
| Table 4.2 Device utilization of the Spartan-3E Starter kit FPGA board | 54 |

# LIST OF ABBREVIATIONS

| Abbreviations | Meaning                                     |  |
|---------------|---------------------------------------------|--|
| ALU           | Arithmetic Logic Unit                       |  |
| В             | Borrow flag                                 |  |
| C             | Carry flag                                  |  |
| DM            | Data Memory                                 |  |
| FPGA          | Field Programmable Gate Array               |  |
| HDL           | Hardware Description Language               |  |
| IM            | Instruction Memory                          |  |
| IR            | Instruction Register                        |  |
| ISA           | Instruction Set Architecture                |  |
| I/O           | Input/Output                                |  |
| LPU           | Low Power Unit                              |  |
| P             | Parity flag                                 |  |
| PC            | Program Counter                             |  |
| PCR           | Program Counter Register                    |  |
| PCS           | Program Counter Save                        |  |
| PCU           | Program Counter Unit                        |  |
| RISC          | Reduced Instruction Set Computer            |  |
| UART          | Universal Asynchronous Receiver Transmitter |  |
| Z             | Zero flag                                   |  |

# **ABSTRACT**

RISC is a design technique used to reduce the amount of area required, complexity of instruction set, instruction cycle and cost during the implementation of the design. This dissertation presents an 8-bit RISC processor design using Verilog Hardware Description Language (HDL) on FPGA board. The proposed processor is designed using Harvard architecture, having separate instruction and data memory. The salient feature of proposed processor is pipelining, used for improving performance, such that on every clock cycle one instruction will be executed. Another important feature is that instruction set contains only 34 instructions, which is very simple, easy to learn and compact. The proposed processor has 8-bit ALU, Two 8-bit I/O ports, serial-in/serial-out ports, Eight 8-bit general-purpose registers, 4-bit flag register and priority based three interrupts. In RTL coding one can reduce the dynamic power by using clockgating technique, is used for specific modules that will be clocked only when corresponding control signals are enabled. The proposed processor is physically verified on Xilinx Spartan 3E Starter Board FPGA at 25MHz clock frequency, which will work on 2.5 voltage supply.

# TABLE OF CONTENTS

| CERTIFICATE                              | I    |
|------------------------------------------|------|
| CANDIDATE'S DECLARATION                  | II   |
| ACKNOWLEDGEMENT                          | III  |
| LIST OF FIGURES                          | IV   |
| LIST OF TABLES                           | VI   |
| LIST OF ABBREVIATIONS                    | VII  |
| ABSTRACT                                 | VIII |
| Chapter 1 INTRODUCTION                   | 1    |
| 1.1 Importance of 8-bit RISC processor   | 2    |
| 1.2 This Work                            | 2    |
| Chapter 2 LITERATURE REVIEW              | 4    |
| 2.1 Brief History of 8-bit processor     | 4    |
| 2.2 Related Works                        | 5    |
| Chapter 3 DESIGN OF 8-BIT RISC PROCESSOR | 9    |
| 3.1 Architecture of 8-bit RISC processor | 9    |
| 3.2 Description of Functional Modules    | 11   |
| 3.2.1 Program Counter Unit (PCU)         | 11   |
| 3.2.2 Instruction Memory (IM)            | 12   |
| 3.2.3 Control Unit                       | 13   |
| 3.2.4 Data Memory (DM)                   | 15   |
| 3.2.5 Accumulator (A)                    | 16   |
| 3.2.6 Register Set                       | 17   |
| 3.2.8 ALU unit                           | 18   |

| 3.2.8 Flag Register                            | 21 |
|------------------------------------------------|----|
| 3.2.9 I/O Module                               | 22 |
| 3.2.10 Interrupt Module                        | 22 |
| 3.2.11 Serial Module                           | 24 |
| 3.3 List of control signals, I/O bus and Flags | 25 |
| 3.4 Instruction Set Architecture               | 26 |
| 3.5 Source Code                                | 28 |
| Chapter 4 RESULTS AND DISCUSSIONS              | 45 |
| Chapter 5 CONCLUSION                           | 56 |
| REFERENCES                                     | 57 |
| APPENDIX A                                     | 59 |
| APPENDIX B                                     | 64 |

# Chapter 1

#### INTRODUCTION

With the rapid development of the silicon technology and fall in the cost of the integrated circuit, the usage of RISC processor is increasing extensively in every field. The architecture principle Reduced Instruction Set Computer is commonly known as RISC. RISC processors allow special load and store operations to access memory. The other operations are performed on register-to-register basis. This feature makes instruction set design more clear and simple as it allows execution of instructions at one-instruction-per-cycle rate. Simple and transparent addressing modes allow fast address computation of operands. Thus, the usage of RISC architecture reduces amount of area required, complexity of instruction set, instruction cycle and cost of the hardware ([1] and [2]). RISC processor's range of application includes signal processing, convolution application, commercial data processing, supercomputers such as the K computer, smart phones, tablets and real-time embedded systems. Pipelining, a typical feature in RISC processors, is an implementation technique in which multiple operations are performed at same time. It is a form of parallelism at instruction-level using a single processor, which significantly improves the performance of the processor. Pipelining increases instruction throughput but does not reduce instruction latency, which is the time to complete a single instruction from start to end [3].

The role of reconfigurable processor in embedded system design has increased greatly during the past decades. Due to the advancement in Field Programmable Gate Array (FPGA), we have reached a point where architecture of processor can be modified by programming [4]. Clock power is a vital component of overall dynamic power consumption, which should be minimized in design to reduce power consumption. One of the methods to reduce clock power is clock-gating (ANDing) ([5] and [6]), which dynamically terminates the clock signals in unused modules of the total hardware. This avoids the unnecessary power dissipation cropped up by charging and discharging of clock signal at unused gate.

Asynchronous serial communication has advantages of high reliability, simple because it does not require synchronization both communicating sides and cheap because it requires less hardware, hence is extensively used as a mode of communication between computer and peripherals. Universal Asynchronous Receiver Transmitter (UART) is a type of serial communication protocol, which is mostly used for short-distance, low speed, low-cost data exchange between computer and peripherals. Asynchronous serial communication is usually implemented by UART, which allows full-duplex communication in serial link ([7] and [8]).

## 1.1 Importance of 8-bit RISC processor

Modern electronic devices such as desktops, laptops, notebooks, or tablets are using 32-bit and 64-bit processors. 16-bit processors can be found in larger systems such as traffic lights, systems controlling power plants and factory controllers. 16-bit embedded processors are also used in consumer electronics including video game consoles, DVD players, digital cameras, scanners and printers. Several household appliances including microwave ovens and washing machines also uses 16-bit embedded processors.

However, 8-bit computers are used extensively as controllers for simple computational tasks. According to the divide and conquer principle, a common personal computer is divided into smaller ones (commonly 8-bit) which share information with the main computer (32 or 64-bit). An 8-bit processor generally handles the drivers for almost every component card inside a computer. 8-bit type processors are extensively used in home appliances and industrial specific systems [9]. 8-bit or 16-bit processors are better than 32-bit processors for system on a chip and microcontrollers that require extremely low power for functioning and survival.

#### 1.2 This Work

The objective of this dissertation is to design an 8-bit RISC processor and implement it on Spartan 3E Starter kit FPGA using Verilog Hardware Description Language (HDL). The processor is designed using Harvard architecture, having separate instruction and data memory. Its most important feature is that its instruction set is very simple, contains only 34 instructions, which is easy to learn. Another important feature is pipelining, used for improving performance, such that on every clock cycle one instruction will be executed. It is planned to design an 8-bit RISC processor having the following main features.

- Harvard Architecture
  - 256 K x 16 Instruction Memory
  - 4 K x 8 Data Memory
- 8-bit system data bus
- 3 Interrupts
- Eight 8-bit General Purpose Registers
- clock frequency = 25MHz
- Two 8-bit I/O Ports
- Serial-in and serial-out ports
- 2.5V voltage supply
- Clock gating for power reduction

The dissertation is organized in five chapters. A brief outline of each chapter is described below:

Chapter 2 presents previous work done related to the proposed processor as available in literature.

Chapter 3 discusses the design and architecture of proposed processor, description of functional modules and instruction set architecture.

**Chapter 4** describes simulation results. The simulation of the proposed 8-bit RISC processor is carried out in Xilinx's simulation tool ISim.

Chapter 5 concludes the work with brief summary of this dissertation.

# Chapter 2

#### LITERATURE REVIEW

This chapter presents the background for this work. Section 2.1 of this chapter presents brief history of 8-bit processor. In Section 2.2, the related works are described.

## 2.1 Brief History of 8-bit processor

The evolution of the 8-bit processors is a history of the advancement of semiconductor technology from first transistors, to the quantum leap of multiple transistors on a chip, the integrated circuit (IC). 8-bit processors operate on 8-bit wide data, and normally have a 16-bit address. They require backing from subsidiary chips such as memory and I/O devices. The microcontrollers, as opposed to the CPU's, incorporate memory and I/O on the same chip.

The Intel's 8008 was the first 8-bit monolithic microprocessor to market in April 1972. It operated up to 0.8 MHz, had 3,500 transistors in a PMOS technology, with 10-micron line width. There were 48 instructions. The address space was 16 kilobytes, but direct addressing was not supported [10].

The Intel's 8080 was a great improvement over the prior 8008 chip, incorporating many features into the chip that required the use of external hardware with the 8008. The 8080 a superset of 8008, an NMOS design, with 8-bit words and a 16-bit address bus was released in 1974. It required ±5 volts and +12 volts and had six general-purpose registers and accumulator. It used 6,000 transistors, maximum rating of 0.8 watts, had 48 instructions and operated at 2 MHz [11].

The Intel's 8085 was an advanced version of the 8080 and featured simplified hardware that needed only a single +5V supply, it included a clock-generator and bus-controller circuits on the chip and was introduced in 1976. It was binary compatible with the 8080, but required less supporting hardware, allowing simpler and less expensive microcomputer systems. The 8085 used a multiplexed data/address bus to reduce chip pin-out. This required external de-multiplexing of the 16-bit address and the 8-bit data. It had 48 basic instructions, maximum rating of 1.5 watts, operated up to 6 MHz, featured serial in/out port and supported four vectored interrupts [12].

Reduced instruction set computer (RISC) is a CPU design technique based on the perception that a simplified instruction set yields higher performance when linked with a microprocessor architecture which can perform those instructions using fewer clock cycles per instruction. The term RISC was coined by David Patterson of the Berkeley RISC project, although similar concepts had appeared before [13].

The CDC 6600 designed by Seymour Cray in 1964 used a load/store architecture with only two addressing modes (register-register, and register-immediate constant) and 74 opcodes, with the basic clock cycle/instruction issue rate being 10 times faster than the memory access time [14].

IBM 801 is the first recognized RISC system, which was started in 1975 by John Cocke and completed in 1980. The 801 was eventually produced in a single-chip form as the ROMP (Research Office products Micro Processor) in 1981. It was designed for small tasks and was used in the IBM RT-PC in 1986, which turned out to be a commercial failure. However, the 801 inspired several research projects, including new ones at IBM that would eventually lead to the IBM POWER instruction set architecture [15].

The most public RISC designs, however, were the results of university research programs run with funding from the DARPA VLSI Program. The Berkeley RISC project started in 1980 under the direction of David Patterson and Carlo H. Sequin. Berkeley RISC was based on gaining performance by pipelining and an aggressive use of a technique known as register windowing. Berkeley RISC project delivered the RISC-I processor in 1982 consisting of only 44,420 transistors (compared with averages of about 100,000 in newer CISC designs of the era). RISC-I had only 32 instructions, and yet completely outperformed any other single-chip design. They followed this up with the 40,760 transistor, 39 instruction RISC-II in 1983, which ran over three times as fast as RISC-I [16].

#### 2.2 Related Works

The design of an 8-bit RISC processor comprises of control unit, general-purpose registers, barrel shifter, arithmetic and logical unit, universal shift register and accumulator has been reported [17]. The architecture of this 8-bit RISC processor is shown in Figure 2.1. Control unit follows instruction cycle of 3 stages fetch, decode and execute cycle. According to the instruction fetched, the control unit generate signals to

decode and execute the instruction. The architecture supports 16 instructions for arithmetic, logical, shifting and rotational operations. Instruction and data are fetched sequentially in order to reduce the latency in the machine cycle. Pipeline structure has been incorporated for fetch, decode and execute. This pipeline structure helps in enhancing the speed of operation. This processor can be used for mathematical computation in portable calculators as well as in gaming tool kit.



Figure 2.1 Architecture of 8-bit RISC processor [17]

Another related work [18], describes an 8-bit RISC processor that consists of arithmetic logic unit, control unit, shifter and rotator. The architecture of this processor is shown in Figure 2.2. The processor is designed with load/store (Von Neumann) architecture, one shared memory for instructions (program) and data with one data bus and one address bus between processor and memory. Instruction and data are fetched in sequential order so that the latency incurred between the machine cycles can be reduced. In this design, most instructions are of uniform length and similar structure, arithmetic operations are restricted to CPU registers and only load and store instructions access memory. Three stages of pipelining have been incorporated in the design, which increases the speed of operation. This processor can be used as a systolic core to perform mathematical computations like solving polynomial and differential equations.



Figure 2.2 Architecture of 8-bit RISC processor [18]

The design of a 16-bit processor has been reported [19] with customised instruction set for soft-core RISC processor. Instruction Set Architecture (ISA) contains 35 basic instructions. Among all soft-core processors, RISC design is widely adopted for its single clock cycle instructions and less resource requirement compared to CISC approach. The computer architecture of 16-bit RISC processor is shown in Figure 2.3. It describes the custom simulation of a RISC soft-core processor's instruction set that is based on Microchip PIC16C5X architecture. Memory address remapping algorithm is introduced to remap the memory address to correct physical memory address due to memory banking scheme being applied. Simulation process is done on a highly customizable Java based computer architecture simulator. It provides features to insert customized instruction in an assembly language and has the ability to perform simulation at microcode level to variety of CPU architectures.



Figure 2.3 Computer architecture of 16-bit RISC processor [19]

# Chapter 3

#### **DESIGN OF 8-BIT RISC PROCESSOR**

This chapter presents a design of an 8-bit RISC processor. Section 3.1 presents the architecture of proposed processor. The architecture of the proposed processor is shown in the figure 3.1. Section 3.2 presents the description of functional modules. Section 3.3 describes the instruction set architecture.

## 3.1 Architecture of 8-bit RISC processor

The 8-bit RISC processor is designed using Harvard architecture, having separate instruction memory and data memory. The Figure 3.1 shows the complete architecture of proposed system. The proposed processor is having 8-bit ALU, Two 8-bit I/O ports, serial-in and serial-out ports, Eight 8-bit general registers, 3 interrupts and 4-bit flag register having zero flag (Z), carry flag (C), borrow flag (B) and parity flag (P). The proposed RISC processor is running at 25MHz and on 2.5 voltage supply. The 8-bit SYSTEM DATABUS used for transferring data between different modules and 8-bit Accumulator used for arithmetic and logical operations are also integral part of the proposed processor. The Instruction Memory (IM) and Data Memory (DM) have different address and data buses for communicating between different modules. The interrupt module contains three interrupts, which are priority based. The proposed processor's most important feature is that its instruction set is very simple, contains only 34 instructions, which is easy to learn.

Another important feature is pipelining, used for improving performance and provides a way to reduce average execution time per instruction. The reduction can be observed as decreased the number of clock cycles per instruction (CPI), as falling off in the clock cycle time, or as a combinational effect. The pipelining architecture used for the proposed processor is shown in Figure 3.2. The proposed processor requires only two clock cycles for the execution of an instruction (jump instruction is an exception (TX2 also)), i.e. one fetch (TF1) and one execution cycle (TX1), which are mutually exclusive. By the pipelining technique, while executing one instruction next instruction is fetched, such that on every clock cycle one instruction will be executed. For efficient reduction of power, clock gating is used for specific modules which be clocked, only when it is required. Data memory and Register set are the modules where clock gating

is used. All loading to the registers is takes place at falling edge of clock and all control signals are generated during rising edge of clock.



Figure 3.1 8-bit RISC processor architecture



Figure 3.2 pipelining architecture

## 3.2 Description of Functional Modules

In this work, the RISC processor consists of blocks namely, Program Counter Unit (PCU), Instruction Memory, Data Memory, Control Unit, Register set, Arithmetic & Logical Unit (ALU), I/O module, Interrupt module and Serial Module.

#### 3.2.1 Program Counter Unit (PCU)

Program Counter unit consists of Program Counter (PC), Program Counter Save (PCS), Program Counter Register (PCR) and STACKPC. In the proposed processor, Program Counter (PC) is 18-bit wide register that contains the address (location) of the instruction being executed at the current time. As each instruction is fetched, the program counter increases its stored value by one. In fetch cycle, an 18-bit address bus labelled as IM\_ADDRBUS gets Program Counter content, when the corresponding control signal is enabled. When LPCS control signal is enabled, Program Counter Save (PCS) stores (18-bit) Program Counter content incremented by two value. PCR is used to store address (in TX1 cycle) of the next instruction to be executed, while a branching instruction is being executed. STACKPC is used to store the current PC value during the execution of interrupt service routine. All loadings to the register occur at falling edge of the clock.



Figure 3.3 Block diagram of PCU

| SIGNALS  | <u>FUNCTIONS</u>                |
|----------|---------------------------------|
| CLK      | System Clock                    |
| OPC      | To Output PC data on IM_ADDRBUS |
| LPC      | To Load PC with PCR content     |
| INCPC    | To Increment PC value by one    |
| OPCS     | To Load PC with PCS content     |
| LPCS     | To Load PCS with PC content     |
| RESET    | To Reset PC                     |
| OSTACKPC | To Load PC with STACKPC content |

#### 3.2.2 Instruction Memory (IM)

Instruction Memory is 16-bit wide and having 262,144 address locations, so that any practical real time programs can be fitted into it. In fetch cycle, when the corresponding control signals are enabled, a 16-bit data bus labelled as IM\_DATABUS gets Instruction Memory (IM) content corresponding to the valid address location provided by the IM\_ADDRBUS.



Figure 3.4 Block diagram of IM

**SIGNAL** 

RDIM

#### **FUNCTION**

To output IM content to IM\_DATABUS corresponding to the address provided by the IM ADDRBUS

#### 3.2.3 Control Unit

The control unit contains Instruction Register (IR), Instruction RegisterX (IRX), Tstate counter, Low Power Unit (LPU) and instruction decoder. The Instruction Register gets the instruction for decoding during fetch cycle. While executing one instruction next instruction is being fetched, therefore IR content should be stored in another register for execution of the instruction. For this purpose, Instruction Register (IR) content is moved to Instruction RegisterX (IRX) during every rising edge of clock of execution cycle. Tstate counter generates fetch and execution cycles required for the proper working of processor. The tstates TF1 (fetch cycle), TX1 (execution cycle), TX2 (execution cycle2, only for branching instruction) are generated at rising edge of clock. The pipelining feature is applied in the Tstate counter module. Interrupt priority and exceptions in instructions, like jump, are also taken in account in Tstate counter module. Instruction decoder will generate controls signals required for the modules whenever IRX is loaded with a valid instruction. As IRX is loaded at every rising edge of execution cycle, the control signals are generated at the same instance of time, because control signals are generated according to the changes in the IRX content. Clock gating for Data Memory and general purpose register set are done in Low Power Unit (LPU) of Control Unit. Control Unit receives inputs from flag register, Serial Module and Interrupt Module. The Control Unit takes input clock from source clock of FPGA and generates 59 control

signals and 4 clock signals for the proper working of all modules. The four clock signals include gated clock signals for register set and Data Memory modules, baud rate clock for Serial Module and 25 MHz output clock signal for all other modules.

The Control Unit receives inputs from Interrupt Module about the states of its three interrupts through IF0, IF1 and TMF0 flags, which are taken into account in Tstate counter module. Control Unit also receives inputs from Flag register regarding the states of its four flags, which are used for control signal generation related to branching instructions. The Control Unit receives inputs from Serial Module regarding transmission or reception of data through TXF and RXF flags, which are set whenever a transmission or reception is completed.

The Low Power Unit mainly uses clock-gating technique to reduce power dissipation. The Data Memory and Register set are the main memory elements, which consume power, so gated clock is provided to these modules. Whenever loading to a memory/general-purpose register corresponding module will be activated. Thus, power consumption in the proposed processor has been reduced by the use of clock-gating technique.



Figure 3.5 Block diagram of Control unit

All loading to memory/register takes place at falling edge of clock when the corresponding control signals are high.

<u>SIGNALS</u> <u>FUNCTIONS</u>

LIR To output IM DATABUS content to IR and PC is

incremented by one

OIRSYS To output IR content to SYSTEM DATABUS

OIRDM To output IR content to DM ADDRBUS

#### 3.2.4 Data Memory (DM)

Data Memory is 8-bit wide and has 4096 address locations. Data Memory gets the required address location by 12-bit address bus, DM\_ADDRBUS, from control unit. Data memory provides read and write control and can be accessed by 8-bit data bus SYSTEM\_DATABUS. Clock signal required for this module is provided by control unit, which is active only during loading operations for power reduction. All loading to the memory occurs at falling edge of clock, when corresponding control signals are high.



Figure 3.6 Block diagram of DM

<u>SIGNALS</u> <u>FUNCTIONS</u>

DM CLK Data Memory Clock

RDDM To output DM content to SYSTEM DATABUS

corresponding to the address provided by the

DM ADDRBUS

WRDM To input SYSTEM DATABUS content to DM

corresponding to the address provided by the

DM\_ADDRBUS

#### 3.2.5 Accumulator (A)

Accumulator is an 8-bit wide register is shown in Figure 3.7. Accumulator is connected to SYSTEM\_DATABUS by a bidirectional data bus, which is used for data transfer instructions. Accumulator is also connected to ALU\_DATABUS\_A and ALU\_RESULT data buses, which are used for arithmetic and logical instructions. Accumulator is connected to two 8-bit data buses for communicating with I/O module. The increment, decrement, rotate right, rotate left and compliment operations are performed on accumulator data. Accumulator is connected to TBUFF register in Serial Module for sending the data required for transmission through serial-out port 'txout' and is connected to RBUFF register in Serial Module for storing the data received through serial-in port 'rxin'.



Figure 3.7 Block diagram of Accumulator

| <u>SIGNALS</u> | <u>FUNCTIONS</u>                        |
|----------------|-----------------------------------------|
| CLK            | System clock                            |
| RESET          | To Reset Accumulator                    |
| LA             | To Load Accumulator from SYSTEM_DATABUS |
| OA             | To Output Accumulator to SYSTEM_DATABUS |
| INCA           | To Increment Accumulator                |
|                |                                         |

DECA To Decrement Accumulator

CMA To Complement all the bits of Accumulator

LALU To Load Accumulator from ALU RESULT

OALU To Output Accumulator to ALU DATABUS A

RR To Rotate the bits of Accumulator in right direction

RL To Rotate the bits of Accumulator in left direction

LIN To Load Accumulator from 8-bit input port P0

OOUT To Send Accumulator content to 8-bit output port

**P1** 

LSIN To Load Accumulator from 8-bit register RBUFF

in Serial Module

OSOUT To Send Accumulator content to 8-bit register

TBUFF in Serial Module

#### 3.2.6 Register Set

Register set contains eight 8-bit registers R0, R1, R2, R3, R4, R5, R6 and R7, which can be used for storing data that are frequently used. Register set is connected to ALU unit by ALU\_DATABUS\_R, which is a unidirectional data bus for performing arithmetic and logic operations. It is also connected to SYSTEM\_DATABUS by a bidirectional data bus for loading and storing data. All loading to the register occur at falling edge of clock, when corresponding control signals are high. The clock input to Register set is gated-clock, which is active only during loading to any one of the registers. In the Figure 3.8, in the control signals LRX, OERX and OERALX, X is 0 – 7 implying R0, R1, R2, R3, R4, R5, R6 and R7 register respectively.



Figure 3.8 Block diagram of Register set

R\_CLK Register set clock

LRX To Load RX from SYSTEM\_DATABUS where X=

0, 1, 2, 3, 4, 5, 6 or 7.

OERX To Output RX to SYSTEM DATABUS

OERALX To Output RX to ALU DATABUS R

RESET To Reset all eight registers

## 3.2.8 ALU unit

ALU is connected to Accumulator and general-purpose registers by its 8-bit buses ALU\_DATABUS\_A and ALU\_DATABUS\_R. ALU unit consists of AND, OR, XOR, ADD, SUB operations. RX shown in figure 3.9 can be any of the register R0, R1, R2, R3, R4, R5, R6 or R7. The result of operation is stored in Accumulator by the bus labelled as ALU\_RESULT. The zero flag (Z), Carry flag(C), Borrow flag (B) and parity flag (P) are updated according to the ALU operation, which are stored in 4-bit Flag Register. Parity flag is set only when resultant of ALU operation contains odd number of ones.



Figure 3.9 Block Diagram of ALU unit



If OALU=1 and OERALX=1, data from accumulator register and RX register are transferred to ALU data buses and if EAND=1 then AND operation will take place in AND ALU block.

Parity flag (P) and Zero flag (Z) are updated. When LALU=1, the result is transferred to accumulator during falling edge of clock.

Where X = 0, 1, 2, 3, 4, 5, 6 or 7.

Figure 3.10 Block diagram of AND block



Figure 3.11 Block diagram of OR block

If OALU=1 and OERALX=1, data from accumulator register and RX register are transferred to ALU data buses and if EOR=1 then OR operation will take place in OR ALU block.

Parity flag (P) and Zero flag (Z) are updated. When LALU=1, the result is transferred to accumulator during falling edge of clock.

Where X = 0, 1, 2, 3, 4, 5, 6 or 7.



If OALU=1 and OERALX=1, data from accumulator register and RX register are transferred to ALU data buses and if EXOR=1 then XOR operation will take place in XOR ALU block.

Parity flag (P) and Zero flag (Z) are updated. When LALU=1, the result is transferred to accumulator during falling edge of clock.

Where X = 0, 1, 2, 3, 4, 5, 6 or 7.

Figure 3.12 Block diagram of XOR block



If OALU=1 and OERALX=1, data from accumulator register and RX register are transferred to ALU data buses and if EADD=1 then addition operation will take place in ADD ALU block.

Carry flag (C), Parity flag (P) and Zero flag (Z) are updated. When LALU=1, the result is transferred to accumulator during falling edge of clock.

Where X = 0, 1, 2, 3, 4, 5, 6 or 7.

Figure 3.13 Block diagram of ADD block



If OALU=1 and OERALX=1, data from accumulator register and RX register are transferred to ALU data buses and if ESUB=1 then subtraction operation will take place in SUB ALU block.

Borrow flag (B), Parity flag (P) and Zero flag (Z) are updated. When LALU=1, the result is transferred to accumulator during falling edge of clock.

Where X = 0, 1, 2, 3, 4, 5, 6 or 7.

Figure 3.14 Block diagram of SUB block

#### 3.2.8 Flag Register

Flag register is a 4-bit special purpose register, which is used to store the status of the result of any ALU operation. Flag register consists of Zero flag (Z), Carry flag (C), Borrow flag (B) and Parity flag (P). Updating of the flags will occur corresponding to the ALU operations only. For example, when an addition operation is performed Zero, Carry and Parity flags will be updated, but Borrow flag will remain the same. All process occurs at falling edge of clock when the corresponding control signals are high. Figure 3.15 shows the block diagram of Flag register and Figure 3.16 shows the order in which flags are arranged in Flag register.



Figure 3.15 Block diagram of Flag register

| Z     | C     | В     | P     |
|-------|-------|-------|-------|
| bit 3 | bit 2 | bit 1 | bit 0 |

Figure 3.16 4-bit Flag register

| SIGNALS | <u>FUNCTIONS</u>                                      |
|---------|-------------------------------------------------------|
| CLK     | System clock                                          |
| SETCLRF | To Set/Clear flags bits by SYSTEM_DATABUS             |
|         | content                                               |
| EAND    | A and RX, Parity (P) and Zero (C) flags are updated   |
| EOR     | A or RX, Parity (P) and Zero (C) flags are updated    |
| EXOR    | A xor RX, Parity (P) and Zero (C) flags are updated   |
| EADD    | A + RX, Carry (C), Parity (P) and Zero (C) flags are  |
|         | updated                                               |
| ESUB    | A - RX, Borrow (B), Parity (P) and Zero (C) flags are |
|         | updated                                               |

#### 3.2.9 I/O Module

The I/O module has one 8-bit input port and one 8-bit output port for communicating with external environment, which can be a sensor, actuator or even another microprocessor. The input port P0 and output port P1 are directly connected to Accumulator, which will control the data flow through the ports when corresponding control signals are enabled.



Figure 3.17 Block diagram of I/O Module

#### 3.2.10 Interrupt Module

The interrupt module contains two external hardware interrupts I0 and I1 and one timer interrupt. The interrupts are priority based, the I0 interrupt is having highest priority, followed by I1 interrupt and timer interrupt is having lowest priority. The I1 interrupt is

maskable and I0 is not maskable. The external hardware interrupts are level triggered and must be high for two clock cycles for proper working of the proposed processor. The interrupt module is having a 3-bit register INTCON to control the operations in interrupt module. Its bit 2 is used for enabling and disabling timer interrupt, bit 1 is used for enabling and disabling external interrupts and bit 0 is used for masking I1. Whenever bit 1 of INTCON is high and I0 is high, IF0 flag will be set. However, IF1 flag will be set only if the bit 1 of INTCON is high, the bit 0 of INTCON is low and I1 is high. The Interrupt module has 10-bit register known as TIMER for counting to a predefined number, in this case it is 1023 (maximum value). When the TIMER register reaches the maximum value, timer flag TMF0 gets set. Thus in the interrupt service routine we need to clear the TMF0 flag by the instruction CLRTMRF. Whenever timer interrupt is turned on, timer flag will be raised at predefined intervals, which depends on the predefined number.

| TMR   | ENB   | MASK  |
|-------|-------|-------|
| bit 2 | bit 1 | bit 0 |

Figure 3.18 INTCON register



Figure 3.19 Block diagram of Interrupt Module

**FUNCTIONS** 

**SIGNALS** 

|         | <u> </u>                                 |
|---------|------------------------------------------|
| CLK     | System clock                             |
| LINTCON | To enable/disable interrupts and mask I1 |
|         | interrupt by SYSTEM_DATABUS content.     |
| CLRTMRF | Clear timer flag TMF0                    |
|         |                                          |

#### 3.2.11 Serial Module

The Serial Module contains rxin as serial-in port and txout as serial-out port. The serial communication is based on UART protocol shown in Figure 3.20. The baud rate used for this Serial Module is 115200 per second. The data transmission starts with a start bit of 0, followed by the individual data bits of the word with the Least Significant Bit (LSB) being sent first and then stop bit 1. The Serial Module consists of two 8-bit registers TBUFF and RBUFF for storing data while transmission and reception. The data stored in TBUFF register is shifted out during serial data transmission and process is reversed for RBUFF register. The baud rate (clock) required for serial communication is provided by the control unit. Serial Module will provide TXF and RXF flags to Control Unit regarding transmission or reception of data, which will be set whenever a transmission or reception respectively is completed.



Figure 3.20 UART serial communication protocol



Figure 3.21 Block diagram of Serial Module

# 3.3 List of control signals, I/O bus and Flags

The Control Unit will generate 59 control signals and 4 output clocks for the proper working of all modules.

### **Program Counter Unit:**

Control signals: OPC, LPC, INCPC, OPCS, LPCS, OSTACKPC and LPCR

Input bus: IM DATABUS [15:0], IRX [9:8]

Output bus: IM\_ADDRBUS [17:0]

### **Instruction Memory:**

Control signals: RDIM

Input bus: IM\_ADDRBUS [17:0]

Output bus: IM\_DATABUS [15:0]

### **Control Unit:**

Control signals: OIRSYS, LIR and OIRDM

Input bus: IM\_DATABUS [15:0]

Output bus: DM ADDRBUS [15:0], SYSTEM DATABUS [7:0]

Flag inputs: Z, C, B, P, RXF, TXF, IF0, IF1 and TMF0

### **Data Memory:**

Control signals: RDDM and WRDM

Input bus: DM ADDRBUS [15:0]

Output bus: SYSTEM DATABUS [7:0]

### Accumulator:

Control signals: LA, OA, LALU, OALU, INCA, DECA, CMA, RR, RL, LIN, OOUT, LSIN, OSOUT and RESET

Input bus: P0 [7:0], ALU RESULT [7:0]

Output bus: P1 [7:0], ALU\_DATABUS\_A [7:0]

Input/Output bus: SYSTEM DATABUS [7:0]

### Register set:

Control signals: LR0, LR1, LR2, LR3, LR4, LR5, LR6, LR7, OER0, OER1, OER2, OER3, OER4, OER5, OER6 and OER7

Input/Output bus: SYSTEM\_DATABUS [7:0]

Output bus: ALU DATABUS R [7:0]

#### **ALU Unit:**

Control signals: OERAL0, OERAL1, OERAL2, OERAL3, OERAL4, OERAL5,

OERAL6, OERAL7, EAND, EXOR, EOR, EADD and ESUB

Input bus: ALU\_DATABUS\_A [7:0], ALU\_DATABUS\_R [7:0]

Output bus: ALU RESULT [7:0]

### Flag Register:

Control signals: SETCLRF

Flag output: Z, C, B and P

# **Interrupt Module:**

Control signals: LINTCON and CLRTMRF

Flag output: IF0, IF1, TMF0

### Serial Module:

Flag output: TXF and RXF

## 3.4 Instruction Set Architecture

The Instruction set architecture contains four type of instructions, data transfer instruction, arithmetic and logical instruction, branching instruction and machine control and I/O instruction. The instruction set architecture contains only 34 basic instructions and total number of opcodes is 83. The opcode contains 16 bits from 0 to 15, of which 15<sup>th</sup> and 14<sup>th</sup> bits decides type of instruction being performed. If the 15<sup>th</sup> and 14<sup>th</sup> bit are 00, 01, 10 or 11, type of instruction will be data transfer instruction, arithmetic and logic instruction, branching instruction or machine control and I/O instruction respectively.

¥.

The main advantage of this instruction set architecture is the use of SAV PC instruction that saves PC incremented by two value in PCS. SAV PC can be used before jump instruction so that after jumping to another location, using RES PC (loads PCS content to PC) we can come back to next instruction after jump instruction. The combined use of SAV PC and jump instruction, will act like a CALL instruction thus reducing the number of instruction required without sacrificing functionality. We can also use jump instruction alone to jump to specific location. Another special instruction is RETI that is used to restore the PC value after the execution of interrupt service routine. SETCLRF is a special instruction, which can be used to clear or set every flag in flag register.

EDINTER is another special one, which can be used to enable/disable interrupts and mask the II interrupt when needed.

Serial data transmission is possible by the use of SOUT TBUFF and WAIT TXF. Initially use SOUT TBUFF to send accumulator content to TBUFF. Then use WAIT TXF for waiting until data is completely transmitted serially from TBUFF register. For serial data reception, initially use WAIT RXF for waiting until data is completely received by RBUFF register and then use SIN RBUFF to store the serial data received in RBUFF register to accumulator. IN P0 is used to take 8-bit parallel input data from Port P0 that is connected to external hardware. OUT P1 is used to send 8-bit parallel data to Port P1, which is connected to external hardware. Thus by using rxin, txout, Port P0 and Port P1, the proposed processor can communicate with different types of external hardware.

Table 3.1 shows instruction set of proposed RISC processor. In the Table 3.1 Opcode column, rrr is register select code from 000 to 111, x is don't care, a is address and d is data. In the Table 3.1 Mnemonic column, RX is register representing any one of R0, R1, R2, R3, R4, R5, R6 and R7, A is accumulator, M is Data Memory address and add18 is Instruction Memory address. In Operation column, update flags means update the flags corresponding to that operation.

Table 3.1 Instruction set

| Opcode                              | Mnemonic             | Operation                   |  |  |  |  |  |  |  |  |
|-------------------------------------|----------------------|-----------------------------|--|--|--|--|--|--|--|--|
|                                     | Data Transfer Instru | uctions                     |  |  |  |  |  |  |  |  |
| 00000rrrxxxxxxxx                    | MOV A, RX            | RX => A                     |  |  |  |  |  |  |  |  |
| 00010rrrxxxxxxxx                    | MOV RX, A            | A => RX                     |  |  |  |  |  |  |  |  |
| 0010aaaaaaaaaaaa                    | MOV A, M             | M => A                      |  |  |  |  |  |  |  |  |
| 0011aaaaaaaaaaaaa                   | MOV M ,A             | A => M                      |  |  |  |  |  |  |  |  |
| 00001xxxdddddddd                    | MOVI A, 8-bit data   | 8-bit data => A             |  |  |  |  |  |  |  |  |
| Arithmetic and Logical Instructions |                      |                             |  |  |  |  |  |  |  |  |
| 0100000mxxxxxx                      | AND A, RX            | A <= A and RX update flags  |  |  |  |  |  |  |  |  |
| 0100001rrrxxxxxx                    | XOR A, RX            | A <= A xor RX update flags  |  |  |  |  |  |  |  |  |
| 0100010rrrxxxxxx                    | OR A, RX             | A <= A or RX update flags   |  |  |  |  |  |  |  |  |
| 0100011mxxxxxx                      | ADD A,RX             | A <= A + RX update flags    |  |  |  |  |  |  |  |  |
| 0100100rrrxxxxxx                    | SUB A,RX             | $A \le A - RX$ update flags |  |  |  |  |  |  |  |  |
| 0101000xxxxxxxx                     | CMA                  | A <= ~A                     |  |  |  |  |  |  |  |  |
| 0101001xxxxxxxx                     | INC A                | A <= A + 1                  |  |  |  |  |  |  |  |  |

| 0101010xxxxxxxx                    | DEC A                | A <= A - 1                                                  |
|------------------------------------|----------------------|-------------------------------------------------------------|
| 0101011xxxxxxxx                    | RR A                 | rotate accumulator right by 1 bit                           |
| 0101100xxxxxxx                     | RL A                 | rotate accumulator left by 1 bit                            |
| 011000xxxxxxdddd                   | SETCLRF 4-bitdata    | clear/set flags                                             |
| 011001xxxxxxxxxx                   | CLRTMRF              | clear timer flag                                            |
| 0111xxxxxxxxxddd                   | EDINTER 3-bitdata    | To control interrupt's operations; enable, disable and mask |
|                                    | Branching Instruc    | tions                                                       |
| 10000aaxxxxxxxxx aaaaaaaaaaaaaaaaa | JUMP add18           | Jump to 18-bit address add18                                |
| 10001aaxxxxxxxxx aaaaaaaaaaaaaaaaa | JZ add18             | Jump to 18-bit address add18 if Z=1                         |
| 10010aaxxxxxxxx aaaaaaaaaaaaaaaaa  | JC add18             | Jump to 18-bit address add18 if C=1                         |
| 10001aaxxxxxxxxx aaaaaaaaaaaaaaaaa | JB add18             | Jump to 18-bit address add18 if B=1                         |
| 10001aaxxxxxxxxx aaaaaaaaaaaaaaaaa | JP add18             | Jump to 18-bit address add18 if P=1                         |
| Mac                                | hine Control and I/O | Instructions                                                |
| 110000xxxxxxxxxx                   | HALT                 | To stop operations                                          |
| 110001xxxxxxxxx                    | RESET                | To reset Accumulator, Register set and PC                   |
| 110010xxxxxxxxxx                   | SAV PC               | Save PC+2 value in PCS register                             |
| 110011xxxxxxxxxx                   | RES PC               | Restore PC with PCS content                                 |
| 110100xxxxxxxxxx                   | RETI                 | Return from interrupt service routine                       |
| 110101xxxxxxxxxx                   | WAIT TXF             | Wait until TXF flag gets set                                |
| 110110xxxxxxxxxx                   | WAIT RXF             | Wait until RXF flag gets set                                |
| 11100xxxxxxxxxx                    | IN PO                | Accumulator gets Port P0 content                            |
| 11101xxxxxxxxxx                    | OUT P1               | Accumulator sends it content to Port P1                     |
| 11110xxxxxxxxxxx                   | SIN RBUFF            | Accumulator gets RBUFF register content                     |
| 11111xxxxxxxxxxx                   | SOUT TBUFF           | Accumulator sends its content to TBUI register              |

The more information regarding instruction set architecture is provided in appendix A and micro operations of each instruction are covered in appendix B.

# 3.5 Source Code

The programming language used for the design of this 8-bit RISC processor is Verilog. The source code for the proposed processor is given below.

/\* Control Unit, Program Counter unit and Instruction Memory \*/

module ins\_decoder(
input inclk,
input [7:0] PORTO,
output [7:0] PORT1,
input IO,I1,
output reg clk=1'b0,
inout IFO,IF1,TMF0,

```
inout [3:0] ZCBP,
output LRO,LR1,LR2,LR3,LR4,LR5,LR6,LR7,OER0,OER1,OER2,OER3,OER4,OER5,OER6,OER7,
output OERALO, OERAL1, OERAL2, OERAL3, OERAL4, OERAL5, OERAL6, OERAL7,
output RESET,
output OIRDM, RDDM, WRDM,
output LA,OA,LALU,OALU,INCA,DECA,CMA,RR,RL,
output EAND, EXOR, EOR, EADD, ESUB,
output SETCLRF,CLRTMRF,
output LINTCON,
output LIN, OOUT,
output R_CLK, DM_CLK,
output reg baudclk=1'b0,
output reg c=1'b0,
input rxin,
output LSIN,OSOUT,
output txout,
inout RXF,TXF,
inout [15:0] IM DATABUS,
inout [17:0] PCS DATABUS,
inout [7:0] SYSTEM_DATABUS,
output [11:0] DM_ADDRBUS,
output [17:0] IM_ADDRBUS,
output [7:0] acc);
reg [15:0] IRX;
reg [17:0] PCR;
reg [17:0] PC=18'b0;
reg [17:0] PCS;
reg [17:0] STACKPC;
reg [15:0] IM [0:262143];
reg [15:0] IR;
always@(posedge inclk)
begin
                 clk=~clk;
end
reg [7:0] cb =8'b0;
always@(posedge inclk)
begin
         if(cb==217)
                 begin
                 baudclk=~baudclk;
                                                   //baudclock generation for serial module
                 cb=0;
                 c=1'b1;
                 end
         else
                 begin
                 cb=cb+1;
                 c=1'b0;
                  end
 wire OPC, LPC, INCPC, OPCS, LPCS, OSTACKPC, OIRSYS, RDIM, LPCR, LIR;
 wire DT,ALU,BR,MIO;
 //identifying type of instruction
 assign DT=(IRX[15:14]==2'b0)?1'b1:1'b0;
 assign ALU=(IRX[15:14]==2'b01)?1'b1:1'b0;
 assign BR=(IRX[15:14]==2'b10)?1'b1:1'b0;
 assign MIO=(IRX[15:14]==2'b11)?1'b1:1'b0;
```

```
// tstate counter instantiation
tstate_counter
ts(.clk(clk),.IFO(IFO),.IF1(IF1),.TMF0(TMFO),.TXF(TXF),.RXF(RXF),.IR8(IR[15:10]),.TF1(TF1),.TX1(TX1),.TX2(TXF),.RXF(RXF),.IR8(IR[15:10]),.TF1(TF1),.TX1(TX1),.TX2(TXF),.RXF(RXF),.IR8(IR[15:10]),.TF1(TF1),.TX1(TX1),.TX2(TXF),.RXF(RXF),.IR8(IR[15:10]),.TF1(TF1),.TX1(TX1),.TX2(TXF),.RXF(RXF),.IR8(IR[15:10]),.TF1(TF1),.TX1(TX1),.TX2(TXF),.RXF(RXF),.IR8(IR[15:10]),.TX1(TX1),.TX1(TX1),.TX2(TXF),.RXF(RXF),.IR8(IR[15:10]),.TX1(TX1),.TX1(TX1),.TX2(TXF),.RXF(RXF),.IR8(IR[15:10]),.TX1(TX1),.TX1(TX1),.TX2(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.TX1(TX1),.
assign RESET = (TX1\&\&MIO)\&\&(\sim IRX[13])\&\&((IRX[12:10]==3'b001)?1'b1:1'b0);
//assign STOP = (MIO)&&(\sim IRX[13])&&((IRX[12:10]==3'b0)?1'b1:1'b0);
// control signals of register set
assign\ LRO = (DT\&\&TX1)\&\&((IRX[13:11] == 3'b010)?1'b1:1'b0)\&\&((IRX[10:8] == 3'b0)?1'b1:1'b0);
assign LR1 = (DT\&\&TX1)\&\&((IRX[13:11] == 3'b010)?1'b1:1'b0)\&\&((IRX[10:8] == 3'b001)?1'b1:1'b0);
assign LR2 = (DT\&\&TX1)\&\&((IRX[13:11] == 3'b010)?1'b1:1'b0)\&\&((IRX[10:8] == 3'b010)?1'b1:1'b0);
assign LR3 = (DT&&TX1)&&((IRX[13:11]==3'b010)?1'b1:1'b0)&&((IRX[10:8]==3'b011)?1'b1:1'b0);
assign LR4 = (DT\&\&TX1)\&\&((IRX[13:11] == 3'b010)?1'b1:1'b0)\&\&((IRX[10:8] == 3'b100)?1'b1:1'b0);
assign\ LR5 = (DT\&\&TX1)\&\&((IRX[13:11] == 3'b010)?1'b1:1'b0)\&\&((IRX[10:8] == 3'b101)?1'b1:1'b0);
assign LR6 = (DT\&\&TX1)\&\&((IRX[13:11]==3'b010)?1'b1:1'b0)\&\&((IRX[10:8]==3'b110)?1'b1:1'b0);
assign LR7 = (DT&&TX1)&&((IRX[13:11]==3'b010)?1'b1:1'b0)&&((IRX[10:8]==3'b111)?1'b1:1'b0);
assign\ OER0 = (DT\&\&TX1)\&\&((IRX[13:11] == 3'b0)?1'b1:1'b0)\&\&((IRX[10:8] == 3'b0)?1'b1:1'b0);
assign\ OER1 = (DT\&\&TX1)\&\&((IRX[13:11] == 3'b0)?1'b1:1'b0)\&\&((IRX[10:8] == 3'b001)?1'b1:1'b0);
assign\ OER2 = (DT\&\&TX1)\&\&((IRX[13:11] == 3'b0)?1'b1:1'b0)\&\&((IRX[10:8] == 3'b010)?1'b1:1'b0);
assign OER3 = (DT\&&TX1)\&&((IRX[13:11]==3'b0)?1'b1:1'b0)\&&((IRX[10:8]==3'b011)?1'b1:1'b0);
assign OER4 = (DT&&TX1)&&((IRX[13:11]==3'b0)?1'b1:1'b0)&&((IRX[10:8]==3'b100)?1'b1:1'b0);
assign OER5 = (DT\&TX1)\&((IRX[13:11]==3'b0)?1'b1:1'b0)\&((IRX[10:8]==3'b101)?1'b1:1'b0);
assign OER6 = (DT&&TX1)&&((IRX[13:11]==3'b0)?1'b1:1'b0)&&((IRX[10:8]==3'b110)?1'b1:1'b0);
assign\ OER7 = (DT\&\&TX1)\&\&((IRX[13:11] == 3'b0)?1'b1:1'b0)\&\&((IRX[10:8] == 3'b111)?1'b1:1'b0);
assign OERAL0 = (ALU&&TX1)&&((IRX[13:12]==2'b0)?1'b1:1'b0)&&((IRX[8:6]==3'b0)?1'b1:1'b0);
assign OERAL1 = (ALU\&\&TX1)\&\&((IRX[13:12]==2'b0)?1'b1:1'b0)\&\&((IRX[8:6]==3'b001)?1'b1:1'b0);
assign OERAL2 = (ALU&&TX1)&&((IRX[13:12]==2'b0)?1'b1:1'b0)&&((IRX[8:6]==3'b010)?1'b1:1'b0);
assign OERAL3 = (ALU&&TX1)&&((IRX[13:12]==2'b0)?1'b1:1'b0)&&((IRX[8:6]==3'b011)?1'b1:1'b0);
assign OERAL4 = (ALU&&TX1)&&((IRX[13:12]==2'b0)?1'b1:1'b0)&&((IRX[8:6]==3'b100)?1'b1:1'b0);
assign OERAL5 = (ALU\&\&TX1)\&\&((IRX[13:12]==2'b0)?1'b1:1'b0)\&\&((IRX[8:6]==3'b101)?1'b1:1'b0);
assign OERAL6 = (ALU&&TX1)&&((IRX[13:12]==2'b0)?1'b1:1'b0)&&((IRX[8:6]==3'b110)?1'b1:1'b0);
assign OERAL7 = (ALU&&TX1)&&((IRX[13:12]==2'b0)?1'b1:1'b0)&&((IRX[8:6]==3'b111)?1'b1:1'b0);
assign R_CLK = (LR0|LR1|LR2|LR3|LR4|LR5|LR6|LR7) && clk; //gated clock for register set
//Control signals of Program Counter Unit
assign OPC = TF1 | | (TX1&&BR);
assign \ \ LPC \ = \ (TX2 \ \&\& \ BR)\&\&(((IRX[13:11]==3'b0)?1'b1:1'b0)||(((IRX[13:11]==3'b001)?1'b1:1'b0)\&\& \ \ A((IRX[13:11]==3'b001)?1'b1:1'b0)||)
ZCBP[3]) | (((IRX[13:11]==3'b010)?1'b1:1'b0)&&
                                                                                    ZCBP[2])||(((IRX[13:11]==3'b011)?1'b1:1'b0)&&
ZCBP[1])||(((IRX[13:11]==3'b100)?1'b1:1'b0)&& ZCBP[0]));
assign INCPC = (TX2\&BR)\&\&(\sim LPC);
assign LPCS = (TX1&&MIO)&&(~IRX[13])&&((IRX[12:10]==3'b010)?1'b1:1'b0);
assign OPCS = (TX1\&\&MIO)\&\&(\sim|RX[13])\&\&((|RX[12:10]==3'b011)?1'b1:1'b0);
assign OSTACKPC = (TX1\&&MIO)\&\&(\sim IRX[13])\&\&((IRX[12:10]==3'b100)?1'b1:1'b0);
// Control signals of control unit
assign LIR = TF1;
assign OIRDM = (TX1&&DT)&&(IRX[13]);
assign LPCR = TX1&&BR;
//assign OIRPC = TX1&&BR;
                                                                              OIRSYS
assign
((TX1&&DT)&&((IRX[13:11]==3'b001)?1'b1:1'b0))||((TX1&&ALU)&&(((IRX[13:12]==2'b10)?1'b1:1'b0))||((
IRX[13:12]==2'b11)?1'b1:1'b0)));
```

// Control signals of Instruction Memory

```
assign RDIM = TF1 | | (TX1\&\&BR);
// Control signals of Data Memory
assign RDDM = (TX1&&DT)&&((IRX[13:12]==2'b10)?1'b1:1'b0);
assign WRDM = (TX1&&DT)&&((IRX[13:12]==2'b11)?1'b1:1'b0);
assign DM_CLK = WRDM && clk;
// Control signals of Accumulator
assign LA = (TX1\&&DT)\&\&(\sim IRX[12]);
assign OA = (TX1\&&DT)\&\&(IRX[12]);
assign OALU = (TX1\&ALU)\&\&((IRX[13:12]==2'b0)?1'b1:1'b0);
assign LALU = OALU;
assign CMA = (TX1&&ALU)&&((IRX[13:12]==2'b01)?1'b1:1'b0)&&((IRX[11:9]==3'b0)?1'b1:1'b0);
assign INCA = (TX1&&ALU)&&((IRX[13:12]==2'b01)?1'b1:1'b0)&&((IRX[11:9]==3'b001)?1'b1:1'b0);
assign \ DECA = (TX1\&ALU)\&\&((IRX[13:12] == 2'b01)?1'b1:1'b0)\&\&((IRX[11:9] == 3'b010)?1'b1:1'b0);
assign\ RR = (TX1\&\&ALU)\&\&((IRX[13:12] == 2'b01)?1'b1:1'b0)\&\&((IRX[11:9] == 3'b011)?1'b1:1'b0);
assign RL = (TX1&&ALU)&&((IRX[13:12]==2'b01)?1'b1:1'b0)&&((IRX[11:9]==3'b100)?1'b1:1'b0);
wire a = (LA|LALU|LIN|CMA|INCA|DECA|RR|RL);
// Control signals of ALU Unit
assign EAND = (TX1&&ALU)&&((IRX[13:12]==2'b0)?1'b1:1'b0)&&((IRX[11:9]==3'b0)?1'b1:1'b0);\\
assign EXOR = (TX1\&ALU)\&\&((IRX[13:12]==2'b0)?1'b1:1'b0)\&\&((IRX[11:9]==3'b001)?1'b1:1'b0);
assign\ EOR = (TX1\&\&ALU)\&\&((IRX[13:12]==2'b0)?1'b1:1'b0)\&\&((IRX[11:9]==3'b010)?1'b1:1'b0);\\
assign EADD = (TX1&&ALU)&&((IRX[13:12]==2'b0)?1'b1:1'b0)&&((IRX[11:9]==3'b011)?1'b1:1'b0);
assign ESUB \approx (TX1&&ALU)&&((IRX[13:12]==2'b0)?1'b1:1'b0)&&((IRX[11:9]==3'b100)?1'b1:1'b0);
// Control signals of Interrupt Module
assign LINTCON = (TX1&&ALU)&&((IRX[13:12]==2'b11)?1'b1:1'b0);
assign CLRTMRF = (TX1&&ALU)&&((IRX[13:12]==2'b10)?1'b1:1'b0)&&((IRX[11:10]==2'b01)?1'b1:1'b0);
// Control signals of Flag Register
assign \ SETCLRF = (TX1\&\&ALU)\&\&((IRX[13:12] == 2'b10)?1'b1:1'b0)\&\&((IRX[11:10] == 2'b0)?1'b1:1'b0);
// Control signals related I/O Module
assign LIN = (TX1\&&MIO)\&\&((IRX[13:11]==3'b100)?1'b1:1'b0);
assign OOUT = (TX1&&MIO)&&((IRX[13:11]==3'b101)?1'b1:1'b0);
// Control signals related to Serial Module
assign LSIN = (TX1&&MIO)&&((IRX[13:11]==3'b110)?1'b1:1'b0);
assign OSOUT = (TX1&&MIO)&&((IRX[13:11]==3'b111)?1'b1:1'b0);
// I/O buses
assign SYSTEM_DATABUS = OIRSYS?IRX[7:0]:'bz;
assign DM_ADDRBUS = OIRDM?IRX[11:0]:'bz;
assign PCS_DATABUS = (LPCS|OPCS)?((LPCS?PC:18'b0)|(OPCS?PCS:18'b0)):'bz;
assign IM_ADDRBUS = OPC?PC:'bz;
assign IM_DATABUS = RDIM?IM[IM_ADDRBUS]:'bz;
//Program Counter Unit operations
always@(negedge cik)
begin
         if(LPC)
         PC[17:0]=PCR;
         else if(LPCR)
         begin
         PCR[15:0] = IM_DATABUS;
```

```
PCR[17:16] = IRX[9:8];
       else if(INCPC)
       PC=PC+1;
       else if(LIR&&LPCS)
       begin
       PCS=PCS_DATABUS+2;
       IR=IM_DATABUS;
       PC=PC+1;
       end
       else if(LIR)
       begin
       IR=IM_DATABUS;
       PC=PC+1;
       end
       else if(LPCS)
       PCS=PCS_DATABUS+2;
       else if(OPCS)
       PC=PCS_DATABUS;
       else if(OSTACKPC)
       PC=STACKPC;
       else if(RESET)
       PC=18'b0;
       else if(IF0)
       begin
       STACKPC=PC-1;
        PC=18'd15;
        end
        else if(IF1)
       begin
        STACKPC=PC-1;
        PC=18'd17;
        end
        else if(TMF0)
        begin
        STACKPC=PC-1;
        PC=18'd15;
        end
always@(posedge clk)
begin
IRX=IR;
// data memory instantiation
data_memory
a2(.clk(DM_CLK),.RDDM(RDDM),.WRDM(WRDM),.DM_ADDRBUS(DM_ADDRBUS),.SYSTEM_DATABUS(SY
STEM_DATABUS));
//alu unit instantiation
```

alusys(.clk(clk),.R\_CLK(R\_CLK),.EAND(EAND),.EXOR(EXOR),.EOR(EOR),.EADD(EADD),.ESUB(ESUB),.SYSTE M\_DATABUS(SYSTEM\_DATABUS),.acc(acc),.OALU(OALU),.LALU(LALU),.OA(OA),.LA(LA),.INCA(INCA),.DEC A(DECA),.CMA(CMA),.RR(RR),.RL(RL),PORT0(PORT0),.PORT1(PORT1),.RESET(RESET),.LIN(LIN),.OOUT(OO UT),.SETCLRF(SETCLRF),.OER0(OER0),.OER1(OER1),.OER2(OER2),.OER3(OER3),.OER4(OER4),.OER5(OER5)

alu\_unit

"OER6(OER6),.OER7(OER7),.LR0(LR0),.LR1(LR1),.LR2(LR2),.LR3(LR3),.LR4(LR4),.LR5(LR5),.LR6(LR6),.LR7(LR7),.OERAL0(OERAL0),.OERAL1(OERAL1),.OERAL2(OERAL2),.OERAL3(OERAL3),.OERAL4(OERAL4),.OERAL5(OERAL5),.OERAL6(OERAL6),.OERAL7(OERAL7),.flagreg(ZCBP),.baudclk(baudclk),.c(c),.rxin(rxin),.txout(t xout),.LSIN(LSIN),.OSOUT(OSOUT),.RXF(RXF),.TXF(TXF));

```
//interrupt module instantiation interrupt_module inter(.clk(clk),.i0(i0),.i1(i1),.LINTCON(LINTCON),.IF0(IF0),.IF1(IF1),.TMF0(TMF0),.CLRTMRF(CLRTMRF),.SYS TEM_DATABUS(SYSTEM_DATABUS));
```

endmodule

```
/* Tstate counter */
```

```
module tstate counter(
                                                   //input clock 25MHz
input clk,IF0,IF1,TMF0,TXF,RXF,
input [7:2] IR8,
output reg TF1=0,TX1=0,TX2=0);
reg [3:0]counter=5'b00;
reg [7:0] c = 8'b0;
always@(posedge clk)
begin
case(counter)
5'b0:begin
          TF1=1'b1;
          TX1=1'b0;
          TX2=1'b0;
          counter=5'b00001;
          end
5'b00001:begin
                if(IFO)
                                                   //check for interrupt flag IFO
                begin
                 TF1=1'b0;
                TX1=1'b0;
                counter=5'b00011;
                end
                                                   //check for interrupt flag IF1
                else if(IF1)
                begin
                TF1=1'b0;
                TX1=1'b0;
                counter=5'b00011;
                end
                                                  //check for timer interrupt flag TMF0
                else if(TMF0)
                begin
                TF1=1'b0;
                TX1=1'b0;
                counter=5'b00011;
                else if(IR8[7:2]==6'b110101)
                                                  //check for wait TXF instruction
                begin
                TF1=1'b0;
                TX1=1'b0;
                counter=5'b01000;
                end
                else if(IR8[7:2]==6'b110110)
                                                  // check for wait RXF instruction
                begin
```

```
TX1=1'b0;
                counter=5'b01001;
                end
                                                  //check for branching instruction
                else if(IR8[7:6]==2'b10)
                begin
                TF1=1'b0;
                TX1=1'b1;
                counter=5'b00010;
                end
                                                  //check for RESTORE PC instruction
                else if(IR8[7:2]==6'b110011)
                begin
                TF1=1'b0;
                TX1=1'b1;
                counter=5'b0;
                end
                                                  //check for return interrupt instruction RETI
                else if(IR8[7:2]==6'b110100)
                begin
                TF1=1'b0;
                TX1=1'b1;
                counter=5'b0;
                end
                                                  // check for halt instruction
                else if(IR8[7:2]==6'b110000)
                begin
                TF1=1'b0;
                TX1=1'b0;
                end
                else
                begin
                TF1=1'b1;
                TX1=1'b1:
                 counter=5'b00001;
                 end
                 end
5'b00010:begin
                 TF1=1'b0;
                 TX1=1'b0:
                 TX2=1'b1;
                 counter=5'b0;
                 end
5'b00011:begin
                 TF1=1'b1;
                 TX1=1'b0;
                 TX2=1'b0;
                 counter=5'b00100;
          end
5'b00100:begin
                 if(IR8[7:6]==2'b10)
                 begin
                 TF1=1'b0;
                 TX1=1'b1;
                 counter=5'b00010;
                 else if(IR8[7:2]==6'b110011)
                 begin
                 TF1=0;
                 TX1=1'b1;
```

TF1=1'b0;

```
counter=5'b0;
                 end
                 else if(IR8[7:2]==6'b110100)
                 begin
                 TF1=1'b0;
                 TX1=1'b1;
                 counter=5'b0;
                 end
                 else
                 begin
                 TF1=1'b1;
                 TX1=1'b1;
                 counter=5'b00101;
                 end
                 end
5'b00101:begin
                 if(IR8[7:6]==2'b10)
                 begin
                 TF1=1'b0;
                 TX1=1'b1;
                 counter=5'b00010;
                 end
                 else if(IR8[7:2]==6'b110011)
                 begin
                 TF1=1'b0;
                 TX1=1'b1;
                 counter=5'b0;
                 end
                 else if(IR8[7:2]==6'b110100)
                 begin
                 TF1=1'b0;
                 TX1=1'b1;
                 counter=5'b0;
                 end
                 else
                 begin
                 TF1=1'b1;
                 TX1=1'b1;
                 counter=5'b00110;
                 end
                 end
5'b00110:begin
                 if(IR8[7:6]==2'b10)
                 begin
                TF1=1'b0;
                 TX1=1'b1;
                 counter=5'b00010;
                 end
                 else if(IR8[7:2]==6'b110011)
                 begin
                TF1=1'b0;
                TX1=1'b1;
                counter=5'b0;
                 end
                 else if(IR8[7:2]==6'b110100)
                begin
                TF1=1'b0;
```

```
TX1=1'b1;
                counter=5'b0;
                end
                else
                begin
                TF1=1'b1;
                TX1=1'b1;
                counter=5'b00111;
                end
                end
5'b00111:begin
                if(IR8[7:6]==2'b10)
                begin
                TF1=1'b0;
                TX1=1'b1;
                counter=5'b00010;
                else if(IR8[7:2]==6'b110011)
                begin
                TF1=1'b0;
                TX1=1'b1;
                counter=5'b0;
                end
                else if(IR8[7:2]==6'b110100)
                begin
                TF1=1'b0;
                TX1=1'b1;
                counter=5'b0;
                end
                else
                begin
                TF1=1'b1;
                TX1=1'b1;
                counter=5'b0;
                end
                 end
5'b01000:begin
                if(IFO)
                begin
                TF1=1'b0;
                TX1=1'b0;
                counter=5'b00011;
                 end
                 else if(IF1)
                begin
                TF1=1'b0;
                TX1=1'b0;
                 counter=5'b00011;
                 end
                 else if(TMF0)
                 begin
                 TF1=1'b0;
                 TX1=1'b0;
                 counter=5'b00011;
                 end
                 else if(TXF && c==217)
                 begin
```

```
TF1=1'b0;
                TX1=1'b0;
                counter=5'b0;
                end
                else
                begin
                TF1=1'b0;
                TX1=1'b0;
                counter=5'b01000;
                end
                end
5'b01001:begin
                if(IFO)
                begin
                TF1=1'b0;
                TX1=1'b0;
                counter=5'b00011;
                end
                else if(IF1)
                begin
                TF1=1'b0;
                TX1=1'b0;
                counter=5'b00011;
                end
                else if(TMF0)
                begin
                TF1=1'b0;
                TX1=1'b0;
                counter=5'b00011;
                end
                else if(RXF && c==217)
                begin
                TF1=1'b0;
                TX1=1'b0;
                counter=5'b0;
                end
                else
                begin
                TF1=1'b0;
                TX1=1'b0;
                counter=5'b01001;
                end
        end
endcase
end
always@(posedge clk)
begin
        if(c==217)
        c=0;
        else
        c=c+1;
end
```

```
/* Data Memory */
module data_memory(
                                         //gated clock for data memory
input clk,
input RDDM, WRDM,
input [11:0] DM ADDRBUS,
inout [7:0] SYSTEM DATABUS);
reg [7:0] DM [0:4095];
assign SYSTEM DATABUS = RDDM?DM[DM ADDRBUS]:'bz;
always@(negedge clk)
if(WRDM)
DM[DM ADDRBUS]=SYSTEM DATABUS;
endmodule
                                 /* ALU Unit and Flag register */
module alu unit(
input clk,
                                 //input clock 25MHz
                                 //gated-clock for register set
input R CLK,
input [7:0] PORTO,
output [7:0] PORT1,
input RESET, LIN, OOUT,
input LRO,LR1,LR2,LR3,LR4,LR5,LR6,LR7,OERO,OER1,OER2,OER3,OER4,OER5,OER6,OER7,
input OERALO, OERAL1, OERAL2, OERAL3, OERAL4, OERAL5, OERAL6, OERAL7,
input OALU, LALU, OA, LA, INCA, DECA, CMA, RR, RL,
input EAND, EXOR, EOR, EADD, ESUB, SETCLRF,
inout [7:0] SYSTEM DATABUS,
output [7:0] ALU_DATABUS_A,
output [7:0] ALU DATABUS_B,
output [7:0] acc,
inout [8:0] result,
output reg [3:0] flagreg=4'b0,
input baudclk,
input c,
input rxin,
input LSIN, OSOUT,
 output txout,
 output RXF,TXF); // Z C BF P
 wire Z,C,B,P;
 //accumulator instantiation
 accumulator
 acal(.clk(clk),.OA(OA),.LA(LA),.OALU(OALU),.LALU(LALU),.SYSTEM_DATABUS(SYSTEM_DATABUS),.ALU_D
 ATABUS A(ALU DATABUS A),.result(result),.Acc(acc),.INCA(INCA),.DECA(DECA),.CMA(CMA),.RR(RR),.RL(
 RL),.RESET(RESET),.LIN(LIN),.OOUT(OOUT),.PORT0(PORT0),.PORT1(PORT1),.baudclk(baudclk),.c(c),.rxin(r
 xin),.txout(txout),.LSIN(LSIN),.OSOUT(OSOUT),.RXF(RXF),.TXF(TXF));
 //register set instantiation
 register set
 rxal(.clk(R CLK),.LR0(LR0),.LR1(LR1),.LR2(LR2),.LR3(LR3),.LR4(LR4),.LR5(LR5),.LR6(LR6),.LR7(LR7),.RESET(R
 ESET),.OER0(OER0),.OER1(OER1),.OER2(OER2),.OER3(OER3),.OER4(OER4),.OER5(OER5),.OER6(OER6),.OE
 R7(OER7),.OERAL0(OERAL0),.OERAL1(OERAL1),.OERAL2(OERAL2),.OERAL3(OERAL3),.OERAL4(OERAL4),.
 OERAL5(OERAL5),.OERAL6(OERAL6),.OERAL7(OERAL7),.SYSTEM DATABUS(SYSTEM_DATABUS),.ALU_DA
 TABUS_B(ALU_DATABUS_B));
```

// Flag register update

```
(EAND|EXOR|EOR|EADD|ESUB)?((EAND?ALU_DATABUS_A
assign
ALU_DATABUS_B:9'b0)|(EXOR?ALU_DATABUS_A^ALU_DATABUS_B:9'b0)|(EOR?ALU_DATABUS_A|ALU
DATABUS_B:9'b0)|(EADD?ALU_DATABUS_A+ALU_DATABUS_B:9'b0)|(ESUB?ALU_DATABUS_A-
ALU DATABUS B:9'b0)):'bz;
assign C = EADD?result[8]:'bz;
assign B = ESUB?result[8]:'bz;
assign Z = ((result==9'b0)) | (result==9'b100000000))?1'b1:1'b0;
assign \ P = result[7] + result[6] + result[5] + result[4] + result[3] + result[2] + result[1] + result[0];
//ALU operations
always@(negedge clk)
begin
        if(EAND)
                 begin
                 flagreg[3]=Z;
                 flagreg[0]=P;
                 end
        else if(EXOR)
                 begin
                 flagreg[3]=Z;
                 flagreg[0]=P;
                 end
        else if(EOR)
                 begin
                 flagreg[3]=Z;
                 flagreg[0]=P;
                 end
         else if(EADD)
                 begin
                 flagreg[3]=Z;
                 flagreg[2]=C;
                 flagreg[0]=P;
                 end
         else if(ESUB)
                 begin
                 flagreg[3]=Z;
                 flagreg[1]=B;
                 flagreg[0]=P;
                 end
         else if(SETCLRF)
                 begin
                 flagreg=SYSTEM_DATABUS[3:0];
                 end
end
endmodule
                          /* Accumulator, I/O Module and Serial Module*/
 module accumulator(
                          //input clock 25MHz
input clk,
input RESET,
 input [7:0] PORTO,
 output reg [7:0] PORT1,
 input LIN,OOUT,
```

input LA,OA,OALU,LALU,INCA,DECA,CMA,RR,RL,

```
inout [7:0] SYSTEM DATABUS,
inout [8:0] result,
output [7:0] ALU DATABUS A,
input baudclk,
                         //baud clock 115200 per second
input c.
input rxin,
input LSIN,OSOUT,
output reg txout=1'b1,
output reg RXF=1'b0,TXF=1'b0,
output reg [7:0] Acc=8'b0);
reg [7:0] data;
reg [7:0] RBUFF;
reg [7:0] TBUFF;
reg [3:0] countrx=4'b1001;
reg [3:0] counttx=4"b1001;
reg txb=1'b1;
//accumulator operations
assign SYSTEM_DATABUS = OA?Acc:'bz;
assign ALU_DATABUS_A = OALU?Acc:'bz;
wire temp;
assign temp = (RR|RL)?((RR?Acc[0]:1'b0))(RL?Acc[7]:1'b0)):'bz;
always@(negedge clk)
begin
         if(LA)
                 Acc=SYSTEM_DATABUS;
         else if(LALU)
                 Acc = result[7:0];
         else if(INCA)
                 Acc = Acc+1;
         else if(DECA)
                 Acc = Acc-1;
         else if(CMA)
                 Acc = ^Acc;
         else if(RR)
                 begin
                 Acc = Acc>>1;
                 Acc[7] = temp;
                 end
         else if(RL)
                 begin
                 Acc = Acc << 1;
                 Acc[0] = temp;
                 end
         else if(RESET)
                 Acc=8'b0;
         else if(LIN)
                                           //input port PORT0
                 Acc=PORT0;
         else if(OOUT)
                 PORT1=Acc;
                                           //output port PORT1
         else if(LSIN)
                                           //RBUFF register in serial module
                 ;77UBR=33A
         else if(OSOUT)
                 begin
                                           //TBUFF register in serial module
                 TBUFF=Acc;
                  txb=1'b0;
```

```
end
        else if(TXF & c)
                txb=1'b1;
end
//serial module receiver
always@(posedge baudclk)
        begin
        if(rxin==0 & countrx==9)
                begin
                if(countrx)
                         begin
                         RXF=1'b0;
                         RBUFF=8'b0;
                         RBUFF=RBUFF>>1;
                         RBUFF[7]=rxin;
                         countrx=countrx-1;
                         end
                end
        else if(countrx<=8 & countrx>0)
                begin
                RBUFF=RBUFF>>1;
                RBUFF[7]=rxin;
                countrx=countrx-1;
                end
        else if(countrx==0)
                begin
                RXF=1'b1;
                countrx=4'b1001;
                end
        else
                begin
                 RXF=1'b0;
                 countrx=4'b1001;
                 end
        end
//serial module transmitter
always@(posedge baudclk)
 begin
        if ((counttx<=8)&&(counttx>=1))
                 begin
                 txout=data[0];
                 data[7:0]=data[7:0]>>1;
                 counttx=counttx-1;
                 TXF=1'b0;
                 end
        else if(counttx==0)
                 begin
                 txout=1'b1;
                 counttx=4'b1001;
                 TXF=1'b1;
                 enď
        else if(txb==0)
                 begin
                 txout=1'b0;
                 data=TBUFF;
```

```
counttx=counttx-1;
                TXF=1'b0;
                end
        else
                begin
                txout=1'b1;
                counttx=4'b1001;
                TXF=1'b0;
                end
        end
endmodule
                                        /* Register set */
module register_set(
input clk,
                                //gated clock for register set
input RESET,
input LRO,LR1,LR2,LR3,LR4,LR5,LR6,LR7,
input OERO, OER1, OER2, OER3, OER4, OER5, OER6, OER7,
input OERALO, OERAL1, OERAL2, OERAL3, OERAL4, OERAL5, OERAL6, OERAL7,
inout [7:0] SYSTEM_DATABUS,
output [7:0] ALU_DATABUS_B);
reg [7:0] RO,R1,R2,R3,R4,R5,R6,R7;
                                         SYSTEM DATABUS
assign
(OER0|OER1|OER2|OER3|OER4|OER5|OER6|OER7)?((OER0?R0:8'b0)|(OER1?R1:8'b0)|(OER2?R2:8'b0)
|(OER3?R3:8'b0)|(OER4?R4:8'b0)|(OER5?R5:8'b0)|(OER6?R6:8'b0)|(OER7?R7:8'b0)):'bz;
assign
                                          ALU DATABUS B
(OERALO|OERAL1|OERAL2|OERAL3|OERAL4|OERAL5|OERAL6|OERAL7)?((OERAL0?R0:8'b0)|(OERAL1?R
1:8'b0)|(OERAL2?R2:8'b0)|(OERAL3?R3:8'b0)|(OERAL4?R4:8'b0)|(OERAL5?R5:8'b0)|(OERAL6?R6:8'b0)|
(OERAL7?R7:8'b0)):'bz;
always@(negedge clk)
begin
        if(LRO)
        RO=SYSTEM_DATABUS;
        else if(LR1)
        R1=SYSTEM_DATABUS;
        else if(LR2)
        R2=SYSTEM_DATABUS;
        else if(LR3)
        R3=SYSTEM_DATABUS;
        else if(LR4)
        R4=SYSTEM_DATABUS;
        else if(LR5)
        R5=SYSTEM_DATABUS;
        else if(LR6)
        R6=SYSTEM_DATABUS;
        else if(LR7)
        R7=SYSTEM DATABUS;
        else if(RESET)
        begin
        R0=8'b0;
        R1=8'b0;
        R2=8'b0;
        R3=8'b0;
        R4=8'b0;
```

```
R5=8'b0;
        R6=8'b0;
        R7=8'b0;
        end
end
endmodule
                                          /* Interrupt Module */
module interrupt_module(
input clk,
                         //input clock 25MHz
input I0,I1,
output reg IFO,IF1,
output reg TMF0=1'b0,
inout [7:0] SYSTEM_DATABUS,
input LINTCON, CLRTMRF);
reg [2:0]INTCON=3'b0;
reg [9:0] timer=10'b0;
//external interrupts handling
always@(negedge clk)
begin
        if(LINTCON)
                 INTCON = SYSTEM_DATABUS[2:0];
        else if(INTCON[1])
                 begin
                 if(INTCON[0]==1'b0)
                          begin
                          if(10)
                                  begin
                                  IF0=1'b1;
                                  IF1=1'b0;
                                  end
                          else if(I1)
                                  begin
                                  IF0=1'b0;
                                  iF1=1'b1;
                                  end
                          else
                                  begin
                                  IF0=1'b0;
                                  IF1=1'b0;
                                  end
                          end
                 else
                          begin
                          if(10)
                                  begin
                                  IF0=1'b1;
                                  IF1=1'b0;
                                  end
                          else if(I1)
                                  begin
                                   IF0=1'b0;
                                   IF1=1'b0;
                                   end
                          else
```

```
begin
                                IF0=1'b0;
                                IF1=1'b0;
                                end
                        end
                end
        else
                begin
                IF0=1'b0;
                IF1=1'b0;
                end
end
//timer interrupt handling
always@(negedge clk)
begin
        if(CLRTMRF && INTCON[2])
                begin
                TMF0=1'b0;
                timer=timer+1;
                 end
        else if(CLRTMRF)
                begin
                TMF0=1'b0;
                end
        else if(INTCON[2])
                begin
                if(timer==1023)
                        begin
                        TMF0=1'b1;
                        timer=timer+1;
                        end
                else
                        begin
                        timer=timer+1;
                        end
                end
end
endmodule
```

# Chapter 4

# RESULTS AND DISCUSSIONS

The simulation has been performed using ISim. Simulation has been performed for each module and for the whole processor. Initially simulation is performed on each module for verifying functionality of control signals corresponding to the respective module. Figure 4.1 represents simulation of Program Counter Unit. It shows that, when OPC is high, IM\_ADDRBUS gets PC content. When LIR is high and at falling edge of clock, PC content is incremented. In figure 4.1, when LPCS control signal is enabled, PCS stores the value 4, which is Program Counter (2) content incremented by two value. When OPCS control signal is high and at falling edge of clock, PC gets the value 4, which is PCS content. When OSTACK control signal is high and at falling edge of clock, PC is loaded by the value 7, which is STACKPC content.



Figure 4.1 Simulation of Program Counter Unit

Figure 4.2 represents the simulation of Instruction Memory. When RDIM is high, IM\_DATABUS gets the Instruction Memory content corresponding to the address provided by IM\_ADDRBUS. For example, when RDIM is high, IM\_ADDRBUS content is 00 0000 0000 0000 0001, IM\_DATABUS gets 0000 1000 0000 0110, which is corresponding to address location 00 0000 0000 0000 0001 of Instruction Memory.

Figure 4.3 represents the simulation of Data Memory. It shows that whenever RDIM is high, SYSTEM\_DATABUS gets the Data Memory content corresponding to the address provided by DM\_ADDRBUS. When WRDM is high, Data Memory gets SYSTEM\_DATABUS content, corresponding to address provided by DM\_ADDRBUS. For example, when WRDM is high and SYSTEM DATABUS content is 10101010,

DM\_ADDRBUS content is 0000 0000 0001, at falling edge of clock Data Memory with address location 0000 0000 0001 will be loaded by 10101010.

| ₱ ₱₫ (0,15 0)   | 0111000000000010                        |                                         |                     |           | 011100000 | 0000010  |         |           |           |                   |
|-----------------|-----------------------------------------|-----------------------------------------|---------------------|-----------|-----------|----------|---------|-----------|-----------|-------------------|
| ▶ F# (1,150)    | *************************************** |                                         |                     |           | 000010000 |          |         |           |           |                   |
| ► Cd (2,15°C)   | 3001011600000000                        |                                         |                     |           | 000101100 | 0000000  |         |           |           |                   |
| ▶ Mg 3,15 €     | 00001606000000101                       |                                         |                     |           | 000010000 | 0000101  |         |           | •         |                   |
| ■ 64 3,15 C     | 0001016100000007 / [4]                  |                                         |                     |           | 000101010 | 0000000  | 1       |           |           |                   |
| ig clic         | : ', '                                  | 14.                                     | 19 19 1 19 AS 1     | - :       |           | L        |         |           |           | The second of the |
| ₩ RDIM          | : 1 21                                  |                                         | 30 S. S. S. S. S.   |           |           |          |         |           |           | ļ                 |
| M_ADDREUS(17.0) | 000000000000000000000000000000000000000 | mmmm.                                   | (00000000000000000) | 900000000 | 000000001 |          | 0000000 | 000000010 | 000000000 | 00000000          |
| M_DATAEUS(15:0) | 1001011666622200                        | 711111111111111111111111111111111111111 | 01110000000000)     | 00001000  | 00000116  | 00010116 | 00000   |           | mnmmn     |                   |

Figure 4.2 Simulation of Instruction Memory

| Name                     | Value                                  |                                       | 950 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1,00                | 0 ns |       |                           | 1,0 | 50 ns    | L.,        | 1,100 | ns (          |       |       | 1,150        | ns<br>L |    |
|--------------------------|----------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-------|---------------------------|-----|----------|------------|-------|---------------|-------|-------|--------------|---------|----|
| FF CIK                   | 9                                      |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 百                   |      |       | 匚                         |     |          |            |       |               |       | П     | 二二           | ᠋.      |    |
| n RDDM                   | . <sup>*</sup> =                       | Canala .                              | A CONTRACTOR OF THE PARTY OF TH |                     |      |       |                           |     |          |            | -     |               |       |       |              |         | _  |
| B WRDM                   | 1                                      |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Œ                   |      |       | _                         |     |          |            |       | 1             |       |       |              |         |    |
| ► P# DM_ADDREUS/11.0     | 000000000000                           | 77777                                 | 277777                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 000                 | 0000 | 0000  | (00)                      | 000 | 000100   | (00000     | 00011 | i)(ii         | 00000 | 00000 | 01/00        | 00000   | 00 |
| SYSTEM DATABUS, 7-0      | 00000111                               | XXXX                                  | XXXX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 10                  | 101  | 010   | $\mathbf{X}^{\mathbf{C}}$ | 000 | 0111     | 010        | 11000 | $\mathcal{X}$ | 1010  | 101   | $\mathbb{Z}$ | XXXXX   | χχ |
| ▼ (# DM(5:4095,7:0)      | (XXXXXXXXXX,101010101                  | D0000000,x000000                      | XX,XXXXXXXXXXXXXXX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | $\mathbb{Z}^{\chi}$ | XXX  | 00000 | ,1                        | [XX | XXXXXX   | X[X        | 00000 | X,1           | 01010 | 10,X  | XXXXX        | X,XXXX  | XX |
| ▶ ₹,# {0,7 °             | XXXXXXXXX                              |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |      |       | XXXX                      | XX  | X        |            |       |               |       |       |              |         | _  |
| ▶ ₹₫ (1,7 0)             | 10101010                               | )XX                                   | 0000XX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $\Box$ X            |      |       |                           |     |          | 10         | 0101  | 0             |       |       |              |         | _  |
| ▶ Fat [2,7 5]            | XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |      |       | XXXX                      | XXX | Х        |            |       |               |       |       |              |         | _  |
| ▶ ₹# [3,7 0]             | XXXXXXXXXX                             |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |      |       | XXX)                      | XXX | X        |            |       |               |       |       |              |         |    |
| . ► Margeria             | 80000111                               |                                       | XXXXXXXXX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                     |      |       |                           | K   |          |            |       | 0000          | 00111 |       |              |         | _  |
| ► Fat (9,7°0)            | XXXXXXXXX                              |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |      |       | XXX                       | XXX | X        |            |       |               |       |       |              |         | _  |
| ► F# (6.7°)              | XXXXXXXXX                              |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | L.,                 |      |       | XXX                       | ΧX  | X        |            |       |               |       |       |              |         | _  |
| ▶ 6,7,7.0)               | XXXXXXXX                               | · · · · · · · · · · · · · · · · · · · |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |      |       | XXXX                      | XXX | X        |            |       |               |       |       |              |         | _  |
| ► Fø [8,7 %]             | XXXXXXXXX                              |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |      |       | XXXX                      | XX  | X        |            | 1     |               |       |       |              |         | _  |
| ▶ ₹ <sub>d</sub> [9,7 3] | XXXXXXXXX                              |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |      |       | XXXX                      | XXX | X        |            |       |               |       |       |              |         | _  |
| [10,7:0]                 | XXXXXXXXXX                             |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |      |       | XXX                       | xx  | X        |            |       |               |       |       |              |         |    |
| ▶ ₹ [11,7·0]             | XXXXXXXXXX                             |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |      |       | XXX                       | XXX | X        |            |       |               |       |       |              |         | _  |
| ▶ ₹# [12,7.0]            | XXXXXXXX                               |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |      |       | XXX                       | 1   |          |            |       |               |       |       |              |         | _  |
| ▶ ₹# [13,7 C]            | XXXXXXXXX                              |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |      |       | XXX                       | -   |          |            |       |               |       |       |              |         | _  |
| ▶ Pa [14,7:C]            | XXXXXXXXX                              |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |      |       | XXX                       | XXX | Χ        |            |       |               |       |       |              |         | _  |
| ► Fat [15,7.0]           | XXXXXXXXXX                             |                                       | XXXXXXX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | XX                  |      |       |                           |     |          | $\equiv x$ |       |               | 01    | 0110  | 00           |         | _  |
| ▶ ₹ (16,7.0)             | XXXXXXXXX                              |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |      |       | XXXX                      | XXX | X        |            | ļ     |               |       |       |              |         | _  |
| ► F. (17,7.5)            | XXXXXXXXX                              |                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                     |      |       | XXXX                      | XX  | X        |            |       | _             |       |       |              |         | _  |
| ► F.# [18 7.0]           | XXXXXXXXXX                             |                                       | t                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1                   |      |       | XXXX                      | XXX | <u>x</u> |            | 1     |               |       |       |              |         | _  |

Figure 4.3 Simulation of Data Memory

Figure 4.4 represents simulation of Accumulator. In Figure 4.4, Accumulator is initially at zero, when INCA is high and at falling edge of clock, accumulator is incremented by one, hence becomes 00000001. When OOUT is high, output port PORT1 becomes 000000001, which is the current accumulator content. When RL is high, at falling edge of clock, accumulator becomes 00000010, which is accumulator shifted left by one bit. When LA control signal is enabled and at falling edge of clock, accumulator is loaded by 00110011, which is SYSTEM\_DATABUS content. When DECA is high and at falling edge of clock, accumulator is decremented by one, hence becomes 00110010. When OALU is high, ALU\_DATABUS\_A becomes 00110010, which is the current accumulator value. When OA is high, SYSTEM\_DATABUS gets accumulator content.

When RR is high and at falling edge of clock, accumulator becomes 00011001, which is accumulator shifted right by one bit. When CMA is high and falling edge of clock, accumulator becomes 11100110, which is complemented value of accumulator. When LIN is high and at falling edge of clock, accumulator becomes 00110011, which is input port PORT0 content. When LALU is high and at falling edge of clock, accumulator becomes 00000011, which is result content (ALU\_RESULT). When RESET is high and at falling edge of clock, accumulator becomes 00000000, which is the default reset.



Figure 4.4 Simulation of accumulator

Figure 4.5 represents simulation of Register set. In Figure 4.5, registers R0 - R7 is initiated to values 0 - 7 respectively. When LRX is high (where X is 0 - 7) and at falling edge of clock, corresponding register is loaded by SYSTEM\_DATABUS content. For example, When LR1 is high and at falling edge of clock, register R1 becomes 10101010, which is SYSTEM\_DATABUS content. When OERX is high (where X is 0 - 7), SYSTEM\_DATABUS gets corresponding register content. When OER4 is high, SYSTEM\_DATABUS becomes 00000011, which is register R3 content. When OERALX is high (where X is 0 - 7), ALU\_DATABUS\_B gets corresponding register content. When OERAL7 is high, ALU\_DATABUS\_B becomes 00000111, which is register R7 content.



Figure 4.5 Simulation of Register set

Figure 4.6 represents simulation of ALU unit. When EXOR is high, ALU will perform AND operation on 8-bit inputs ALU\_DATABUS\_A and ALU\_DATABUS\_B, result is obtained on ALU\_RESULT. Flag register is labelled as flagreg (4-bit), will update its content according to the ALU operation. For example, when EXOR is high, ALU\_DATABUS\_A is 01011001 and ALU\_DATABUS\_B is 01010001, hence ALU\_RESULT becomes 001111100. In this case, zero flag (Z) and parity flag (P) will be updated, but carry flag (C) and borrow flag (B) will remain unchanged.

| Name               | Value     | 1           | 1,000 ns  | 11   | ,050 ns   | السا     | 1,100 ns |                                         | 1,15     | 0 ns      | 1,200 ns                                | 1,250 ns                              | 1        | 1,300 |
|--------------------|-----------|-------------|-----------|------|-----------|----------|----------|-----------------------------------------|----------|-----------|-----------------------------------------|---------------------------------------|----------|-------|
| eg clk             | 1 1,      |             |           |      |           |          |          |                                         |          | 1212      |                                         |                                       |          | _     |
| E EAND             | 1         |             | <b></b>   |      |           |          |          |                                         | <u> </u> |           | *************************************** | 1                                     |          | A. C. |
| E EXCR             | 0         |             | 1         |      |           |          |          |                                         | Ш        |           | 1                                       |                                       |          |       |
| EOR BOR            | C .       |             | ·         | 二    |           | L        |          |                                         |          |           |                                         |                                       |          |       |
| EADD               | 0         | -           |           |      |           |          |          |                                         |          |           |                                         |                                       |          |       |
| ESUB               | 0         |             |           |      |           |          |          | *************************************** | 11       |           |                                         |                                       |          |       |
| ALU_DATABUS_A[7:0] | 11111111  | XXXX        | 2000X     | XΦ   | 000110    | 0000     | 0011 X   | 0000100                                 | ŧΣX      | 00101101  | 10110000                                | X 11111110                            | X 1111   | 11    |
| ALU_DATABUS_B[7:0] | 00000000  | )0000       | doxx      | X 1  | 010000    | <u> </u> | 0001 X   | 0000100                                 | $\pm x$  | 01010001  | 00010101                                | X 00000100                            | X 00000  | Ю0    |
| ALU_RESULT         | 000000000 | XXXXXXXXXXX | 111111111 | X ou | 1010110   | 00000    | 0100 X   | 1111111                                 | <b></b>  | 001111100 | 000010000                               | 100000010                             | X 000000 | 000   |
| ♥ 📆 flagreg[3:0]   | 1110      |             | 0000      |      | $\propto$ | 00       | 01       | X_                                      | 001      | 10 (      | 0011                                    | X                                     | 111      | 11    |
| g: Z               | 1         |             |           |      |           |          |          |                                         |          |           |                                         |                                       |          |       |
| to C               | 1         |             |           |      |           |          |          |                                         |          |           |                                         |                                       |          | -     |
| e B                | 1         |             | <u> </u>  |      |           |          |          |                                         |          |           |                                         |                                       |          | 200   |
| in P               | 0         | ,           |           |      | f         |          |          |                                         | 1        | r         | <del> </del>                            | · · · · · · · · · · · · · · · · · · · |          |       |

Figure 4.6 Simulation of ALU unit

Figure 4.7 represents simulation of Interrupt module part 1. When LINTCON is high and at falling edge of clock, INTCON register becomes 110, which is SYSTEM\_DATABUS content. When INTCON register's MSB bit is 1 (bit 2), timer interrupt will be enabled. When bit 1 of INTCON register is 1, both external interrupts is will be enabled. When LSB bit (bit 0) of INTCON register is 0, interrupt I1 is not masked, thus all three interrupt are enabled. In Figure 4.7, when I0 interrupt is high, IF0 flag is set. When I1 interrupt is high, IF1 flag is set. When both I0 and I1 are high, only IF0 flag is set because it is having highest priority. It shows that timer flag TMF0 is low and timer register is incrementing in each clock cycle as timer interrupt is enabled.

| Varne               | Value       | 950 ns    | 1,000 ns  | 1,050 ns         | 1,100 ns         | 1,150 ns          | 1,200 ns        | 1,250 ns        | 1,300 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|---------------------|-------------|-----------|-----------|------------------|------------------|-------------------|-----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| B qr                | 1 、 、       | 4         |           |                  |                  |                   |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| € 10                | :           |           |           |                  |                  |                   |                 |                 | THE RESIDENCE OF THE PARTY OF T |
| · g (1              | 1           |           | <b></b>   | <u> </u>         | <u>.</u>         |                   |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| SYSTEM_DATABUS(T.C) | 2222222     | uuu       | 00000110  |                  | <u> </u>         |                   | 12717717        |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| F ENTON             | 2           |           |           | <u></u>          | l                |                   |                 |                 | Ĺ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| ■ CLRTMRF           | 2           |           |           |                  |                  |                   |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| pr IEC              | : - /       |           |           |                  |                  |                   |                 |                 | 14 C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| € IF1               | :           |           |           | -                |                  |                   |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| TMFC                | 3 -         |           |           |                  |                  |                   |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ■# H#CON(LC)        | 110         | 000       | X         |                  |                  |                   | 110             |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Partimer(3.0)       | 00000001015 | 000000000 | X 0000000 | 001 X 0000000016 | ¥ 0000000011 X 0 | 000000100 X 00000 | 0101 X 00000001 | 10 X 0000000111 | 0000001000                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

Figure 4.7 Simulation of interrupt module part 1

Figure 4.8 represents simulation of Interrupt module part 2. In Figure 4.8, when timer register reaches its maximum value 1023, timer flag TMF0 is set. When CLRTMRF is high and at falling edge of clock, TMF0 is cleared.

| Name                | Value     |       | ],, | 26 tus | 28 ts    | 30 us | 32 us | 34 us   | 36 us | 38 us | 140 us | 12 us                                   |
|---------------------|-----------|-------|-----|--------|----------|-------|-------|---------|-------|-------|--------|-----------------------------------------|
| ig cik              | 0         | , 5 t |     |        |          |       |       |         |       |       |        |                                         |
| , g. 10             | 8         |       | I_  |        |          |       |       |         |       |       |        | <u> </u>                                |
| E 43                | 3         |       | l   |        | <u> </u> |       |       |         |       |       |        |                                         |
| SYSTEM DATABUS(TIC) | ZZZZZZZZZ |       |     |        |          |       |       | 2222222 |       |       |        | <b></b>                                 |
| E FINECON           | c         |       |     |        |          |       |       |         |       |       |        |                                         |
| E CURTMRF           | <u>c</u>  |       |     |        |          |       |       |         |       |       |        |                                         |
| rg !F0              | 9         |       |     |        |          |       |       | I       |       |       |        |                                         |
| E IF1               | <u>G</u>  |       | _   |        |          |       |       |         |       |       |        |                                         |
| t ™F0               | 9         |       |     |        |          |       |       |         |       |       |        |                                         |
| ► MITCON(2:0)       | 110       |       |     |        |          |       |       | 110     |       |       |        |                                         |
| timer[9:0]          | 1023      |       | *** |        |          |       |       |         |       |       |        | *************************************** |

Figure 4.8 Simulation of interrupt module part 2

Figure 4.9 represents simulation of Serial Module. In Figure 4.9, rxin is input serial port and txout is output serial port. Both ports are 1 at idle state. In Figure 4.9, clk is the system clock at 25MHz and baudclk is baud rate required for serial communication, which is 115200 per second. When rxin becomes 0, by UART protocol start bit has arrived which is followed by 8-bit data. RXF flag is set when reception is completed, which will be high for one baudclk. The 8-bit received data is stored in RBUFF register.

When LSIN is high and at falling edge of clock, accumulator becomes 11011100, which is RBUFF content. When OSOUT is high and at falling edge of clock, TBUFF becomes 11011100, which is accumulator content. From next rising edge of baudclk, txout will transmit the 8-bit data on TBUFF (11011100) serially by UART protocol. After completion of transmission TXF flag is set, which will be high for one baudclk.



Figure 4.9 Simulation of serial module

Figure 4.10 represents the simulation of control unit. In figure 4.10, Instruction Memory IM is having data on 9 address locations (0-8). By referring to appendix A, the Opcode corresponding to each address location can be find out. Instructions are MOVI A, 00000110 (IM [0]), MOV R6, A (IM [1]), MOVI A, 00000101 (IM [2]), ADD A, R6 (IM [3]), JUMP 00 000000000000111 (IM [4] and IM [5]), DEC A (IM [6]), INC A (IM [7]), HALT (IM [8]). By referring to appendix B, control signals corresponding to each instruction and in which tstate it is occurred, can be find out. In Figure 4.10, TF1 represents fetch cycle, TX1 represents execution cycle 1 and TX2 represents execution cycle 2. Instruction in IM [0] is having OPC, RDIM and LIR in TF1 and OIRSYS and LA in TX1 cycle. Instruction in IM [1] is having OPC, RDIM and LIR in TF1 and LR6 and OA in TX1 cycle. As control signals in fetch cycle is common for all, from next instruction onwards control signals in execution cycle (TX1 and TX2) will be considered. Instruction in IM [2] is having OALU, OERAL6, EADD and LALU in TX1 cycle. Instruction in IM [4] and IM [5] (JUMP) is having OPC, RDIM, OIRPC and LPCR in TX1 cycle and LPC and OPCR in TX2 cycle. Instruction in IM [6] is having DECA in TX1 cycle and instruction in IM [7] is having INCA in TX1 cycle. IM [8] is



Figure 4.10 Simulation of Control unit

HALT state, it stops fetching next instructions, an interrupt is required to exit from halt state. The control unit will start fetch and execute from IM [0] until it reaches halt state. For example consider the instruction ADD A, R6, which is at IM [3]. In fetch cycle (TF1) PC content is 3, as OPC is high IM\_ADDRBUS gets PC content (3). RDIM is also high, thus IM\_DATABUS gets the 16-bit Opcode 0100011110000000 (ADD A, R6) corresponding to address provided by IM\_ADDRBUS. LIR is high on fetch cycle, hence at falling edge of clock, Instruction Register (IR) is loaded by 16-bit Opcode and PC is incremented by one. Thus by the end of TF1 cycle PC becomes 4 and ready for fetching of next instruction during the execution of current instruction. At rising edge of

next clock cycle, IR content is loaded to IRX register, which is used for decoding the instruction and generating control signals corresponding to the Opcode provided. As IR content is changed at every falling edge of clock and we need Opcode to be stable for one full clock cycle for proper execution of instruction by pipelining architecture, IR content is transferred to IRX. During execution cycle (TX1) OALU, OERAL6, EADD and LALU are high. As OALU is high, ALU DATABUS A gets accumulator content (00000101) and as OERAL6 is high, ALU DATABUS B gets register R6 content. As EADD is high, result of addition is on ALU RESULT (00001101). When LALU is high and at falling edge of clock, accumulator (acc) becomes 00001101, which is ALU RESULT content. In flag register ZCBP, zero flag (Z), carry flag (C) and parity flag (P) are updated. In Figure 4.10, TX1 and TF1 are high during same time for most part of execution, which shows the pipelining architecture and TX2 is high only during the execution of JUMP instruction (branching instruction), which is an exception to the pipelining architecture. In Figure 4.10, DT, ALU, BR and MIO represents type of instruction, which are data transfer, arithmetic and logical, branching and machine control and I/O instructions respectively.

The Table 4.1 presents a simple twenty-line assembly language program for simulation. In Table 4.1, IM addr represents instruction memory address and ISR is Interrupt Service Routine. The Table 4.2 shows the device utilization of the Spartan-3E Starter kit FPGA board. The Figure 4.11, 4.12 and 4.13 shows the simulation results of the proposed 8-bit RISC processor with pipeline architecture for the program in Table 4.2.

Simulation results in Figure 4.11 shows the control signals and clock signals corresponds to Register set and Data Memory. R\_CLK and DM\_CLK are the gated-clock inputs corresponding to Register set and Data Memory, which are activated only when instruction corresponding to loading a memory/general-purpose register is fetched.

In Figure 4.12, Accumulator is represented as acc with initial value 01010010 and flag register is represented as ZCBP. It also shows interrupt flags and relevant buses used by the processor for executing the given program. It shows that the STACKPC stores current PC value whenever an interrupt flag is raised, PCS stores address of next instruction after jump instruction (11) and PCR store address of the next instruction to be executed (19), while a branching instruction is being executed.

In Figure 4.13, DT, ALU, BR and MIO represents type of instruction, which are data transfer, arithmetic and logical, branching and machine control and I/O instructions respectively. The tstates TF1, TX1 and TX2 are also shown, which behaves in different manner, while a branching instruction is being executed or an interrupt flag is raised.

Control Unit will generate 59 control signals and 4 clock signals while simulating the program in Table 4.1, but for convenience, by Figure 4.11, 4.12 and 4.13, major part of total simulation is shown.

Table 4.1 Twenty-instruction program for simulation

| IM addr | Opcode            | Mnemonic           | Description               |
|---------|-------------------|--------------------|---------------------------|
| 0       | 0111000000000010  | EDINTER 010        | Enable interrupts I0 & I1 |
| 1       | 0000100000000110  | MOVI A, 00000110   | 00000110 => A             |
| 2       | 0001011000000000  | MOV R6, A          | A => R6                   |
| 3       | 0000100000000101  | MOVI A, 00000101   | 00000101 => A             |
| 4       | 0001010100000000  | MOV R5, A          | A => R5                   |
| 5       | 0000100000000011  | MOVI A, 00000011   | 00000011 => A             |
| 6       | 0001001100000000  | MOV R3, A          | $A \Rightarrow R3$        |
| 7       | 0100011110000000  | ADD A, R6          | A+R6 => A                 |
| 8       | 1100100000000000  | SAVE PC            | PC => PCS                 |
| 9       | 1000000000000000  | JUMP 00            | Jump to address 19        |
| 10      | 0000000000010011  | 000000000010011    |                           |
| 11      | 0100100011000000  | SUB A, R3          | A-R3 => A                 |
| 12      | 0101100000000000  | RL                 | Rotate A left by 1 bit    |
| 13      | 00110000000000001 | MOV 00000000001, A | A => DM[00000000001]      |
| 14      | 1100000000000000  | HALT               | Stop operations           |
| 15      | 0000100000000111  | MOVI A, 00000111   | 00000111 => A             |
| 16      | 1101000000000000  | RETI               | Return from ISR           |
| 17      | 0000100000000010  | MOVI A, 00000010   | 00000010 => A             |
| 18      | 1101000000000000  | RETI               | Return from ISR           |
| 19      | 0100011101000000  | ADD A, R5          | $A+R5 \Rightarrow A$      |
| 20      | 1100110000000000  | RES PC             | PCS => PC                 |

Table 4.2 Device utilization of the Spartan-3E Starter kit FPGA board

| Logic Utilization          | Used | Available | Utilization |
|----------------------------|------|-----------|-------------|
| Number of Slice Flip-Flops | 291  | 9312      | 3%          |
| Number of 4 input LUTs     | 3374 | 9312      | 36%         |
| Number of occupied Slices  | 1821 | 4656      | 39%         |
| Number of bonded IOBs      | 166  | 232       | 71%         |



Figure 4.11 Simulation results of proposed processor part I

| Mame              | Value | <del> </del>                  | 1,200 ns                       | 1,400    | ns                          | 1,600 ns                                |            | 1,800 ns                        | 12,000 ns           |
|-------------------|-------|-------------------------------|--------------------------------|----------|-----------------------------|-----------------------------------------|------------|---------------------------------|---------------------|
| <b>B</b> [0       | ٤     |                               |                                |          | ]                           |                                         |            |                                 |                     |
| B 1.              | :     |                               |                                |          |                             |                                         |            |                                 |                     |
| per IFO           | ;     |                               |                                |          |                             |                                         |            |                                 |                     |
| (F)               | ٥     |                               |                                |          |                             |                                         |            |                                 |                     |
| pp Th#9           | 3     |                               |                                |          |                             |                                         |            |                                 |                     |
| ZCBP.3:0.         | 2022  |                               |                                | _        | 0000                        |                                         |            |                                 |                     |
| BEZ RXF           | :     |                               |                                |          |                             |                                         |            |                                 |                     |
| EZ TXF            | 3     |                               |                                |          |                             |                                         |            |                                 |                     |
| ge TF1            | :     |                               |                                |          |                             | 3                                       |            |                                 |                     |
| ₩ TKT             | :     | Section 18                    | 28.81 - 27.11                  |          |                             |                                         |            |                                 |                     |
| & DC              | 3     |                               |                                |          |                             |                                         |            |                                 | 1                   |
| E Cik             | :     |                               |                                | 7 0      |                             |                                         | 10         |                                 |                     |
| M_DATABUS[15/0]   |       |                               | (000 X000 X010 X110 X100       | X X222   | 2\( \)(110\( \)(272\( \)(0) | 00000\ZZZZ\X \(\)21                     | X X222     | X X010 X001 X XZZZ X X          | 110                 |
| SKSTEM_DATABUSTIC | 2     | Z X 2 X 6 X                   | 5 X 3 X                        | Z        | χ 7 χ                       |                                         | 7          |                                 | X 2 X Z X 2         |
| MADDREUS[17.0]    |       | X0X 1 X 2 X 3 X 4 X           | (5 X 6 X 7 X 8 X 9             | XX Z     | X X 16 X X Z X9X            | 10 X Z X X                              | ) X.X 2    | X X 12 X 13 XX 2 XX             | 18 XX 7 XX 14 X     |
| accit             | 02000 | 01010010 X 00000110 X         | ( 00000101 ) ( 00000011 )      | 0000     |                             | 00000111                                |            | 01100 X000,X 00010010           |                     |
| RX(15.0)          | 91300 | XXX X011 X000 X000 X000       | ) X000X000X000X010X1           | 10 X 100 | 0000000                     | X 1000000000000000000000000000000000000 | 010X 1100  | 11000X010X010X01100000          | X000X110100000X001  |
| PCR(17/0) '       | :9    |                               | X                              | 7=       |                             | X                                       |            | 19                              |                     |
| ₩ PC117.0         | 20    | 0 X 1 X 2 X 3 X 4 X           | (5 X 6 X 7 X 8 X 9             | X 10 X   | 15 X 16 X 17 X 9 X          | 10 ( 19 ( 2                             | ) X 21 X   | 11 X 12 X 13 X 14 X 17 X        | 18 ( 19 ) 13 ( 14 ) |
| Re PCS[17.6]      | 11    |                               | X X                            | X        |                             |                                         | 11         |                                 |                     |
| STACKPC(17:6)     | 3     |                               | x                              | -        |                             | 9                                       |            | χ                               | 13                  |
| M4(0:20,15:0)     | [2111 | 1011100000000010,000010000000 | 00110,000101100000000,00001000 | 00000101 | .0001010100000000.000010000 | 000011.0001001100000                    | 00,0100011 | 10000000, 110010000000000, 1000 |                     |
| R(15:0)           |       | X011X000X000X000X             | <del></del>                    |          |                             |                                         |            | 00X010X010X001100000X           |                     |

Figure 4.12 Simulation results of proposed processor part II



Figure 4.13 Simulation results of proposed processor part III

# Chapter 5

# **CONCLUSION**

FPGA based 8-bit RISC processor with pipelining and clock-gating technique is designed. ISim is used for performing simulation. The design is implemented on Xilinx Spartan-3E Starter kit FPGA board at 25MHz, on which all 34 instructions are verified. Pipelining technique yields better performance as the processor executes one instruction on every clock cycle. Clock gating applied to specific modules helps in reduction of power to a certain extent. Serial communication using UART protocol is successfully carried out at a baud rate of 115200. The enhanced feature of Xilinx Spartan-3E voluntarily reduces the cost per logic cell designed. RISC processor's range of application includes signal processing, convolution application, commercial data processing, used in supercomputers such as the K computer, smart phones, tablets and real-time embedded systems.

# REFERENCES

- [1] Sivarama P.Dandamudi, "A Guide To RISC Processor For Programmers And Engineers", Springer.
- [2] Sivarama P.Dandamudi, "Introduction to Assembly Language Programming For Pentium and RISC Processors", Springer.
- [3] J. Hennessy and D. Patterson, Computer Architecture: A Quantitative Approach, 4th ed., 2007.
- [4] J. Ball, "Designing Soft-Core Processors for FPGAs Processor Design", in Processor Design: System-on-Chip Computing for ASICs and FPGAs, J. Nurmi, 1st Ed: Springer Netherlands, 2007, pp. 229-256.
- [5] Jagrit Kathuria, M.Ayoub khan, Arti noor, "A review of clock gating techniques", International Journal of Electronics and Communication Engineering, Vol. 1, No. 2 pp.106-114, Aug 2011.
- [6] Dr.M.Kamaraju, G.Chinavenkateswararao, "Low Power Reduced Instruction Set Architecture Using Clock Gating Technique", International Journal of VLSI design & Communication Systems (VLSICS), Vol.4, No.5, pp.35-51, October 2013.
- [7] F. Y. Yuan; C. Xue-jun, "Design and Simulation of UART Serial Communication Module Based on VHDL," Intelligent Systems and Applications (ISA), 2011 3rd International Workshop on, vol., no., pp.1,4, 28-29 May 2011
- [8] HU Hua, BAI Feng-e. Design and Simulation of UART Serial Communication Module Based on Verilog HDL [J]. J ISUANJ I YU XIANDA IHUA 2008 Vol. 8
- [9] Antonio Hernández Zavala, Oscar Camacho Nieto, Jorge A. Huerta Ruelas, Arodí R. Carvallo Domínguez, "Design of a General Purpose 8-bit RISC Processor for Computer Architecture Learning" Computación y Sistemas, Vol. 19, No. 2, 2015, pp. 371–385.
- [10] Patrick Stakem, "4- and 8-bit Microprocessors, Architecture and History", 2 June 2013.
- [11] Intel Marketing Communications, "The 8080/8085 Microprocessor Book", 2 July1980, Wiley, ISBN.

- [12] http://www.alldatasheet.com/datasheet-pdf/pdf/122712/INTEL/8085A.html
- [13] https://en.wikipedia.org/wiki/Reduced instruction\_set\_computing
- [14] Ralph Grishman, "Assembly Language Programming for the Control Data 6000 Series", Algorithmics Press, 1974.
- [15] G Radin, "The 801 minicomputer", Proceedings of the first international symposium on Architectural support for programming languages and operating systems, 1982, pp. 39–47.
- [16] Carlo Sequin, David Patterson, "Design and Implementation of RISC I", Proceedings of the Advanced Course on VLSI Architecture, University of Bristol, July 1982.
- [17] Ramandeep Kaur, Anuj, "8 Bit RISC Processor Using Verilog HDL", International Journal of Engineering Research and Applications (IJERA), Vol. 4, Issue 3, March 2014, pp. 417-422.
- [18] R Uma, "Design and performance analysis of 8 bit RISC processor using Xilinx tools", International Journal of Engineering Research and Applications (IJERA), March-April 2012, pp. 053-058
- [19] Ahmad Jamal Salim, Sani Irwan Md Salim, Nur Raihana Samsudin, Yewguan Soo, "Customized Instruction Set Simulation for Soft-core RISC Processor," IEEE Transactions on Control and System Graduate Research Colloquium (ICSGRC 2012)", 2012, pp. 38-42.

# APPENDIX A

# INSTRUCTION SET ARCHITECTURE

### **DATA TRANSFER INSTRUCTIONS**

| 1 | MO   | V A     | . RX |
|---|------|---------|------|
|   | 1717 | V . / . |      |

 $\mathbf{RX} = \mathbf{A}$  where  $\mathbf{X} = 0, 1, 2, 3, 4, 5, 6, 7$  or 8

| } | oup<br>ode | Mem/<br>Reg | S/D | Im<br>data | Reg | gister o | ode |   |   | ] | Don'i | t care |   |   |   |
|---|------------|-------------|-----|------------|-----|----------|-----|---|---|---|-------|--------|---|---|---|
| 0 | 0          | 0           | 0   | 0          | 0/1 | 0/1      | 0/1 | Х | Х | х | х     | X      | Х | Х | х |

# 2. MOV RX, A

 $: A \Rightarrow RX$ 

| 1 | oup<br>de | Mem/<br>Reg | S/D | Im<br>data | Reg | ister o     | code |  |   |   | Don't | care |   | _ |   |
|---|-----------|-------------|-----|------------|-----|-------------|------|--|---|---|-------|------|---|---|---|
| 0 | 0         | 0           | 1   | 0          | 0/1 | 0/1 0/1 0/1 |      |  | х | х | Х     | X    | Х | Х | х |

3. MOV A, M

 $: M \Longrightarrow A$ 

|   | oup<br>de | Mem/<br>Reg | S/D |   |   |   |   | Data 1 | Memo | ory ad | dress |   |   |   | • |
|---|-----------|-------------|-----|---|---|---|---|--------|------|--------|-------|---|---|---|---|
| 0 | . 0       | 1           | 0   | @ | @ | @ | @ | @      | @    | @      | @     | @ | @ | @ | @ |

4. MOV M A

 $\cdot A => M$ 

|    |     |      |     |   |          | , , , ,  |   | -      |      |       |       |   |   |   |   |   |  |  |
|----|-----|------|-----|---|----------|----------|---|--------|------|-------|-------|---|---|---|---|---|--|--|
|    | oup | Mem/ | S/D |   |          |          |   | Data l | Memo | ry ad | dress |   |   |   |   |   |  |  |
| co | de  | Reg  |     |   | ·        |          |   |        |      |       |       |   |   |   |   |   |  |  |
| 0  | 0 . | 1    | 1   | @ | <u>@</u> | <u>@</u> | @ | @      | @    | @     | @     | @ | @ | @ | @ | ì |  |  |

5. MOVI A, Immediate data : Immediate data => A

| Gro | oup | Mem/ | S/D | Im   | Do | n't ca | are |   |   | Im | media | ite da | ta |   |   |
|-----|-----|------|-----|------|----|--------|-----|---|---|----|-------|--------|----|---|---|
| co  | de  | Reg  |     | data |    |        |     |   |   |    |       |        |    |   |   |
| 0   | 0   | 0    | 0   | 1    | Х  | Х      | X   | # | # | #  | #     | #      | #  | # | # |

A = Accumulator

M = Data Memory address

RX = Register, can be any one of R0, R1, R2, R3, R4, R5, R6 or R7

Group code = 00 represents data transfer operation

Mem = Memory => presence denoted as 1

Reg = Register => presence denoted as 0

 $S = Source \Rightarrow presence denoted as 0$ 

D = Destination => presence denoted as 1

Im data=Immediate data =>presence denoted as 1

Register code = starts from 000 to 111

x = don't care bits

(a) = address bits

# = data bits

### ARITHMETIC AND LOGICAL INSTRUCTIONS

| 1. AND A, RX |
|--------------|
|--------------|

 $A \leq A$  and RX

update flags

| Gro | oup | ALU/AC | CC/CLR/ | ΑI | U co | ode | R   | eg co | de  |   |   | Don' | t care | • |   |
|-----|-----|--------|---------|----|------|-----|-----|-------|-----|---|---|------|--------|---|---|
| co  | de  | INTE   | R op    |    |      |     |     |       |     |   |   |      |        |   |   |
| 0   | 1   | 0      | 0       | 0  | 0    | 0   | 0/1 | 0/1   | 0/1 | х | х | х    | х      | X | x |

2. XOR A. RX

; A <= A xor RX update flags

|     |     | 7      |         |    |       |     |     |       |     |   |   |      |        |   |   |
|-----|-----|--------|---------|----|-------|-----|-----|-------|-----|---|---|------|--------|---|---|
| Gre | oup | ALU/AC | CC/CLR/ | AI | LU co | ode | R   | eg co | de  |   |   | Don' | t care | 2 |   |
| co  | de  | INTE   | ER op   |    |       |     |     |       |     |   |   |      |        |   |   |
| 0   | 1   | 0      | 0       | 0  | 0 0 1 |     | 0/1 | 0/1   | 0/1 | х | Х | Х    | Х      | Х | Х |

3. OR A. RX

: A <= A or RX update flags

|     |                   | , |   |    |       |     | ,   | . î.T. | V   | <b>-</b> |   |      |        |   |   | _ |
|-----|-------------------|---|---|----|-------|-----|-----|--------|-----|----------|---|------|--------|---|---|---|
| Gro | Group ALU/ACC/CLR |   |   | ΑI | LU co | ode | R   | eg co  | de  |          |   | Don' | t care | 2 |   |   |
| co  | code INTER op     |   |   |    |       |     |     |        |     |          |   |      |        |   |   |   |
| 0   | 1                 | 0 | 0 | 0  | 1     | 0   | 0/1 | 0/1    | 0/1 | Х        | Х | Х    | Х      | х | X |   |

4. ADD A. RX

:  $A \le A + RX$  update flags

|    |               | -,    |         |    |       |     | . <b>,</b> |       |     |   |   |      |        |              |   |
|----|---------------|-------|---------|----|-------|-----|------------|-------|-----|---|---|------|--------|--------------|---|
| Gr | oup           | ALU/A | CC/CLR/ | AI | LU co | ode | R          | eg co | de  |   |   | Don' | t care | <del>)</del> |   |
| co | code INTER op |       |         |    |       |     |            |       |     |   |   |      |        |              |   |
| 0  | 1             | 0     | T 0     | 0  | 1     | 1   | 0/1        | 0/1   | 0/1 | Х | Х | Х    | х      | х            | X |

5. SUB A, RX

 $A \le A - RX$  update flags

|     |     | -,     |         |    |       |     | 7   |       |     |   |   |      |        |   |   |
|-----|-----|--------|---------|----|-------|-----|-----|-------|-----|---|---|------|--------|---|---|
| Gro | oup | ALU/AC | CC/CLR/ | ΑI | LU co | ode | R   | eg co | de  |   |   | Don' | t care | ) |   |
| co  | de  | INTE   | ER op   |    |       |     |     |       |     |   |   |      |        |   |   |
| 0   | 1   | 0      | 0       | 1  | 0     | 0   | 0/1 | 0/1   | 0/1 | Х | Х | Х    | Х      | Х | Х |

6. CMA

: A <= ~A

|   | _   |     |        |         |   |       |    | , · · |   | • • |    |       |     |   |   |   |
|---|-----|-----|--------|---------|---|-------|----|-------|---|-----|----|-------|-----|---|---|---|
| ( | Gro | oup | ALU/A( | CC/CLR/ | A | cc co | de |       |   |     | Do | n't c | are |   |   |   |
|   | co  | de  | INT    | ER op   |   |       |    | :     |   |     |    |       |     |   |   |   |
| 0 | )   | 1   | 0      | 1       | 0 | 0     | 0  | Х     | х | X   | х  | Х     | х   | Х | Х | Х |

7. INC A

 $A \le A+1$ 

|   | oup<br>ode | Į. | CC/CLR/<br>ER op | A | cc co | de |   |   |   | Do | n't c | are |   |   |   |
|---|------------|----|------------------|---|-------|----|---|---|---|----|-------|-----|---|---|---|
| 0 | 1          | 0  | 1                | 0 | 0     | 1  | Х | Х | х | X  | x     | х   | х | Х | Х |

### ALU/ACC/CLR/INTER op

ALU = ALU operation => denoted as 00

ACC = Accumulator operation => denoted as 01

CLR = Clear operation => denoted as 10

INTER = Interrupt operation => denoted as 11

Group code = 01 represents Arithmetic and logic operation

| 8. DEC 2 | 4            |          | ; A <= A-1 |
|----------|--------------|----------|------------|
| Group    | ALU/ACC/CLR/ | Acc code |            |
| code     | INTER op     |          |            |

| Λ | nn | •    |
|---|----|------|
| • | KK | - 43 |

#### ; rotate Accumulator right by 1 bit

Don't care

|   | Group ALU/ACC/CLR/code INTER op |  |  | A | cc co | de |   |   |   | Do | n`t ca | are |   |   |   |
|---|---------------------------------|--|--|---|-------|----|---|---|---|----|--------|-----|---|---|---|
| 0 | * i                             |  |  |   | 1     | 1  | x | х | х | Х  | x      | x   | Х | Х | X |

10. RL A

; rotate Accumulator left by 1 bit

|     |     |        |         |   |       |    |   |   |   |    |       |     | • |   |   | _ |
|-----|-----|--------|---------|---|-------|----|---|---|---|----|-------|-----|---|---|---|---|
| Gro | oup | ALU/AC | CC/CLR/ | A | cc co | de |   |   |   | Do | n't c | are |   |   |   | ] |
| co  | de  | INTE   | ER op   |   |       |    |   |   |   |    |       |     |   |   |   |   |
| 0   | 1   | 0      | 1       | 1 | 0     | 0  | х | Х | Х | х  | х     | х   | Х | X | X | Ī |

11. SETCLRF 4-bit data

; clear/set flag bits

|   | oup | ALU/AC |       | 1    | ear   |   |   | Don' | t care | 3 |   |   | 4-bi | it data |   |
|---|-----|--------|-------|------|-------|---|---|------|--------|---|---|---|------|---------|---|
| C | ode | INIE   | ER op | Hag/ | timer |   |   |      |        |   |   | ļ |      |         |   |
| 0 | 1   | 1      | 0     | 0    | 0     | X | х | X    | х      | Х | х | # | #    | #       | # |

12. CLRTMRF

; clear TIMER flag

| ( | Gro | up | ALU/AC | CC/CLR/ | cle   | ear   |   |   |   |   | Don' | t care | <del></del> | _ |   |   |
|---|-----|----|--------|---------|-------|-------|---|---|---|---|------|--------|-------------|---|---|---|
|   | co  | de | INTE   | ER op   | flag/ | timer |   |   |   |   |      |        |             |   |   |   |
| 0 | )   | 1  | 1      | 0       | 0     | 1     | Х | х | х | х | х    | х      | х           | х | х | х |

13. EDINTER 3-bit data

: To control interrupt's operations

| Gro | oup<br>de | ALU/AC<br>INTE | CC/CLR/<br>ER op |   |   |   | Do | n't c | are |   |   |    | 3-bi | t data | a |
|-----|-----------|----------------|------------------|---|---|---|----|-------|-----|---|---|----|------|--------|---|
| 0   | 1         | 1              | 1                | х | Х | Х | X  | х     | Х   | Х | Х | ·X | #    | #      | # |

#### **BRANCHING INSTRUCTIONS**

1. JUMP add18

; Jump to 18-bit address add18

|   |   | oup<br>de | Ins | tructicode | on | M:<br>bi | SB<br>ts |   |   |   | Do | on't ca | are |   |   |   |
|---|---|-----------|-----|------------|----|----------|----------|---|---|---|----|---------|-----|---|---|---|
| i | 1 | 0         | 0   | 0          | 0  | @        | @        | Х | Х | Х | Х  | х       | Х   | X | X | X |

|   |   |   |   |   | Inst | ructio | n mei | nory | addre | SS |   |   |   |   |   |
|---|---|---|---|---|------|--------|-------|------|-------|----|---|---|---|---|---|
| @ | @ | @ | @ | @ | @    | @      | @     | @    | @     | @  | @ | @ | @ | @ | @ |

2. JZ add18

; Jump to 18-bit address add18 if zero flag is 1

|   | oup<br>de | Ins | structi<br>code | on |   | SB<br>its |   |   |   | Do | on't ca | are |   |   |   |
|---|-----------|-----|-----------------|----|---|-----------|---|---|---|----|---------|-----|---|---|---|
| 1 | 0         | 0   | 0               | 1  | @ | @         | Х | Х | Х | Х  | X       | х   | х | х | Х |

|   |   |   |   |   | Insti | ructio | n mer | nory a | addres | SS |   |   |   |     |     |
|---|---|---|---|---|-------|--------|-------|--------|--------|----|---|---|---|-----|-----|
| @ | @ | @ | @ | @ | @     | @      | @     | @      | @      | @  | @ | @ | @ | (a) | (0) |

3. JC add18

: Jump to 18-bit address add18 if carry flag is 1

|   | oup<br>de | Ins | struction code | on | 1 | SB<br>its |   |   | • | Do | n't ca | re |   |   |   |
|---|-----------|-----|----------------|----|---|-----------|---|---|---|----|--------|----|---|---|---|
| 1 | 0         | 0   | 1              | 0  | @ | (a)       | X | Х | X | X  | X      | X  | x | Х | X |

|   |   |   |   |   | Inst | tructio | on me | mory | addre | ess |   |   |   |     |   |
|---|---|---|---|---|------|---------|-------|------|-------|-----|---|---|---|-----|---|
| @ | @ | @ | @ | @ | @    | @       | @     | @    | @     | @   | @ | @ | @ | (â) | @ |

4. JB add18

: Jump to 18-bit address add18 if borrow flag is 1

|   |           |           |    |                 |    |             |           |   |   |   |    |        |     | 7 |  |  |
|---|-----------|-----------|----|-----------------|----|-------------|-----------|---|---|---|----|--------|-----|---|--|--|
|   |           | oup<br>de | In | structi<br>code | on |             | SB<br>its |   |   |   | Do | n't ca | ire |   |  |  |
| - |           | code code |    |                 |    | <del></del> |           |   |   | , |    |        |     |   |  |  |
|   | 1 0 0 1 1 |           |    | @               | @  | X           | х         | х | х | x | Х  | х      | X   | x |  |  |

|   |   |   |   |   |   | Inst | ructio | n mer | nory a | addres | SS |   |     |   |   |   |
|---|---|---|---|---|---|------|--------|-------|--------|--------|----|---|-----|---|---|---|
| - | @ | @ | @ | @ | @ | @    | @      | @     | @      | @      | @  | @ | (a) | @ | @ | @ |

5. JP add18

: Jump to 18-bit address add18 if parity flag is 1

|   | oup<br>de                                                             | Ins | struction code | on |   | SB<br>its |   |   |   | Do | on't ca | are |   |   |   |
|---|-----------------------------------------------------------------------|-----|----------------|----|---|-----------|---|---|---|----|---------|-----|---|---|---|
| 1 | code         code           1         0         1         0         0 |     |                | 0  | @ | @         | х | X | Х | х  | X       | Х   | Х | X | X |

|   |   |   |   |   | Inst | ucuc | n me | mory | addre | ss |   |   |   |   |   |
|---|---|---|---|---|------|------|------|------|-------|----|---|---|---|---|---|
| @ | @ | @ | @ | @ | @    | @    | @    | @    | (a)   | @  | @ | @ | @ | @ | @ |

MSB Bits = 2-bit MSBs of Instruction memory address

Parity flag is set when resultant of ALU operation contains odd number of ones.

#### MACHINE CONTROL AND IO INSTRUCTIONS

1. HALT

; To stop operations

|     |              |     |     |         |    |   |   | JP JP |   | O AAO |       |   |   |   |   |
|-----|--------------|-----|-----|---------|----|---|---|-------|---|-------|-------|---|---|---|---|
| Gro | oup          | MC/ | Ins | structi | on |   |   |       |   | Don't | tcare |   |   |   |   |
| co  | code IO code |     |     |         |    |   |   |       |   |       |       |   |   |   |   |
| 1   | 1            | 0   | 0   | 0       | 0  | Х | Х | Х     | х | x     | Х     | Х | Х | X | Х |

2. RESET

: Reset Acc. PC. RX

| <br>· |              | <b>L</b> |    |         |    | • · | <i>i</i> veset | Acc, | 1 0, 1 | · · · |      |   |   |   |   |
|-------|--------------|----------|----|---------|----|-----|----------------|------|--------|-------|------|---|---|---|---|
| Gro   | oup          | MC/      | In | structi | on |     |                |      |        | Don't | care |   |   |   |   |
| co    | code IO code |          |    |         |    |     |                |      |        |       |      |   |   |   |   |
| 1     | 1            | 0        | 0  | 0       | 1  | Х   | х              | х    | x      | x     | X    | Х | Х | X | X |

3. SAV PC

; Save PC+2 value in PCS Register

|    |     | _   |    |         |    | 7 | ~ |   |   |      |        | 8- |
|----|-----|-----|----|---------|----|---|---|---|---|------|--------|----|
| Gr | oup | MC/ | In | structi | on |   |   |   |   | Don' | t care |    |
| cc | ode | IO  |    | code    |    |   |   |   |   |      |        |    |
| 1  | 1   | 0   | 0  | 1       | 0  | х | Х | X | Х | х    | X      | Х  |

| 4 | p | FC | PC |  |
|---|---|----|----|--|
| - | - |    |    |  |

#### ; Restore PC with PCS content

|   | Gro | oup               | MC/ | Ins | structi | on |   |   |   |   | Don' | t care |   |   |   |   |
|---|-----|-------------------|-----|-----|---------|----|---|---|---|---|------|--------|---|---|---|---|
| ļ | co  | de                | IO  |     |         |    |   |   |   |   |      |        |   |   |   |   |
|   | 1   | code   I()   code |     |     |         |    | Х | Х | Х | Х | X    | х      | Х | Х | X | Х |

5. RETI

#### ; Restore PC with STACKPC content

|   | Gro | oup | MC/ | Ins | structi | on |   |   |   |   | Don't | care |   |   |   |   |
|---|-----|-----|-----|-----|---------|----|---|---|---|---|-------|------|---|---|---|---|
| L | co  | de  | IO  |     | code    |    |   |   |   |   |       |      |   |   |   |   |
| Γ | 1   | 1   | 0   | 1   | 0       | 0  | Х | Х | х | Х | Х     | х    | х | Х | X | х |

6. WAIT TXF

#### ; Wait until TXF flag gets set

|   | oup<br>de | MC/<br>IO | Ins | structi<br>code |   |   |   |   |   | Don't | care |   |   |   |   |
|---|-----------|-----------|-----|-----------------|---|---|---|---|---|-------|------|---|---|---|---|
| 1 | 1         | 0         | 1   | 0               | 1 | х | Х | Х | Х | х     | Х    | Х | X | Х | х |

7. WAIT RXF

#### ; Wait until RXF flag gets set

|     |     |     |    |         |     |   |   |   |   |       | , <del>-</del> | • |   |   |   |
|-----|-----|-----|----|---------|-----|---|---|---|---|-------|----------------|---|---|---|---|
| Gro | oup | MC/ | In | structi | ion |   |   |   |   | Don't | care           |   |   |   |   |
| co  | de  | IO  |    | code    |     |   |   |   |   |       |                |   |   |   |   |
| 1   | 1   | 0   | 1  | 1       | 0   | Х | Х | Х | x | Х     | Х              | Х | Х | Х | х |

8. IN P0

#### ; Accumulator gets Port P0 content

|   | Gro | oup | MC/ | Instru | action |   | Don't care |     |   |   |   |   |   |   |   |   |
|---|-----|-----|-----|--------|--------|---|------------|-----|---|---|---|---|---|---|---|---|
|   | co  | de  | IO  | co     | de     |   |            |     |   |   |   |   |   |   |   |   |
| Γ | 1   | 1   | • 1 | 0      | 0      | Х | Х          | · X | X | X | Х | X | Х | Х | Х | Х |

9. OUT P1

#### ; Accumulator sends its content to Port P1

|   | oup<br>de | MC/ | l   | iction<br>de |   |   |   |   | Do | n't c | are |   |   |   |   |
|---|-----------|-----|-----|--------------|---|---|---|---|----|-------|-----|---|---|---|---|
| 1 | 1 -       | 10  | 200 | uc .         |   |   |   |   | Ι  | ı     |     |   | r |   |   |
| 1 | 1         | 1   | 0   | 1            | X | X | Х | X | X  | X     | X   | X | Х | Х | X |

10. SIN RBUFF

#### ; Accumulator gets RBUFF content

| Gr | oup | MC/ | Instr | ection |   | Don't care |   |   |   |   |   |   |   |   |   |
|----|-----|-----|-------|--------|---|------------|---|---|---|---|---|---|---|---|---|
| c  | ode | IO  | co    | de     |   |            |   |   |   |   |   |   |   |   |   |
| 1  | 1   | 1   | 1     | 0      | Х | Х          | Х | х | Х | Х | Х | х | X | Х | х |

11. SOUT TBUFF

#### ; Accumulator sends its content to TBUFF

| G | roup | MC/ | Instru | iction |   | Don't care |   |   |   |   |   |   |   |   |   |
|---|------|-----|--------|--------|---|------------|---|---|---|---|---|---|---|---|---|
|   | code | IO  | co     | de     |   |            |   |   |   |   |   |   |   |   |   |
| 1 | 1    | 1   | 1      | 1      | Х | X          | Х | Х | х | Х | Х | х | Х | Х | Х |

MC/IO

MC = Machine control instruction => presence denoted as 0

IO = Input/output instruction => presence denoted as 1

# APPENDIX B

# **MICRO OPERATIONS**

## DATA TRANSFER INSTRUCTIONS

## 1. MOV A, RX

| TF1          | TX1     |
|--------------|---------|
| PC -> IM     |         |
| IMdata -> IR | DV . A  |
| PC+1 -> PC   | RX -> A |
| OPC          | OFDV    |
| RDIM         | OERX    |
| LIR          | LA      |

## 2. MOV RX, A

| TF1          | TX1     |
|--------------|---------|
| PC -> IM     |         |
| IMdata -> IR | A -> RX |
| PC+1 -> PC   |         |
| OPC          | LDV     |
| RDIM         | LRX     |
| . LIR        | OA      |

# 3. **MOV A**, **M**

| TF1                                | TX1                            |
|------------------------------------|--------------------------------|
| PC -> IM  IMdata -> IR  PC+1 -> PC | IRX[11:0] -> DM<br>DMdata -> A |
| OPC                                | RDDM                           |
| RDIM                               | OIRDM                          |
| LIR                                | LA                             |

## 4. MOV M, A

| TF1                                | TX1                            |
|------------------------------------|--------------------------------|
| PC -> IM  IMdata -> IR  PC+1 -> PC | IRX[11:0] -> DM<br>A -> DMdata |
| OPC                                | WRDM                           |
| RDIM                               | OIRDM                          |
| LIR                                | OA                             |

## 5. MOVI A, Immediate data

| TF1                | TX1           |
|--------------------|---------------|
| PC -> IM           |               |
| IMdata -> IR       | IRX[7:0] -> A |
| PC+1 -> PC         |               |
| OPC<br>RDIM<br>LIR | OIRSYS LA     |

At the positive edge of every TX1 cycle of all instructions, IR content is moved to IRX for execution of instruction

#### ARITHMETIC AND LOGICAL INSTRUCTIONS

## 1. AND A, RX

| TX1           |
|---------------|
|               |
| A <- A and RX |
|               |
| OALU          |
| OERALX        |
| EAND          |
| LALU          |
| update flags  |
|               |

# 2. XOR A, RX

| TF1          | TX1           |
|--------------|---------------|
| PC -> IM     |               |
| IMdata -> IR | A <- A xor RX |
| PC+1 -> PC   |               |
|              | OALU          |
| OPC          | OERALX        |
| RDIM         | EXOR          |
| LIR          | LALU          |
|              | update flags  |

# 3. OR A, RX

| TF1          | TX1          |  |
|--------------|--------------|--|
| PC -> IM     |              |  |
| IMdata -> 1R | A <- A or RX |  |
| PC+1 -> PC   |              |  |
|              | OALU         |  |
| OPC          | OERALX       |  |
| RDIM         | EOR          |  |
| LIR          | LALU         |  |
|              | update flags |  |

# 4. ADD A, RX

| TF1          | TX1          |
|--------------|--------------|
| PC -> IM     |              |
| IMdata -> IR | A <- A + RX  |
| PC+1 -> PC   |              |
|              | OALU         |
| one :        | OERALX       |
| OPC          | EADD         |
| RDIM         | LALU         |
| LIR          | update flags |

## 5. SUB A, RX

| TF1                | TX1          |
|--------------------|--------------|
| PC -> IM           |              |
| IMdata -> IR       | A <- A — RX  |
| PC+1 -> PC         |              |
|                    | OALU         |
| OPC<br>RDIM<br>LIR | OERALX       |
|                    | ESUB         |
|                    | LALU         |
|                    | update flags |

# 6. CMA

| TF1          | TX1     |
|--------------|---------|
| PC -> IM     |         |
| IMdata -> IR | A <- ~A |
| PC+1 -> PC   |         |
| OPC          |         |
| RDIM         | CMA     |
| LIR          |         |

# 7. INC A

| TF1          | TX1        |
|--------------|------------|
| PC -> IM     |            |
| IMdata -> IR | A <- A + 1 |
| PC+1 -> PC   |            |
| OPC          |            |
| RDIM         | INCA       |
| LIR          |            |

#### 8. **DEC** A

| TF1          | TX1      |
|--------------|----------|
| PC -> IM     |          |
| IMdata -> IR | A <- A-1 |
| PC+1 -> PC   |          |
| OPC          |          |
| RDIM         | DECA     |
| LIR          |          |

## 9. RRA

| TF1          | TX1                              |  |
|--------------|----------------------------------|--|
| PC -> IM     |                                  |  |
| IMdata -> IR | A[7] <- A[0]                     |  |
| PC+1 -> PC   | A[n] <- A[n+1] ; n=0,1,2,3,4,5,6 |  |
| OPC          |                                  |  |
| RDIM         | RR                               |  |
| LIR          |                                  |  |

## 10. RLA

| TF1          | · TX1                            |  |
|--------------|----------------------------------|--|
| PC -> IM     |                                  |  |
| IMdata -> IR | A[0] <- A[7],                    |  |
| PC+1 -> PC   | A[n+1] <- A[n] ; n=0,1,2,3,4,5,6 |  |
| OPC          |                                  |  |
| RDIM         | RL                               |  |
| LIR          |                                  |  |

#### 11. SETCLRF 4-bit data

| TF1          | TX1                       |
|--------------|---------------------------|
| PC -> IM     |                           |
| IMdata -> IR | IRX[3:0] -> FLAG REGISTER |
| PC+1 -> PC   |                           |
| OPC          | OIRSYS                    |
| RDIM         | SETCLRF                   |
| LIR          | SEICERF                   |

## 12. CLRTMRF

| TF1          | TX1       |
|--------------|-----------|
| PC -> IM     |           |
| IMdata -> IR | TMF0 => 0 |
| PC+1 -> PC   |           |
| OPC          |           |
| RDIM         | CLRTMRF   |
| LIR          |           |

## 13. EDINTER 3-bit data

| TF1          | TX1                         |
|--------------|-----------------------------|
| PC -> IM     |                             |
| IMdata -> IR | IRX[2:0] -> INTCON REGISTER |
| PC+1 -> PC   |                             |
| OPC          | OIRSYS                      |
| RDIM         | LINTCON                     |
| LIR          | LINTCON                     |

## **BRANCHING INSTRUCTIONS**

#### 1. JUMP add18

| TF1          | TX1                     | TX2       |
|--------------|-------------------------|-----------|
| PC -> IM     | PC -> IM                |           |
| IMdata -> IR | IMdata -> PCR[15:0]     | PCR -> PC |
| PC+1 -> PC   | IRX[10:9] -> PCR[17:16] |           |
| OPC          | OPC                     |           |
|              | RDIM                    | LPC       |
| RDIM         | OIRPC                   | OPCR      |
| LIR          | LPCR                    |           |

#### 2. JZ add18

| TX1                     | TX2                                                                      |
|-------------------------|--------------------------------------------------------------------------|
| PC -> IM                |                                                                          |
| IMdata -> PCR[15:0]     | DCD > DC                                                                 |
| IRX[10:9] -> PCR[17:16] | PCR -> PC                                                                |
| OPC                     | OPCR                                                                     |
| RDIM                    | check zero flag                                                          |
| OIRPC                   | if Z=1 LPC is set                                                        |
| LPCR                    | else if Z=0 INCPC is set                                                 |
|                         | PC -> IM  IMdata -> PCR[15:0]  IRX[10:9] -> PCR[17:16]  OPC  RDIM  OIRPC |

#### 3. JC add18

| TF1          | TX1                     | TX2                      |
|--------------|-------------------------|--------------------------|
| PC -> IM     | PC -> IM                |                          |
| IMdata -> IR | IMdata -> PCR[15:0]     | PCR -> PC                |
| PC+1 -> PC   | IRX[10:9] -> PCR[17:16] |                          |
| OPC          | OPC                     | OPCR                     |
|              | RDIM                    | check carry flag         |
| RDIM         | OIRPC                   | if C=1 LPC is set        |
| LIR          | LPCR                    | else if C=0 INCPC is set |

#### 4. JB add18

| TF1          | TX1                     | TX2                       |
|--------------|-------------------------|---------------------------|
| PC -> IM     | PC -> IM                |                           |
| IMdata -> IR | IMdata -> PCR[15:0]     | PCR -> PC                 |
| PC+1 -> PC   | IRX[10:9] -> PCR[17:16] |                           |
| OPC          | OPC                     | OPCR                      |
|              | RDIM                    | check borrow flag         |
| RDIM         | OIRPC                   | if BF=1 LPC is set        |
| LIR          | LPCR                    | else if BF=0 INCPC is set |

#### 5. JP add18

| TF1          | TX1                     | TX2                      |
|--------------|-------------------------|--------------------------|
| PC -> IM     | PC -> IM                |                          |
| IMdata -> IR | IMdata -> PCR[15:0]     | PCR -> PC                |
| PC+1 -> PC   | IRX[10:9] -> PCR[17:16] |                          |
| OPC          | OPC                     | OPCR                     |
| RDIM         | RDIM                    | check parity flag        |
| LIR          | OIRPC                   | if P=1 LPC is set        |
| LIK          | LPCR                    | else if P=0 INCPC is set |

## MACHINE CONTROL AND IO INSTRUCTIONS

## 1. HLT

| TF1          | TX1                                                                      |
|--------------|--------------------------------------------------------------------------|
| PC -> IM     |                                                                          |
| IMdata -> IR | Stops operations. An interrupt is necessary to exit from the halt state. |
| PC+1 -> PC   |                                                                          |
| OPC          |                                                                          |
| RDIM         | -                                                                        |
| LIR          |                                                                          |

#### 2. RESET

| TF1          | TX1             |
|--------------|-----------------|
| PC -> IM     |                 |
| IMdata -> IR | RESET PC, A, RX |
| PC+1 -> PC   |                 |
| OPC          |                 |
| RDIM         | RESET           |
| LIR          |                 |

# 3. SAV PC

| TF1          | TX1         |
|--------------|-------------|
| PC -> IM     |             |
| lMdata -> IR | PC+2 -> PCS |
| PC+1 -> PC   |             |
| OPC          |             |
| RDIM         | LPCS        |
| LIR          |             |

## 4. RES PC

| TF1          | TX1       |
|--------------|-----------|
| PC -> IM     |           |
| IMdata -> IR | PCS -> PC |
| PC+1 -> PC   |           |
| OPC          |           |
| RDIM         | OPCS      |
| LIR          |           |

#### 5. RETI

| TF1          | TX1           |
|--------------|---------------|
| PC -> IM     |               |
| IMdata -> IR | STACKPC -> PC |
| PC+1 -> PC   |               |
| OPC          |               |
| RDIM         | OSTACKPC      |
| LIR          |               |

#### 6. WAIT TXF

| TF1          | TX1                           |
|--------------|-------------------------------|
| PC -> IM     |                               |
| IMdata -> IR | Waits until TXF flag gets set |
| PC+1 -> PC   |                               |
| OPC          |                               |
| RDIM         | -                             |
| LIR          |                               |

#### 7. WAIT RXF

| TF1          | TX1                           |
|--------------|-------------------------------|
| PC -> IM     |                               |
| IMdata -> IR | Waits until RXF flag gets set |
| PC+1 -> PC   |                               |
| OPC          |                               |
| RDIM         | -                             |
| LIR          |                               |

## 8. IN P0

| TF1          | TX1     |
|--------------|---------|
| PC -> IM     |         |
| IMdata -> IR | P0 -> A |
| PC+1 -> PC   |         |
| OPC          |         |
| RDIM         | LIN     |
| LIR          |         |

## 9. OUT P1

| TF1          | TX1     |
|--------------|---------|
| PC -> IM     |         |
| IMdata -> IR | A -> P1 |
| PC+1 -> PC   |         |
| OPC          |         |
| RDIM         | ООИТ    |
| LIR          |         |

## 10. SIN RBUFF

| TF1          | TX1        |
|--------------|------------|
| PC -> IM     |            |
| IMdata -> IR | RBUFF -> A |
| PC+1 -> PC   |            |
| OPC          |            |
| RDIM         | LSIN       |
| LIR          |            |

## 11. SOUT TBUFF

| TF1          | TX1        |
|--------------|------------|
| PC -> IM     |            |
| IMdata -> IR | A -> TBUFF |
| PC+1 -> PC   |            |
| OPC          |            |
| RDIM         | LSIN       |
| LIR          |            |

