# COL215 HW Assignment 2 - 4-Digit 7-Segment Display

## Submission By:

Aaditya Sharma Namit Jain 2023CS10420 2023CS10483

8<sup>th</sup> September, 2024





Figure 18. Common anode circuit node.

## **Problem Statement**

Design a combinational circuit that converts a 4-bit hexadecimal or decimal input to a 7-bit output suitable for driving a seven-segment display on a Basys 3 FPGA board.

Expand the design to accommodate four 4-bit inputs, allowing for the simultaneous display of a 4-digit number on four seven-segment displays.

## **Overview of Assignment:**

The assignment requires us to design three modules with the following inheritance logic:



Overview of Design of Assignment



Circuit Diagram of Assignment

A wrapper VHDL file, named 7SegDisplay, will encapsulate the entire design, managing the input signals and outputting the necessary control signals for the seven-segment displays. A 4-to-1 multiplexer will receive the four hexadecimal input signals and select the appropriate one based on the timing circuit's control signals.

A timing circuit will determine the anode to be activated and supply the corresponding selection bits to the multiplexer.

A decoder module will convert the 7-bit output from the multiplexer into a format suitable for driving the cathodes of the seven-segment displays using minimized combinational logic.

## **Design Decisions of Overall Project**

## **Hexadecimal Digits**

As we are implementing display of 4 hexadecimal digits, we require 16 input bits from the board to represent the inputs to the MUX. We use the following symbols for representation on 7 Segment display:



## **Truth Table - For BCD to 7 Segment Display**

| Digits | 8 | Inpu | ıt Bi | ts |   | 7 Se | gm | ent | Disp | lay |   | Min-Terms: <i>f</i> ( <i>A</i> , <i>B</i> , <i>C</i> , <i>D</i> ) |
|--------|---|------|-------|----|---|------|----|-----|------|-----|---|-------------------------------------------------------------------|
| Digit  | Α | В    | С     | D  | а | b    | С  | d   | е    | f   | g | Min-Term Index                                                    |
| 0      | 0 | 0    | 0     | 0  | 1 | 1    | 1  | 1   | 1    | 1   | 0 | $m_0$                                                             |
| 1      | 0 | 0    | 0     | 1  | 0 | 1    | 1  | 0   | 0    | 0   | 0 | $m_1$                                                             |
| 2      | 0 | 0    | 1     | 0  | 1 | 1    | 0  | 1   | 1    | 0   | 1 | $m_2$                                                             |
| 3      | 0 | 0    | 1     | 1  | 1 | 1    | 1  | 1   | 0    | 0   | 1 | <i>m</i> <sub>3</sub>                                             |
| 4      | 0 | 1    | 0     | 0  | 0 | 1    | 1  | 0   | 0    | 1   | 1 | $m_4$                                                             |
| 5      | 0 | 1    | 0     | 1  | 1 | 0    | 1  | 1   | 0    | 1   | 1 | <i>m</i> <sub>5</sub>                                             |
| 6      | 0 | 1    | 1     | 0  | 1 | 0    | 1  | 1   | 1    | 1   | 1 | $m_6$                                                             |
| 7      | 0 | 1    | 1     | 1  | 1 | 1    | 1  | 0   | 0    | 0   | 0 | <i>m</i> <sub>7</sub>                                             |
| 8      | 1 | 0    | 0     | 0  | 1 | 1    | 1  | 1   | 1    | 1   | 1 | <i>m</i> <sub>8</sub>                                             |
| 9      | 1 | 0    | 0     | 1  | 1 | 1    | 1  | 0   | 0    | 1   | 1 | <i>m</i> <sub>9</sub>                                             |
| Α      | 1 | 0    | 1     | 0  | 1 | 1    | 1  | 0   | 1    | 1   | 1 | <i>m</i> <sub>10</sub>                                            |
| b      | 1 | 0    | 1     | 1  | 0 | 0    | 1  | 1   | 1    | 1   | 1 | <i>m</i> <sub>11</sub>                                            |
| С      | 1 | 1    | 0     | 0  | 1 | 0    | 0  | 1   | 1    | 1   | 0 | <i>m</i> <sub>12</sub>                                            |
| d      | 1 | 1    | 0     | 1  | 0 | 1    | 1  | 1   | 1    | 0   | 1 | <i>m</i> <sub>13</sub>                                            |
| Ε      | 1 | 1    | 1     | 0  | 1 | 0    | 0  | 1   | 1    | 1   | 1 | <i>m</i> <sub>14</sub>                                            |
| F      | 1 | 1    | 1     | 1  | 1 | 0    | 0  | 0   | 1    | 1   | 1 | <i>m</i> <sub>15</sub>                                            |

## Minimizing the Combinational Logic using K-Maps

#### Segment a



The reduced formula for segment a using the mentioned K-Map reduction is as following:

$$f(A,B,C,D) = A'B'D' + A'BD + AC'D' + AB'C' + A'C + BC + CD'$$

#### Segment b



The reduced formula for segment b using the mentioned K-Map reduction is as following:

$$f(A,B,C,D) = A'C'D' + A'CD + AC'D + B'D' + A'B'$$

#### Segment c



The reduced formula for segment c using the mentioned K-Map reduction is as following:

$$f(A,B,C,D) = A'CD + A'C' + A'B + C'D + AB'$$

### Segment d



The reduced formula for segment d using the mentioned K-Map reduction is as following:

$$f(A,B,C,D) = A'B'D' + B'CD + BC'D + BCD' + A'C'D'$$

## Segment e



The reduced formula for segment e using the mentioned K-Map reduction is as following:

$$f(A,B,C,D) = B'C'D' + AB + CD' + AC$$

## Segment f



The reduced formula for segment f using the mentioned K-Map reduction is as following:

$$f(A,B,C,D) = A'BC' + BCD' + AB' + AC + C'D'$$

## Segment g



The reduced formula for segment g using the mentioned K-Map reduction is as following:

$$f(A,B,C,D) = A'B'C + A'BC' + CD' + AB' + AD$$

## **Design Decisions for Modules**

## Hexadecimal-To-7-Segment-Display

Decoder is a combinational module which accepts the 4 input bits from the **mux4x1\_4bit** to be displayed on a seven segment display. Then the decoder implements the reduced combinational logic and sets the respective states of cathodes to drive the output on the seven segment display.

#### 4:1 MUX

The board is used to generate 4 hexadecimal inputs, one for each seven segment display. Since the cathodes of all the 4 displays are common, the timer circuit provides select bits: dec\_in which also corresponds to the anode, i.e. one of the four 7 Segment displays which are being driven. The implemented MUX Process chooses the hexadecimal input to be displayed using case statement, which is passed onto the decoder module to be decoded into 7 segment bits.

## **Timing Circuit**

Timing circuit is the crux of this project. Since the cathodes of all the four 7 Segment displays are common, we need a way to cycle through the different anodes and a way to keep track which hexadecimal input is to displayed on the given anode (which is what the 4:1 MUX module implements).

This module also accepts **clk in** from the Basys3 board, an inbuilt 100 MHz clock. For our practical purposes using such a high frequency clock is not viable since it may cause flickering issues, care is taken to implement a **new clk** which uses a **counter** and **N** to increase the time period from 10 *ns* to 1ms, a frequency 1000 *Hz* as given below.



Clock and Anode Selection Logic to be implemented by Timing Block

Since human eye vision is persistent at these refresh rates, the **MUX PROC** process changes the state of **mux select counter** cyclically according to the

**rising edge** of **new clk** and assigns it to **mux select** which goes to MUX module. This part handles the cyclical change of anodes which allow us to display all 4 digits perceived at once.

Finally the **ANODE select** process chooses the anode states for choosing which anode the digit is to be displayed upon.

Note that whenever the board detects reset, the **counter** and the **new clk** is restored to a known default. Also all the displays/anodes are switched off to show the circuit is in a reset state. (We used N = 50000). When there are 50000 rising edges of click\_in, new\_clk will invert its value, which means it will take 100k rising edges for one complete cycle of new\_clk.

# 7Seg\_Display - The Final Wrapper

This instantiates all the other modules as entities and implements the necessary signals for input from the board to the modules and the output back to board.

# **Simulation Snapshots**





**Timing Block Simulation** 



Main Code Simulation



**Seven Segment Display Schematic** 



**Main Code Schematic** 



#### Main Code Implementation



# Basys 3 Board Output:



Digits 0-3



Digits 4 – 7



Digits 8 - b



Digits C - F

# Resource Utilisation:-

| 1. Silec Edgic        |          |       |           |       |  |  |  |
|-----------------------|----------|-------|-----------|-------|--|--|--|
|                       |          |       |           |       |  |  |  |
|                       |          |       |           |       |  |  |  |
| 4                     | <b>.</b> |       | +         | +     |  |  |  |
| Site Type             | Used     | Eivad | Available | u+i1% |  |  |  |
| . Site Type           | . 0364   | IIXEU | Available |       |  |  |  |
|                       |          |       |           | +     |  |  |  |
| Slice LUTs*           | 60       | 0     | 20800     | 0.29  |  |  |  |
| LUT as Logic          | 60       | 0     | 20800     | 0.29  |  |  |  |
| LUT as Memory         | 0        | 0     | 9600      | 0.00  |  |  |  |
| Slice Registers       | 35       | 0     | 41600     | 0.08  |  |  |  |
| Register as Flip Flop | 35       | 0     | 41600     | 0.08  |  |  |  |
| Register as Latch     | 0        | 0     | 41600     | 0.00  |  |  |  |
| F7 Muxes              | 0        | 0     | 16300     | 0.00  |  |  |  |
| F8 Muxes              | 0        | 0     | 8150      | 0.00  |  |  |  |
| +                     | +        |       | +         | ++    |  |  |  |

Warning! The Final LUT count, after physical optimizations and full implementation, is typically lower. Run opt\_design after synthesis, if not already completed, for a more realistic ount.

#### 2. Memory

| Site Type      | Used | Fixed | Available | Util% |  |  |  |  |  |
|----------------|------|-------|-----------|-------|--|--|--|--|--|
| +              |      | +     |           | +     |  |  |  |  |  |
| Block RAM Tile | 0    | . 0   | 50        | 0.00  |  |  |  |  |  |
| RAMB36/FIFO*   | 0    | 0     | 50        | 0.00  |  |  |  |  |  |
| RAMB18         | 0    | 0     | 100       | 0.00  |  |  |  |  |  |
| A              |      |       |           |       |  |  |  |  |  |

\*Note: Each Block RAM Tile only has one FIFO logic available and therefore can accommodate only one FIFO36E1 or one FIFO18E1. However, if a FIFO18E1 occupies a Block RAM Tile, that tile can still accommodate a RAMB18E1

#### 3. DSP

| DSPs | Site Type | Used | Fixed | Available | Util% |
|------|-----------|------|-------|-----------|-------|
| +    | DSPs      | 0    | 0     | 90        | 0.00  |