

# **DIGITAL DESIGN**

# **ASSIGNMENT REPORT**

**ASSIGNMENT ID: I** 

Student Name: 郑鑫颖

Student ID: 11912039

### PART 1: DIGITAL DESIGN THEORY

Provide your answers here:

```
(a) 64 \text{ K} byte = 64 \times 1024 byte = 65536 byte

(b) 128 \text{ M} byte = 128 \times 1024^2 byte = 134217728 byte

(c) 6.4 \text{ G} byte = 128 \times 1024^3 byte = 12202396.6 byte
```

```
Digital design assignment 1 郑鑫额 11912039
   1 (a) 64×103 (b) 128×106 (c) 6.4×109
  2. (111111111111)2 = (16383)10 = (3FFF)16
   3.2[184] 0 16[184] 8

\begin{array}{lll}
2|46 & 0 \\
2|23 & 1 \\
2|11 & 1 \\
2|16 & 1 \\
2|20 & 
\end{array}

\begin{array}{lll}
(184)_{10} = (88)_{16} = (10111000)_{2} & \xrightarrow{\text{faster}} (20101010)_{10} & \text{(3)} \\
2|11 & \xrightarrow{\text{faster}} (20101010)_{10} & \xrightarrow{\text{faster}} (20101010)_{10} & \text{(3)} \\
2|11 & \xrightarrow{\text{faster}} (20101010)_{10} & \xrightarrow{\text{faster}} (20101010)_{10} & \text{(3)} \\
2|11 & \xrightarrow{\text{faster}} (20101010)_{10} & \xrightarrow{\text{faster}} (20101010)_{10} & \text{(3)} \\
2|11 & \xrightarrow{\text{faster}} (20101010)_{10} & \xrightarrow{\text{faster}} (2010100)_{10} & \xrightarrow{\text{faster}
                                                                                                                                                                       ilos idas fois ella Coy (c) 8299 'C
                       (184)10=(10111000)2
    4.10) 27904836 - 9's complement = 72095163 1 121 : 6- COLAR (2)
             (b) 63325006 \ 9's complement = 36674993 0 0001 : 1100 (b) 10's complement = 36674994
   5. (a) FFFF (b) C \rightarrow 11001(00) = (20000000) = 8 \text{ QNA A (£1.8} \\ - C6EF \\ - 3910 \\ + 1 
(b) C \rightarrow 11001(00) = (200000000) = 8 \text{ QNA A (£1.8} \\ - C6EF \\ -
                                         (3911)16 (C6EF)16=((10000HQ(1110))= A TON (b)
            (9) NOR = (0100 0000), = (34)4
6. (a) (19.625)= 19 + 0.625 = (100 11.101)2.
                                                                             0.625 × 2 = 1.25 1
0.25 × 2 = 0.5 0
               2491
                  2 9 1
                     2140
                                                                                                                                0.5 \times 2 = 1.0
                       220
               (0.625)_{10} = (0.101)_{2}
```

(b) 
$$\frac{4}{3} = 1 + \frac{1}{3}$$

$$\frac{1}{3} \times 2 = \frac{1}{3} \quad 0 \quad (\frac{4}{3})_{10} \approx (1.0|010|0)_{2} = (1+2^{2}+2^{4}+2^{-6})_{10} = \frac{85}{64}$$

$$\frac{1}{3} \times 2 = \frac{1}{3} \quad 0 \quad \frac{85}{64} - \frac{1}{3} = -\frac{1}{192}$$
(C)  $(1.0|010|00)_{2} = (1.54)_{16}$ 

$$(1.54)_{16} = 1 + 5 \times 16^{1} + 4 \times 16^{12} = \frac{85}{64}$$
because Conversion between bases does not affect value

7. 6503 (a) BCO 0110 0101 0000 0011
(b) Excess -3: 1001 1000 0011 0110
(c) 8.4, -2.1: 1010 0101 0000 0101
(d) 6311: 1000 0111 0000 0100
(d) 6311: 1000 0111 0000 0100
(e) NOR B = (1011 1111)\_{2} = (BF)\_{16}
(d) NOT A = (0101 1010) = (5A)\_{16}
(e) NOT B = (1110 0101)\_{2} = (55)\_{16}
(f) NAND B = (1111 1111)\_{2} = (FF)\_{16}
(q) NOR = (0100 0000)\_{2} = (54)\_{16}

## PART 2: DIGITAL DESIGN LAB (TASK1)

#### **DESIGN**

Describe the design of your system by providing the following information:

Verilog design (provide the Verilog code)

```
module Signed_Addition(
input signed[1:0] in1,
input signed[1:0] in2,
output signed[1:0] o1,
output signed[1:0] o2,
output signed[2:0] sum
):
assign o1=in1,
o2=in2,
sum=in1+in2;
```

## endmodule

#### • Truth-table

| X                    | У  | F=x+y |  |
|----------------------|----|-------|--|
| 00                   | 00 |       |  |
| 00                   | 01 | 001   |  |
| 00                   | 10 | 110   |  |
| 00                   | 11 | 111   |  |
| 01                   | 00 | 001   |  |
| 01                   | 01 | 010   |  |
| 01                   | 10 | 111   |  |
| 01                   | 11 | 000   |  |
| 10                   | 00 | 110   |  |
| 10                   | 01 | 111   |  |
| 10<br>10<br>11<br>11 | 10 | 100   |  |
|                      | 11 | 101   |  |
|                      | 00 | 111   |  |
|                      | 01 | 000   |  |
| 11                   | 10 | 101   |  |
| 11                   | 11 | 110   |  |

### **SIMULATION**

Describe how you build the test bench and do the simulation.

• Using Verilog(provide the Verilog code)



```
module Signed_Addition_sim();

reg signed[1:0] a, b;

vire signed[1:0] o1, o2;

vire signed[2:0] sum;

Signed_Addition add(a, b, o1, o2, sum);

initial begin

a=2'b0:b=2'b0;

#160 $finish;
end

always begin

#10{a, b}={a, b}+1;

end

endmodule
```

Wave form of simulation result (provide screen shots)



• The description on whether the simulation result is same as the truth-table, is the function of the design meet the expectation.

By check the truth table and the result of the simulation result, I can fine that they are the same.

#### THE DESCRIPTION OF OPERATION



Describe the problem occurred while in the lab and your solution. Any suggestions are welcomed.

#### Problems and solutions

Problem1:while doing the simulation, I find that although I have made my input and output "signed", it still displays unsigned data. Like the picture shows below.



#### Solution:



Problem2: I was wondering whether I can omit the "signed" before the output "sum", since it is made by adding two signed numbers. it's a signed number by default

Solution: TA told me it's better to add that "signed" to avoid mistakes, and I also find in the PPT that:

Attention: Only when both operands are signed numbers can both operands be considered as signed numbers, otherwise both signed and unsigned numbers will be calculated as unsigned numbers.

## PART 2: DIGITAL DESIGN LAB (TASK2)

#### **DESIGN**

Describe the design of your system by providing the following information:

- Verilog design while using data flow (provide the Verilog code)
- Verilog design while using structured design (provide the Verilog code.
- Truth-table

|     | X | У | (x+y)' | x'y' | (xy)' | x'+y' |
|-----|---|---|--------|------|-------|-------|
| - 2 | 0 | 0 | 1      | 1    | 1     | 1     |
| (4) | 0 | 1 | 0      | 0    | 1     | 1     |
| 60  | 1 | 0 | 0      | 0    | 1     | 1     |
| 40  | 1 | 1 | 0      | 0    | 0     | 0     |

#### **SIMULATION**

Describe how you build the test bench and do the simulation.

- Using Verilog (provide the Verilog code)
- Wave form of simulation result (provide screen shots)
- The description on whether the simulation result is same as the truth-table, is the function of the design meet the expectation

#### CONSTRAINT FILE AND THE TESTING

Describe how you test your design on the Minisys Practice platform.



- Constraint file (provide the screen shots on the feature of a pin and the binding info between pins and the input /output ports)
- The testing result (provide the screen shots (at least 3 testing scene)) to show state of inputs and outputs along with the related descriptions.

#### THE DESCRIPTION OF OPERATION

Describe the problem occurred while in the lab and your solution. Any suggestions are welcomed.

Problems and solutions

Problem1:Firstly, I did the structure design in the way as the following picture shows,

To use ~x and~y rather the not gate. And teacher told me the result is right but somehow don't satisfy the requirement.

```
nor nor1(out5, x, y);
and and1(out6, x, y);
nand not1(out7, x, y);
or or1(out8, x, y);
```

Solution: Then I modified my design.

```
nor nor1(out5, x, y);

not not00(notx, x);

not not01(noty, y);

and and1(out6, notx, noty);

nand not1(out7, x, y);

or or1(out8, notx, noty);
```



*Problem2:* while editing a constraints file, I using out1[0] to represent the first bit of out1(out1 and out2 are both 1 bit long), as the following picture shows Then my implementation failed.

```
set_property IOSTANDARD LVCMOS33 [get_ports {out1[0]}]

set_property IOSTANDARD LVCMOS33 [get_ports {out2[0]}]

* implementation (2 errors)

* implementation (2
```

Solution: Then I ask teacher, she told me that if the port is one bit long, there's no need to add that[0].

