## A quick recap of the material covered in lectures

## MOS CAPACITOR C-V CHARACTERISTICS

Consider a nMOS capacitor with p-type substrate doped with carrier density  $N_a$ . When threshold voltage is applied to the MOS capacitor, the depletion layer is formed at the oxide-semiconductor interface with a width  $x_d$ . Fermi potential -  $\phi_F$  and surface potential in the semiconductor -  $\phi_s$ .

• Metal-Semiconductor work function difference (for any Metal gate):

$$\Phi_{ms} = \Phi'_m - \Phi_s = \Phi'_m - (\xi + \frac{E_g}{2q} + \phi_F)$$
 (1)

where  $\xi$  is electron affinity of semiconductor. In case of polysilicon gate, use  $\Phi'_m = \xi$ .

Fermi potential:

$$\phi_F = \frac{kT}{q} \ln \left( \frac{N_a}{n_i} \right) \tag{2}$$

• Flat band voltage:

$$V_{FB} = \Phi_{ms} - \frac{Q_{ss}'}{C_{ox}} \tag{3}$$

where  $Q_{ss}^{\prime}=Q_{i}$  is the trapped charge near the interface.

The maximum depletion charge at maximum depletion layer width:

$$|Q'_{SD}| = |Q_d| = qN_a x_{d,max} \tag{4}$$

Electric field is continuous at the interface:

$$\left[ \epsilon_{ox} E_{ox} = \epsilon_s E_s \right] \left[ E_s = \frac{q N_a}{\epsilon_s} x_d \right]$$
(5)

• Depletion layer width and its maximum width:

$$x_d = \sqrt{\frac{2\epsilon_s \phi_s}{qN_a}} \quad x_{d,max} = x_{d,T} = \sqrt{\frac{4\epsilon_s \phi_F}{qN_a}}; \qquad \phi_s = 2\phi_F$$
 (6)

Threshold voltage:

$$V_{T} = \begin{cases} \Phi_{ms} - \frac{Q'_{ss}}{C_{ox}} + 2\phi_{s} - \frac{Q_{d}}{C_{ox}} \\ V_{FB} + 2\phi_{s} - \frac{Q_{d}}{C_{ox}} \\ V_{FB} + 2\phi_{s} + \frac{\sqrt{4\epsilon_{s}qN_{a}\phi_{F}}}{C_{ox}}; \qquad \phi_{s} = 2\phi_{F} \end{cases}$$
(7)

MOS capacitance (per unit area):

$$C_{max} = C_{ox} = \frac{\epsilon_{ox}}{t_{ox}} \qquad \frac{1}{C_{min}} = \frac{1}{C_{ox}} + \frac{1}{C_{dep}}$$
(8)

• Total Capacitance per unit area when the frequency is low (LF-CV) and high (HF-CV) :

| Capacitance | $C_{LF}$                                              | $C_{HF}$                                                  | Region       | Biasing (nMOS cap)       |  |
|-------------|-------------------------------------------------------|-----------------------------------------------------------|--------------|--------------------------|--|
| C           | $C_{ox}$                                              | $C_{ox}$                                                  | Accumulation | $V_G \le V_{FB}$         |  |
|             | $\frac{1}{\frac{1}{C_{ox}} + \frac{x_d}{\epsilon_s}}$ | $\frac{1}{\frac{1}{C_{ox}} + \frac{x_d}{\epsilon_s}}$     | Depletion    | $V_{FB} \le V_G \le V_T$ |  |
|             | $C_{ox}$                                              | $\frac{1}{\frac{1}{C_{OT}} + \frac{x_{d,T}}{\epsilon_s}}$ | Inversion    | $V_G \ge V_T$            |  |

- If the frequency is low, the capacitance is initially maximum  $(C_{ox})$ , then reduces to minimum value  $(C_{min})$  and thus again reaches maximum. Similarly, if the frequency is high the capacitance is initially maximum and it reduces to minimum value.
- The C-V characteristics depends on the carrier density, oxide thickness, temperature, frequency, interface trap charges. Thus the flat-band, threshold voltages shifts accordingly.
- If the MOS capacitor is biased deeply into the depletion region by extreme biasing, the depletion width will be increased and thus the capacitance reduces heavily (i.e. even below  $C_{min}$ ).
- The equivalent oxide thickness (EOT) to replace  $\epsilon_{SiO_2}$  with a high- $\kappa$  dielectric  $\epsilon_{high-\kappa}$ , which is used to reduce quantum tunneling effects.

$$\frac{\epsilon_{ox}}{t_{EOT}} = \frac{\epsilon_{high-\kappa}}{t_{high-\kappa}} \tag{10}$$

## Solve the following questions. There are 11 questions, for a total 25 marks.

- 1. (1 mark) The typical high-frequency MOS capacitance is less than the low-frequency capacitance in which region(s) of operation?
  - A. accumulation
  - **B.** inversion
  - C. depletion
  - D. accumulation and depletion
  - E. accumulation and inversion
- 2. (1 mark) The threshold voltage  $(V_T)$  of an MOS capacitor decreases with a/an \_\_\_\_\_ in the gate oxide thickness  $(t_{ox})$  and decreases with a/an \_\_\_\_\_ in the substrate doping concentration.
  - A. increase, increase
  - B. decrease, increase
  - C. increase, decrease
  - D. decrease, decrease
  - E. no change, no change

- th Cox 7, VT +

  Cox 7 when tox 1
- 3. (1 mark) The surface potential in n-MOS capacitor at the threshold voltage is 24.
  - A.  $\frac{kT}{a} \ln \frac{N_a}{n_i}$
  - **B.**  $2\frac{kT}{q}\ln\frac{N_a}{n_i}$
  - C.  $\frac{kT}{q} \ln \frac{n_i}{N_a}$
  - D.  $\frac{3kT}{2q} \ln \frac{n_i}{N_a}$
  - E.  $2\frac{kT}{q}\ln\frac{n_i}{N_a}$
  - F.  $\frac{3kT}{2q} \ln \frac{N_a}{n_i}$

= 0.027 x ln (1016 1.5 x1010)

- 4. (2 marks) Consider a n-MOS capacitor where the gate is made of  $n^+$  (poly) Si has doping  $N_a=1$  imes $10^{16}~cm^{-3}$  and oxide thickness ( $t_{ox}$ ) is 50~nm. If the flat band voltage is -1~V, the threshold voltage is \_\_\_\_\_ V. (take  $n_i = 1.5 \times 10^{10}~cm^{-1}$ ,  $\epsilon_s = 11.9$ ,  $\epsilon_0 = 8.85 \times 10^{-14}~Fcm^{-1}$ , kT = 0.0259~eV,  $N_a = 10^{16} \text{ cm}^{-3}$   $V_F = K7 \ln \left(\frac{N_a}{N_f}\right)$  $\epsilon_{ox} = 3.9$ )
  - A. 0.52
  - B. -0.52
  - **C.** 0.39
  - D. 0.24
  - E. -0.24
  - F. -0.39
- at thruloff the surface potential  $p_s = 2p_F$   $Q_s = q_N a_N_{ep} = \sqrt{\frac{2\xi_s}{q_s}} \frac{2p_F}{q_s}$

$$V_{t} = V_{FR} - \frac{Q_{1}}{C_{0x}} + 2\beta_{f}$$

$$= -1 + \frac{L_{t} + \frac{C_{0x}}{C_{0x}}}{C_{0x}} + \frac{2x0.347}{C_{0x}}$$

$$= -1 + 0.7 + 0.694 = 0.399$$

5. (4 marks) The high-frequency C-V plot of an ideal MOS capacitor as shown in the figure.



Figure 1: HFCV of MOSCAP

- (a) (1 mark) Is this a PMOS or an NMOS device?
  - A. PMOS
  - B. NMOS
- (b) (3 marks) For the biasing conditions mentioned below, identify the the corresponding points mentioned on the MOS C-V plot. (Fill 1-5 numbers corresponding to the blanks)
  - i. flat-band
  - ii. inversion
  - iii. accumulation 5
  - iv. threshold 2
  - v. depletion 3
  - Ans: (i) 4; (ii) 1; (iii) 5; (iv) 2; (v) 3

- 6. (6 marks) Consider a silicon nMOS capacitor with doping  $N_a=1 imes 10^{17}~cm^{-3}$ , aluminium gate ( $\phi_M=$ 4.1~eV), and an oxide thickness  $(t_{ox})$  of 20~nm. Assume there is no fixed charge in the oxide or at the oxide-silicon interface. (Use kT = 0.0259~eV,  $\xi_{Si} = 4.05~eV$ ,  $n_i = 1.5 \times 10^{10}~cm^{-3}$ ,  $E_{g,Si} = 1.12~eV$ ,  $\epsilon_S = 11.9, \ \epsilon_{ox} = 3.9$ 
  - (a) (2 mark) Calculate the flat band voltage.

Wak function of exmiconductor

$$V_{z} = \frac{E_{ci}}{E_{ci}} + \frac{E_{g/2}}{2!} + \frac{V_{F}}{F_{F}}$$

Pric = 4.1 - (4.05 + 0.56 + 0.406)

VFB = Vms - Down on the or interface

(6x

= 172.6 nF/rm2

(b) (2 mark) Calculate the oxide capacitance per unit area.  $C_{0x} = \frac{E_{0x}}{t_{0x}} = \frac{3.9 \times 8.85 \times 10^{-19}}{20 \times 10^{-7}}$ 

A. 86 
$$nF/cm^2$$

B. 134.4 
$$nF/cm^2$$

C. 34.4 
$$nF/cm^2$$

**D. 172** 
$$nF/cm^2$$

E. 3.44 
$$nF/cm^2$$

F. 1.72 
$$nF/cm^2$$

(c) (2 marks) Calculate the threshold voltage.

## Previous year GATE questions

7. (2 marks) (EC-GATE 2007) Consider a MOS capacitor of area  $4 \times 10^{-4}~cm^2$ . Use  $\epsilon_{si} = 1 \times 10^{-12}~F/cm$ and  $\epsilon_{sio_2} = 3.5 \times 10^{-13}~F/cm.$ 



Figure 2: HFCV of NMOS Capacitor

(a) (1 marks) The gate oxide thickness in the MOS capacitor is

tow = 
$$\frac{C_{0x} A}{C_{0x}}$$
 =  $\frac{3.9 \times 8.85 \times 10^{-14} \times 4 \times 10^{-14}}{7 \times 10^{-12}}$   
=  $1.97 \times 10^{-5}$  cm  
=  $197 \text{ nm}$   
 $\sim 200 \text{ nm}$ 

(b) (1 marks) The maximum depletion layer width is  $\mu m$ .

~ 0.00036 Cm

vary slightly. I hoose closest answer.

Dr. Naresh Kumar Emani, EE @ IIT Hyderabad

- 8. (2 marks) (EC-GATE 2015) In MOS capacitor with an oxide layer thickness of  $10 \ nm$ , the maximum depletion layer thickness is  $100 \ nm$ . The permittivities of the semiconductor and the oxide layer are  $\epsilon_s$  and  $\epsilon_{ox}$  respectively. Assume  $\frac{\epsilon_s}{\epsilon_{ox}}=3$ , the ratio of maximum to the minimum capacitance is \_\_\_\_\_.
  - A. 8.66
  - B. 0.75
  - C. 4.33
  - D. 0.33
  - E. 3
  - F. 1

$$= 1 + \frac{Con}{Cdep}$$

$$= 1 + \frac{Con/ton}{Con/ton} = 1 + \frac{Con}{Csi} \cdot \frac{WJep}{tox}$$

$$= 1 + \frac{1}{3} \cdot \frac{100}{10} = 4.33$$

9. (2 marks) (EC-GATE 2016) Figures I and II show two MOS capacitors of unit area. The capacitor in Figure I has insulator materials X (of thickness  $t_1=1$  nm and dielectric constant  $\epsilon_1=4$ ) and Y (of thickness  $t_2=3$  nm and dielectric constant  $\epsilon_2=20$ ). The capacitor in Figure II has only insulator material X of thickness  $t_{eq}$ . If the capacitors are of equal capacitors, then the value of  $t_{eq}$  is \_\_\_\_\_ nm.



10. (2 marks) (EC-GATE 2020) The band diagram of a p-type semiconductor with a band-gap of 1 eV is shown in the figure. Using this semiconductor, a MOS capacitor having  $V_{Th}$  of -0.16~V,  $C'_{ox}$  of  $100~nF/cm^2$  and a metal work function of 3.87~eV is fabricated. There is no charge within the oxide. If the voltage across the capacitor is  $V_{Th}$ , the magnitude of depletion charge per unit area (in  $nC/cm^2$ ) is



11. (2 marks) (EC-GATE 2017) A MOS capacitor is fabricated on p-type Si (silicon) where the metal work function is 4.1~eV and electron affinity of Si is 4.0~eV,  $E_C-E_F=0.9~eV$ ; where  $E_C$  and  $E_F$  are conduction band minimum and the Fermi energy levels of Si, respectively,  $\epsilon_{ox}=3.9$ ,  $\epsilon_0=8.85\times 10^{-14}~F/cm$ , oxide thickness  $t_{ox}=0.1~\mu m$  and electron charge  $q=1.6\times 10^{-19}~C$ . If the measured flat band voltage of this capacitor is -1V, then the magnitude of the fixed charge at the oxide semiconductor interface is  $nC/cm^2$ .

Ans: 6.9

Range: 6.5 - 7.5  $V_{FS} = M_{MS} - \frac{Q_{6N}}{C_{6N}}$ 

Vm( = 4.1 - (4 + 0.9) = -0.8 V

-1 = -0-8 - Qon 34.5 nF/cm2

> =) Oon = 0.2 × 34.5 n C/cm<sup>2</sup> - 6.9 n C/cm<sup>2</sup>