



# **NHD-0420CW-AR3**

# **Character OLED Display Module**

NHD- Newhaven Display
0420- 4 lines x 20 characters
CW- Character OLED Module

A- Model R- Red

3- 2.4V~5.5V Supply Voltage

# Newhaven Display International, Inc.

2661 Galvin Ct. Elgin IL, 60124

Ph: 847-844-8795 Fax: 847-844-8796

**Document Revision History** 

| Revision | Date       | Description                                         | Changed by |
|----------|------------|-----------------------------------------------------|------------|
| 0        | 12/15/2014 | Initial Release                                     | AK         |
| 1        | 4/6/2015   | Pin Description, Electrical Characteristics Updated | PB         |

### **Functions and Features**

- 4 lines x 20 characters
- Built-in LCD comparable controller
- 4/8-bit Parallel, SPI, or I<sup>2</sup>C MPU interface
- 2.8V or 5.0V operation
- RoHS compliant
- Slim design

# **Mechanical Drawing**



The drawing contained herein is the exclusive property of Newhaven Display International, Inc. and shall not be copied, reproduced, and/or disclosed in any format without permission.

# **Pin Description**

### **Parallel Interface:**

| Pin No. | Symbol    | <b>External Connection</b> | Function Description                                       |
|---------|-----------|----------------------------|------------------------------------------------------------|
| 1       | VSS       | Power Supply               | Ground                                                     |
| 2       | VDD       | Power Supply               | Supply Voltage for OLED and Logic                          |
|         |           |                            | VDD=2.8V for 2.8V operation, VDD=5V for 5V operation       |
| 3       | REGVDD    | Power Supply               | Internal 5V I/O Regulator select signal                    |
|         |           |                            | REGVDD=0V for 2.8V operation, REGVDD=5V for 5V operation   |
| 4       | D/C       | MPU                        | Data/Command select signal. D/C=0: Command, D/C=1: Data    |
| 5       | R/W       | MPU                        | Read/Write select signal, R/W=1: Read R/W=0: Write         |
| 6       | E         | MPU                        | Operation Enable signal. Falling edge triggered.           |
| 7-10    | DB0 – DB3 | MPU                        | Four low order bi-directional three-state data bus lines.  |
|         |           |                            | These four are not used during 4-bit operation.            |
| 11-14   | DB4 – DB7 | MPU                        | Four high order bi-directional three-state data bus lines. |
| 15      | /CS       | MPU                        | Active LOW Chip Select signal                              |
| 16      | /RES      | MPU                        | Active LOW Reset signal                                    |
| 17-19   | BSO – BS2 | MPU                        | MPU interface select signal                                |
| 20      | VSS       | Power Supply               | Ground                                                     |

# **Serial Interface:**

| Pin No. | Symbol    | <b>External Connection</b> | Function Description                                     |
|---------|-----------|----------------------------|----------------------------------------------------------|
| 1       | VSS       | Power Supply               | Ground                                                   |
| 2       | VDD       | Power Supply               | Supply Voltage for OLED and Logic                        |
|         |           |                            | VDD=2.8V for 2.8V operation, VDD=5V for 5V operation     |
| 3       | REGVDD    | Power Supply               | Internal 5V I/O Regulator select signal                  |
|         |           |                            | REGVDD=0V for 2.8V operation, REGVDD=5V for 5V operation |
| 4-6     | NC        | -                          | No Connect. Tie to Ground                                |
| 7       | SCLK      | MPU                        | Serial Clock signal                                      |
| 8       | SDI       | MPU                        | Serial Data Input signal                                 |
| 9       | SDO       | MPU                        | Serial Data Output signal                                |
| 10-14   | NC        | -                          | No Connect. Tie to Ground                                |
| 15      | /cs       | MPU                        | Active LOW Chip Select signal                            |
| 16      | /RES      | MPU                        | Active LOW Reset signal                                  |
| 17-19   | BSO – BS2 | MPU                        | MPU interface select signal                              |
| 20      | VSS       | Power Supply               | Ground                                                   |

# I<sup>2</sup>C Interface:

| Pin No. | Symbol         | <b>External Connection</b> | Function Description                                            |
|---------|----------------|----------------------------|-----------------------------------------------------------------|
| 1       | VSS            | Power Supply               | Ground                                                          |
| 2       | VDD            | Power Supply               | Supply Voltage for OLED and Logic                               |
|         |                |                            | VDD=2.8V for 2.8V operation, VDD=5V for 5V operation            |
| 3       | REGVDD         | Power Supply               | Internal 5V I/O Regulator select signal                         |
|         |                |                            | REGVDD=0V for 2.8V operation, REGVDD=5V for 5V operation        |
| 4       | SA0            | MPU                        | Slave Address select signal                                     |
| 5-6     | NC             | -                          | No Connect. Tie to Ground                                       |
| 7       | SCL            | MPU                        | Serial Clock signal                                             |
| 8       | SDAIN          | MPU                        | Serial Data Input.                                              |
| 9       | <b>SDA</b> out | MPU                        | Serial Data Output. Tie together with SDA <sub>IN</sub> (pin 8) |
| 10-15   | NC             | -                          | No Connect. Tie to Ground                                       |
| 16      | /RES           | MPU                        | Active LOW Reset signal                                         |
| 17-19   | BSO – BS2      | MPU                        | MPU interface select signal                                     |
| 20      | VSS            | Power Supply               | Ground                                                          |

### **MPU Interface Pin Selections**

| Pin<br>Name | 4-bit Parallel<br>6800 interface | 4-bit Parallel<br>8080 interface | 8-bit Parallel<br>6800 interface | 8-bit Parallel<br>8080 interface | Serial<br>Interface | I <sup>2</sup> C<br>Interface |
|-------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|---------------------|-------------------------------|
| BS0         | 1                                | 1                                | 0                                | 0                                | 0                   | 0                             |
| BS1         | 0                                | 1                                | 0                                | 1                                | 0                   | 1                             |
| BS2         | 1                                | 1                                | 1                                | 1                                | 0                   | 0                             |

### **MPU Interface Pin Assignment Summary**

| Bus              |    |     |         | a/Comma | Control Signals |                    |       |         |      |         |     |     |      |
|------------------|----|-----|---------|---------|-----------------|--------------------|-------|---------|------|---------|-----|-----|------|
| Interface        | D7 | D6  | D5      | D4      | D3              | D2                 | D1    | D0      | E    | R/W     | /cs | D/C | /RES |
| 4-bit 6800       |    | D[7 | ':4]    |         |                 | Tie L              | .OW   |         | Е    | R/W     | /CS | D/C | /RES |
| 4-bit 8080       |    | D[7 | ':4]    |         |                 | Tie L              | .OW   |         | /RD  | /WR     | /CS | D/C | /RES |
| 8-bit 6800       |    |     |         | D[7     | <b>'</b> :0]    |                    |       |         | E    | R/W     | /CS | D/C | /RES |
| 8-bit 8080       |    |     |         | D[7     | 7:0]            |                    |       |         | /RD  | /WR     | /CS | D/C | /RES |
| SPI              |    |     | Tie LOW |         | Tie LOW /CS     |                    |       | Tie LOW | /RES |         |     |     |      |
| I <sup>2</sup> C |    |     | Tie LOW |         |                 | SDA <sub>OUT</sub> | SDAIN | SCL     |      | Tie LOW |     | SA0 | /RES |

### **Electrical Characteristics**

| Item                             | Symbol               | Condition    | Min.    | Тур. | Max.    | Unit |
|----------------------------------|----------------------|--------------|---------|------|---------|------|
| Operating Temperature Range      | Тор                  | Absolute Max | -40     | -    | +85     | °C   |
| Storage Temperature Range        | Tst                  | Absolute Max | -40     | -    | +90     | °C   |
| Supply Voltage for logic         | VDD                  |              | 2.4     | 2.8  | 5.5     | V    |
| Supply Voltage for I/O Regulator | REGVDD               | VDD = 5V     | 4.4     | 5.0  | 5.5     | V    |
| Supply Current                   | IDD                  |              | -       | 70   | 135     | mA   |
| Sleep Mode Current               | IDD <sub>SLEEP</sub> |              | -       | 2    | 5       | mA   |
| "H" Level input                  | Vih                  |              | 0.8*VDD | -    | -       | V    |
| "L" Level input                  | Vil                  |              | -       | -    | 0.2*VDD | V    |
| "H" Level output                 | Voh                  |              | 0.9*VDD | -    | -       | V    |
| "L" Level output                 | Vol                  |              | -       | -    | 0.1*VDD | V    |

# **Optical Characteristics**

| Item                   | Symbol | Condition        | Min.     | Тур. | Max. | Unit              |
|------------------------|--------|------------------|----------|------|------|-------------------|
| Viewing Angle – Top    |        |                  | 80       | -    | -    | 0                 |
| Viewing Angle – Bottom |        | C=> 10 000:1     | 80       | -    | -    | 0                 |
| Viewing Angle – Left   |        | Cr ≥ 10,000:1    | 80       | -    | -    | 0                 |
| Viewing Angle – Right  |        |                  | 80       | -    | -    | 0                 |
| Contrast Ratio         | Cr     |                  | 10,000:1 | -    | -    | -                 |
| Response Time (rise)   | Tr     | -                | -        | 10   | -    | us                |
| Response Time (fall)   | Tf     | -                | -        | 10   | -    | us                |
| Brightness             |        | 50% checkerboard | 35       | 50   | -    | cd/m <sup>2</sup> |
| Lifetime               |        | Ta=25°C, 50%     | 20,000   | -    | -    | Hrs               |
|                        |        | checkerboard     |          |      |      |                   |

**Note**: Lifetime at typical temperature is based on accelerated high-temperature operation. Lifetime is tested at average 50% pixels on and is rated as Hours until **Half-Brightness**. The Display OFF command can be used to extend the lifetime of the display.

Luminance of active pixels will degrade faster than inactive pixels. Residual (burn-in) images may occur. To avoid this, every pixel should be illuminated uniformly.

### **Controller Information**

Built-in US2066 controller.

Please download specification at <a href="http://www.newhavendisplay.com/app">http://www.newhavendisplay.com/app</a> notes/US2066.pdf</a>

#### **DDRAM Address**

| 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 | 13 | 14 | 15 | 16 | 17 | 18 | 19 | 20 |
|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|
| 00 | 01 | 02 | 03 | 04 | 05 | 06 | 07 | 08 | 09 | 0A | OB | 0C | 0D | 0E | 0F | 10 | 11 | 12 | 13 |
| 20 | 21 | 22 | 23 | 24 | 25 | 26 | 27 | 28 | 29 | 2A | 2B | 2C | 2D | 2E | 2F | 30 | 31 | 32 | 33 |
| 40 | 41 | 42 | 43 | 44 | 45 | 46 | 47 | 48 | 49 | 4A | 4B | 4C | 4D | 4E | 4F | 50 | 51 | 52 | 53 |
| 60 | 61 | 62 | 63 | 64 | 65 | 66 | 67 | 68 | 69 | 6A | 6B | 6C | 6D | 6E | 6F | 70 | 71 | 72 | 73 |

# **Table of Commands**

| 1. Fundamei                 | ntal | Com | man | d Set |            |    |          |               |        |         |    |     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------------|------|-----|-----|-------|------------|----|----------|---------------|--------|---------|----|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Command                     | IS   | RE  | SD  | D/C#  | R/W#       | D7 | In<br>D6 | structi<br>D5 | on Cod | e<br>D3 | D2 | D1  | DO  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Clear Display               | x    | x   | 0   | 0     | (WR#)<br>0 | 0  | 0        | 0             | 0      | 0       | 0  | 0   | 1   | Write "20H" to DDRAM and set DDRAM address to "00H" from AC.                                                                                                                                                                                                                                                                                                                                                                                                            |
| Return Home                 | x    | 0   | 0   | 0     | 0          | 0  | 0        | 0             | 0      | 0       | 0  | 1   | *   | Set DDRAM address to "00H" from AC and return cursor to its original position if shifted. The contents of DDRAM are not changed.                                                                                                                                                                                                                                                                                                                                        |
| Entry Mode<br>Set           | x    | 0   | 0   | 0     | 0          | 0  | 0        | 0             | 0      | 0       | 1  | I/D | S   | Assign cursor / blink moving direction with DDRAM address.  I/D = "1": cursor/ blink moves to right and DDRAM address is increased by 1 (POR)  I/D = "0": cursor/ blink moves to left and DDRAM address is decreased by 1  Assign display shift with DDRAM address.  S = "1": make display shift of the enabled lines by the DS4 to DS1 bits in the shift enable instruction. Left/ right direction depends on I/D bit selection.  S = "0": display shift disable (POR) |
|                             | x    | 1   | 0   | 0     | 0          | 0  | 0        | 0             | 0      | 0       | 1  | BDC | BDS | Segment bi-direction function.  BDC = "0": COM31 -> COM0  BDC = "1": COM0 -> COM31  Segment bi-direction function.  BDS = "0": SEG99 -> SEG0,  BDS = "1": SEG0 -> SEG99                                                                                                                                                                                                                                                                                                 |
| Display ON /<br>OFF Control | x    | o   | o   | 0     | 0          | 0  | 0        | 0             | 0      | 1       | D  | С   | В   | Set display/cursor/blink ON/OFF  D = "1": display ON, D = "0": display OFF (POR),  C = "1": cursor ON, C = "0": cursor OFF (POR),  B = "1": blink ON, B = "0": blink OFF (POR).                                                                                                                                                                                                                                                                                         |
| Extended<br>Function Set    | x    | 1   | 0   | 0     | 0          | 0  | 0        | 0             | 0      | 1       | FW | B/W | NW  | Assign font width, black/white inverting of cursor, and 4-line display mode control bit.  FW = "1": 6-dot font width, FW = "0": 5-dot font width (POR),  B/W = "1": black/white inverting of cursor enable, B/W = "0": black/white inverting of cursor                                                                                                                                                                                                                  |

| 1. Fundame                                              | I. Fundamental Command Set  Instruction Code |    |    |      |       |    |    |    |    |     |     |           |     |                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------------------------|----------------------------------------------|----|----|------|-------|----|----|----|----|-----|-----|-----------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Command                                                 | IS                                           | RE | SD |      | R/W#  |    |    |    |    | l   |     | l         | l   | Description                                                                                                                                                                                                                                                                                                                               |
|                                                         |                                              |    |    | D/C# | (WR#) | D7 | D6 | D5 | D4 | D3  | D2  | D1        | DO  | •                                                                                                                                                                                                                                                                                                                                         |
|                                                         |                                              |    |    |      |       |    |    |    |    |     |     |           |     | disable (POR)  NW = "1": 3-line or 4-line display mode  NW = "0": 1-line or 2-line display mode                                                                                                                                                                                                                                           |
| Cursor or<br>Display Shift                              | 0                                            | 0  | 0  | 0    | 0     | 0  | 0  | 0  | 1  | S/C | R/L | *         | *   | Set cursor moving and display shift control bit, and the direction, without changing DDRAM data.  S/C = "1": display shift, S/C = "0": cursor shift,  R/L = "1": shift to right, R/L = "0": shift to left                                                                                                                                 |
| Double<br>Height (4-<br>line) /<br>Display-dot<br>shift | 0                                            | 1  | 0  | 0    | 0     | 0  | 0  | 0  | 1  | UD2 | UD1 | *         | DH' | UD2~1: Assign different doubt height format (POR=11b) Refer to Table 7-2 for details DH' = "1": display shift enable DH' = "0": dot scroll enable (POR)                                                                                                                                                                                   |
| Shift Enable                                            | 1                                            | 1  | o  | 0    | 0     | 0  | 0  | 0  | 1  | DS4 | DS3 | DS2       | DS1 | DS[4:1]=1111b (POR) when DH' = 1b  Determine the line for display shift.  DS1 = "1/0": 1 <sup>st</sup> line display shift enable/disable  DS2 = "1/0": 2 <sup>rd</sup> line display shift enable/disable  DS3 = "1/0": 3 <sup>rd</sup> line display shift enable/disable  DS4 = "1/0": 4 <sup>th</sup> line display shift enable/disable. |
| Scroll Enable                                           | 1                                            | 1  | o  | 0    | 0     | 0  | 0  | 0  | 1  | HS4 | HS3 | HS2       | HS1 | HS[4:1]=1111b (POR) when DH' = 0b  Determine the line for horizontal smooth scroll.  HS1 = "1/0": 1 <sup>st</sup> line dot scroll enable/disable  HS2 = "1/0": 2 <sup>rd</sup> line dot scroll enable/disable  HS3 = "1/0": 3 <sup>rd</sup> line dot scroll enable/disable  HS4 = "1/0": 4 <sup>ft</sup> line dot scroll enable/disable.  |
| Function Set                                            | x                                            | 0  | o  | 0    | 0     | 0  | 0  | 1  | *  | N   | DH  | RE<br>(0) | IS  | Numbers of display line, N when N = "1": 2-line (NW=0b) / 4-line (NW=1b), when N = "0": 1-line (NW=0b) / 3-line (NW=1b)  DH = " 1/0": Double height font control for 2-line mode enable/ disable (POR=0)  Extension register, RE ("0")  Extension register, IS                                                                            |

| 1. Fundame                                   | . Fundamental Command Set |    |    |      |               |    |                 |                 |                 |                 |                 |                 |                 |                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------|---------------------------|----|----|------|---------------|----|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                              |                           |    |    |      |               |    | In              | structi         | on Cod          | e               |                 |                 |                 |                                                                                                                                                                                                                                                                                                              |
| Command                                      | IS                        | RE | SD | D/C# | R/W#<br>(WR#) | D7 | D6              | D5              | D4              | D3              | D2              | D1              | DO              | Description                                                                                                                                                                                                                                                                                                  |
|                                              | x                         | 1  | 0  | 0    | 0             | 0  | 0               | 1               | *               | N               | BE              | RE (1)          | REV             | CGRAM blink enable BE = 1b: CGRAM blink enable BE = 0b: CGRAM blink disable (POR)  Extension register, RE ("1")  Reverse bit REV = "1": reverse display, REV = "0": normal display (POR)                                                                                                                     |
| Set CGRAM<br>address                         | 0                         | 0  | 0  | 0    | 0             | 0  | 1               | AC5             | AC4             | AC3             | AC2             | AC1             | AC0             | Set CGRAM address in address counter.<br>(POR=00 0000)                                                                                                                                                                                                                                                       |
| Set DDRAM<br>Address                         | x                         | 0  | 0  | 0    | 0             | 1  | AC6             | AC5             | AC4             | AC3             | AC2             | AC1             |                 | Set DDRAM address in address counter.<br>(POR=000 0000)                                                                                                                                                                                                                                                      |
| Set Scroll<br>Quantity                       | x                         | 1  | 0  | 0    | 0             | 1  | *               | SQ5             | SQ4             | SQ3             | SQ2             | SQ1             |                 | Set the quantity of horizontal dot scroll. (POR=00 0000) Valid up to SQ[5:0] = 110000b                                                                                                                                                                                                                       |
| Read Busy<br>Flag and<br>Address/<br>Part ID | x                         | x  | 0  | 0    | 1             | BF | AC6<br>/<br>ID6 | AC5<br>/<br>ID5 | AC4<br>/<br>ID4 | AC3<br>/<br>ID3 | AC2<br>/<br>ID2 | AC1<br>/<br>ID1 | AC0<br>/<br>ID0 | Can be known whether during internal operation or not by reading BF. The contents of address counter or the part ID can also be read. When it is read the first time, the address counter can be read. When it is read the second time, the part ID can be read.  BF = "1": busy state BF = "0": ready state |
| Write data                                   | x                         | x  | 0  | 1    | 0             | D7 | D6              | D5              | D4              | D3              | D2              | D1              | D0              | Write data into internal RAM<br>(DDRAM / CGRAM).                                                                                                                                                                                                                                                             |
| Read data                                    | x                         | x  | 0  | 1    | 1             | D7 | D6              | D5              | D4              | D3              | D2              | D1              | D0              | Read data from internal RAM<br>(DDRAM / CGRAM).                                                                                                                                                                                                                                                              |

| 2. Extended Command Set  Command IS RE SD Instruction Code Description |    |    |    |      |               |         |                       |                       |                       |       |       |       |       |    |                                                                                                                                     |  |  |  |  |  |  |  |  |  |
|------------------------------------------------------------------------|----|----|----|------|---------------|---------|-----------------------|-----------------------|-----------------------|-------|-------|-------|-------|----|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| Command                                                                | IS | RE | SD |      |               | In      | stru                  | ction                 | 1 Cod                 | le    |       |       |       |    | Description                                                                                                                         |  |  |  |  |  |  |  |  |  |
|                                                                        |    |    |    | D/C# | R/W#<br>(WR#) | Hex     | D7                    | D6                    | D5                    | D4    | D3    | D2    | D1    | D0 |                                                                                                                                     |  |  |  |  |  |  |  |  |  |
|                                                                        | Х  | 1  | 0  | 0    | 0             | 71      | 0                     | 1                     | 1                     | 1     | 0     | 0     | 0     | 1  | $A[7:0] = 00h$ , Disable internal $V_{DD}$                                                                                          |  |  |  |  |  |  |  |  |  |
|                                                                        | X  | 1  | 0  | 1    | 0             | A[7:0]  | <b>A</b> <sub>7</sub> | <b>A</b> <sub>6</sub> | <b>A</b> <sub>5</sub> | $A_4$ | $A_3$ | $A_2$ | $A_1$ | Ao | regulator at 5V I/O application mode                                                                                                |  |  |  |  |  |  |  |  |  |
| Function<br>Selection A                                                |    |    |    |      |               |         |                       |                       |                       |       |       |       |       |    | A[7:0] = 5Ch, Enable internal $V_{DD}$ regulator at 5V I/O application mode (POR)                                                   |  |  |  |  |  |  |  |  |  |
|                                                                        | X  | 1  | 0  | 0    | 0             | 72      | 0                     | 1                     | 1                     | 1     | 0     | 0     | 1     |    | OPR[1:0]: Select the character no. of                                                                                               |  |  |  |  |  |  |  |  |  |
|                                                                        | x  | 1  | 0  | 1    | o             |         | *                     | *                     | *                     | *     |       | _     |       |    | OPR[1:0]: Select the character no. of character generator                                                                           |  |  |  |  |  |  |  |  |  |
| Function<br>Selection B                                                | X  | 1  |    |      | O             |         | *                     | *                     | *                     | *     | 1     | 0     | 1     | 0  | OPR[1:                                                                                                                              |  |  |  |  |  |  |  |  |  |
| OLED<br>Characterization                                               | X  | 1  | X  | 0    | 0             | 78 / 79 | 0                     | 1                     | 1                     | 1     | 1     | 0     | 0     | Ì  | Extension register, SD SD = 0b: OLED command set is disabled (POR) SD = 1b: OLED command set is enabled Details refer to Table 6-3. |  |  |  |  |  |  |  |  |  |

| 3. OLED Command Set                                          |    |     |   |     |                 |              |                         |                            |                            |                     |                            |                     |                     |                       |                                                                                                                                                                                                                                                                                                              |
|--------------------------------------------------------------|----|-----|---|-----|-----------------|--------------|-------------------------|----------------------------|----------------------------|---------------------|----------------------------|---------------------|---------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Command                                                      | IS | RE  |   |     |                 |              | Inst                    | ructi                      | Description                |                     |                            |                     |                     |                       |                                                                                                                                                                                                                                                                                                              |
|                                                              |    |     |   |     | R/W#            | Hex          | D7                      | D6                         | <b>D5</b>                  | D4                  | D3                         | D2                  | <b>D1</b>           | DO                    |                                                                                                                                                                                                                                                                                                              |
| Set Contrast<br>Control                                      | X  | 1   | 1 | 0 0 | (WR#)<br>0<br>0 | 81<br>A[7:0] | 1<br>A <sub>7</sub>     | 0<br><b>A</b> <sub>6</sub> | 0<br><b>A</b> <sub>5</sub> | 0<br>A <sub>4</sub> | 0<br><b>A</b> <sub>3</sub> | 0<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | 1                     | Double byte command to select 1 out of 256 contrast steps. Contrast increases as the value increases.  (POR = 7Fh)                                                                                                                                                                                           |
| Set Display<br>Clock Divide<br>Ratio/Oscillator<br>Frequency | X  | 1   | 1 | 0 0 | 0 0             | D5<br>A[7:0] | 1<br>A <sub>7</sub>     | 1<br>A <sub>6</sub>        | <b>0 A</b> <sub>5</sub>    | 1<br>A <sub>4</sub> | <b>0 A</b> ₃               | 1<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | <b>A</b> <sub>0</sub> | A[3:0]: Define the divide ratio (D) of the display clocks (DCLK): divide ratio = A[3:0] + 1 (POR=0000b)  A[7:4]: Set the Oscillator Frequency, Fosc. Oscillator Frequency increases with the value of A[7:4] and vice versa. (POR=0111b)  Range:0000b~1111b  Frequency increases as setting value increases. |
| Set Phase<br>Length                                          | X  | 1   | 1 | 0 0 | 0               | D9<br>A[7:0] | <b>1 A</b> <sub>7</sub> | 1<br>A <sub>6</sub>        | <b>0 A</b> <sub>5</sub>    | 1<br>A <sub>4</sub> | <b>1 A</b> <sub>3</sub>    | 0<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | 1<br>A <sub>0</sub>   | A[3:0]: Phase 1 period of up to 32<br>DCLK; clock 0 is an valid entry<br>with 2 DCLK (POR=1000b)  A[7:4]: Phase 2 period of up to 15<br>DCLK; clock 0 is invalid entry<br>(POR=0111b)                                                                                                                        |
| Set SEG Pins<br>Hardware<br>Configuration                    | X  | 1 1 | 1 | 0 0 | 0               | DA<br>A[5:4] | 1 0                     | 1 0                        | <b>0 A</b> <sub>5</sub>    | 1<br>A <sub>4</sub> | 1 0                        | 0 0                 | 1 0                 | 0                     | A[4]=0b, Sequential SEG pin configuration A[4]=1b (POR), Alternative (odd/even) SEG pin configuration A[5]=0b (POR), Disable SEG Left/Right remap A[5]=1b, Enable SEG Left/Right remap Refer to Table 6-4 for details                                                                                        |
| Set V <sub>COMH</sub><br>Deselect Level                      | X  | 1   | 1 | 0   | 0               | DB<br>A[6:4] | 1 0                     | 1<br>A <sub>6</sub>        | <b>0 A</b> <sub>5</sub>    | 1<br>A <sub>4</sub> | 1 0                        | 0                   | 1 0                 | 1 0                   | A[6:4] Hex V <sub>COMH</sub> deselect level code  000b 00h ~ 0.65 x V <sub>CC</sub> 001b 10h ~ 0.71 x V <sub>CC</sub> 010b 20h ~ 0.77 x V <sub>CC</sub> (POR)  011b 30h ~ 0.83 x V <sub>CC</sub> 100b 40h 1 x V <sub>CC</sub>                                                                                |

| 3. OLED Command Set  Command IS RE SD Instruction Code Description |    |    |    |      |               |              |            |       |                     |                            |                            |                     |                     |                       |                                                                                                                                                                                 |
|--------------------------------------------------------------------|----|----|----|------|---------------|--------------|------------|-------|---------------------|----------------------------|----------------------------|---------------------|---------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Command                                                            | IS | RE | SD |      |               |              | Inst       | ructi | on C                | ode                        |                            |                     |                     |                       | Description                                                                                                                                                                     |
|                                                                    |    |    |    | D/C# | R/W#<br>(WR#) | Hex          | D7         | D6    | D5                  | D4                         | D3                         | D2                  | D1                  | D0                    |                                                                                                                                                                                 |
|                                                                    | X  | 1  | 1  | 0    | 0             | DC           | 1          | 1     | 0                   | 1                          | 1                          | 1                   | 0                   | 0                     | Set VSL & GPIO                                                                                                                                                                  |
|                                                                    | X  | 1  | 1  | 0    | 0             | A[7:0]       | <b>A</b> 7 | 0     | 0                   | 0                          | 0                          | 0                   | $A_1$               | <b>A</b> <sub>0</sub> | 6-1-1/61                                                                                                                                                                        |
|                                                                    |    |    |    |      |               |              |            |       |                     |                            |                            |                     |                     |                       | Set VSL:<br>A[7] = 0b: Internal VSL (POR)<br>A[7] = 1b: Enable external VSL                                                                                                     |
| Function<br>Selection C                                            |    |    |    |      |               |              |            |       |                     |                            |                            |                     |                     |                       | Set GPIO: A[1:0]= 00b represents GPIO pin HiZ, input disabled (always read as low)                                                                                              |
|                                                                    |    |    |    |      |               |              |            |       |                     |                            |                            |                     |                     |                       | A[1:0]= 01b represents GPIO pin HiZ,<br>input enabled<br>A[1:0]= 10b represents GPIO pin                                                                                        |
|                                                                    |    |    |    |      |               |              |            |       |                     |                            |                            |                     |                     |                       | output Low (RESET) A[1:0]= 11b represents GPIO pin output High                                                                                                                  |
|                                                                    | X  | 1  | 1  | 0    | 0             | 23<br>A[5:0] | 0          | 0     | 1<br>A <sub>5</sub> | 0<br><b>A</b> <sub>4</sub> | 0<br><b>A</b> <sub>3</sub> | 0<br>A <sub>2</sub> | 1<br>A <sub>1</sub> |                       | A[5:4] = 00b Disable Fade Out /<br>Blinking Mode[RESET]                                                                                                                         |
|                                                                    |    |    |    |      |               |              |            |       |                     |                            |                            |                     |                     |                       | A[5:4] = 10b Enable Fade Out mode.<br>Once Fade Mode is enabled, contrast<br>decrease gradually to all pixels OFF.<br>Output follows RAM content when Fade<br>mode is disabled. |
|                                                                    |    |    |    |      |               |              |            |       |                     |                            |                            |                     |                     |                       | A[5:4] = 11b Enable Blinking mode. Once Blinking Mode is enabled, contrast                                                                                                      |
|                                                                    |    |    |    |      |               |              |            |       |                     |                            |                            |                     |                     |                       | decrease gradually to all pixels OFF and than contrast increase gradually to                                                                                                    |
| Set Fade Out<br>and Blinking                                       |    |    |    |      |               |              |            |       |                     |                            |                            |                     |                     |                       | normal display. This process loop continuously until the Blinking mode is disabled.                                                                                             |
|                                                                    |    |    |    |      |               |              |            |       |                     |                            |                            |                     |                     |                       | A[3:0] : Set time interval for each fade step                                                                                                                                   |
|                                                                    |    |    |    |      |               |              |            |       |                     |                            |                            |                     |                     |                       | A[3:0] Time interval for each fade step                                                                                                                                         |
|                                                                    |    |    |    |      |               |              |            |       |                     |                            |                            |                     |                     |                       | 0001b 16 Frames<br>0010b 24 Frames<br>: :<br>1110b 120 Frames                                                                                                                   |
|                                                                    |    |    |    |      |               |              |            |       |                     |                            |                            |                     |                     |                       | 1111b   128 Frames                                                                                                                                                              |

# **Timing Characteristics**

#### 6800-Series Parallel Interface:

| Symbol             | Parameter                                  | Min | Тур | Max | Unit |
|--------------------|--------------------------------------------|-----|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time (write cycle)             | 400 | -   | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time                         | 13  | -   | -   | ns   |
| t <sub>AH</sub>    | Address Hold Time                          | 17  | -   | -   | ns   |
| t <sub>cs</sub>    | Chip Select Time                           | 0   | -   | -   | ns   |
| t <sub>CH</sub>    | Chip Select Hold Time                      | 0   | -   | -   | ns   |
| t <sub>DSW</sub>   | Write Data Setup Time                      | 35  | -   | -   | ns   |
| $t_{DHW}$          | Write Data Hold Time                       | 18  | -   | -   | ns   |
| $t_{DHR}$          | Read Data Hold Time                        | 13  | -   | -   | ns   |
| t <sub>OH</sub>    | Output Disable Time                        | 10  | -   | 90  | ns   |
| t <sub>ACC</sub>   | Access Time (RAM)                          |     |     | 125 | ns   |
|                    | Access Time (command)                      | _   | _   | 123 | ns   |
| $PW_{CSL}$         | Chip Select Low Pulse Width (read RAM)     | 250 | -   | -   | ns   |
|                    | Chip Select Low Pulse Width (read Command) | 250 | -   | -   | ns   |
|                    | Chip Select Low Pulse Width (write)        | 50  | -   | -   | ns   |
| PW <sub>CSH</sub>  | Chip Select High Pulse Width (read)        | 155 | -   | -   | ns   |
|                    | Chip Select High Pulse Width (write)       | 55  | -   | -   | ns   |
| $t_R$              | Rise Time                                  | -   | -   | 15  | ns   |
| t <sub>F</sub>     | Fall Time                                  | -   | -   | 15  | ns   |

Condition 1: /CS low pulse width > E high pulse width



Condition 2: /CS low pulse width < E high pulse width



### 8080-Series Parallel Interface:

| Symbol             | Parameter                                                      | Min | Тур | Max | Unit |
|--------------------|----------------------------------------------------------------|-----|-----|-----|------|
| t <sub>cycle</sub> | Clock Cycle Time (write cycle)                                 | 400 | -   | -   | ns   |
| t <sub>AS</sub>    | Address Setup Time                                             | 13  | -   | -   | ns   |
| $t_AH$             | Address Hold Time                                              | 17  | -   | -   | ns   |
| $t_{CS}$           | Chip Select Time                                               | 0   | -   | -   | ns   |
| $t_{CSH}$          | Chip select hold time to read signal                           | 0   | -   | -   | ns   |
| t <sub>CSF</sub>   | Chip select hold time                                          | 0   | -   | -   | ns   |
| $t_{DSW}$          | Write Data Setup Time                                          | 35  | -   | -   | ns   |
| $t_{DHW}$          | Write Data Hold Time                                           | 18  | -   | -   | ns   |
| $t_{DHR}$          | Read Data Hold Time                                            | 13  | -   | -   | ns   |
| t <sub>OH</sub>    | Output Disable Time                                            | 10  | -   | 70  | ns   |
| t <sub>ACC</sub>   | Access Time (RAM)                                              |     |     | 125 | ns   |
|                    | Access Time (command)                                          | _   | -   | 125 | ns   |
| $PW_{CSL}$         | Chip Select Low Pulse Width (read RAM) - t <sub>PWLR</sub>     | 250 | -   | -   | ns   |
|                    | Chip Select Low Pulse Width (read Command) - t <sub>PWLR</sub> | 250 | -   | -   | ns   |
|                    | Chip Select Low Pulse Width (write) - t <sub>PWLW</sub>        | 50  | -   | -   | ns   |
| $PW_{CSH}$         | Chip Select High Pulse Width (read) - t <sub>PWHR</sub>        | 155 | -   | -   | ns   |
|                    | Chip Select High Pulse Width (write) - t <sub>PWHW</sub>       | 55  | -   | -   | ns   |
| $t_R$              | Rise Time                                                      | -   | -   | 15  | ns   |
| t <sub>F</sub>     | Fall Time                                                      | -   | -   | 15  | ns   |





### Serial Interface:

| Symbol                          | Parameter                      | Min | Тур | Max | Unit |
|---------------------------------|--------------------------------|-----|-----|-----|------|
| t <sub>c</sub>                  | Serial clock cycle time        | 1   | -   | 20  | us   |
| t <sub>r</sub> , t <sub>f</sub> | Serial clock rise/fall time    | -   | -   | 15  | ns   |
| t <sub>w</sub>                  | Serial clock width (high, low) | 400 | -   | -   | ns   |
| $t_{su1}$                       | Chip select setup time         | 60  | -   | -   | ns   |
| t <sub>h1</sub>                 | Chip select hold time          | 20  | -   | -   | ns   |
| $t_{su2}$                       | Serial input data setup time   | 200 | -   | -   | ns   |
| t <sub>h2</sub>                 | Serial input data hold time    | TBD | -   | -   | ns   |
| $t_{D}$                         | Serial output data delay time  | -   | -   | TBD | ns   |
| $t_DH$                          | Serial output data hold time   | 10  | -   | -   | ns   |



# I<sup>2</sup>C Interface:

| Symbol              | Parameter                                                                 | Min | Тур | Max | Unit |
|---------------------|---------------------------------------------------------------------------|-----|-----|-----|------|
| $t_{\sf cycle}$     | Clock Cycle Time                                                          | 2.5 | -   | -   | us   |
| t <sub>HSTART</sub> | Start condition Hold Time                                                 | 0.6 | -   | -   | us   |
| t <sub>HD</sub>     | Data Hold Time (for "SDA <sub>OUT</sub> " pin)                            | 5   | -   | -   | ns   |
|                     | Data Hold Time (for "SDA <sub>IN</sub> " pin)                             | 300 | -   | -   | ns   |
| t <sub>SD</sub>     | Data Setup Time                                                           | 100 | -   | -   | ns   |
| t <sub>SSTART</sub> | Start condition Setup Time (Only relevant for a repeated Start condition) | 0.6 | -   | -   | us   |
| t <sub>SSTOP</sub>  | Stop condition Setup Time                                                 | 0.6 | -   | -   | us   |
| t <sub>R</sub>      | Rise Time for data and clock pin                                          | -   | -   | 300 | ns   |
| t <sub>F</sub>      | Fall Time for data and clock pin                                          | -   | -   | 300 | ns   |
| t <sub>IDLE</sub>   | Idle Time before a new transmission can start                             | 1.3 | -   | -   | us   |



# **Built-in Font Tables**

### ROM A (ROM[1:0] = [0:0])

| KU     | м А ( | ROM  | ILT:0 | ] = [ | ָן נט:ט | )    |      |      |      |      |      |      |      |      |      |      |
|--------|-------|------|-------|-------|---------|------|------|------|------|------|------|------|------|------|------|------|
| 5514   | 6000  | 0001 | 6010  | 0011  | 0100    | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 |
| 0000   |       |      |       | Š     |         |      | ä    |      |      |      |      |      |      |      | U    |      |
| 00001. |       | 4    |       |       |         |      |      |      |      |      |      | #    | ¥    |      |      |      |
| 0010   |       |      | Ш     |       |         |      |      |      | ×    |      |      |      |      |      | 벌    |      |
| 0011   |       |      |       |       |         |      |      |      |      |      |      | Ī.   | Ĭ    |      |      | 薑    |
| 01.00  |       | æ    |       |       |         |      |      | į.   | #    |      |      | λ    |      |      | Ħ    |      |
| 01.01. |       | 8    | Ź     |       |         |      | 墨    |      |      |      | 멾    | Ŧ    |      |      | Ħ    |      |
| 01.10  |       | *    | 8     |       |         | V    |      | V    |      |      | H    |      |      |      | ŭ    |      |
| 01.11  |       |      |       |       |         |      |      | W    |      |      | i    |      | H    |      | 멅    |      |
| 1000   |       |      | Ç     |       |         |      |      | ×    | ä    |      |      |      |      |      |      |      |
| 1001   |       | 1    |       |       |         | Y    |      |      |      |      |      | X    | Ë    |      | g    |      |
| 1010   |       |      | H     |       |         |      |      |      | 8    |      |      |      |      |      | H    |      |
| 1611   |       |      |       | #     | 2       |      |      | Ħ    |      | 2    | H    |      | 吕    |      | Ħ    |      |
| 1100   |       |      | 2     | Š     |         |      |      |      |      | W    | ×    |      | İ    |      | H    |      |
| 1101   |       | Ě    |       |       |         | ×    | I    |      |      | 2    | Ï    |      |      | #    | 2    | 8    |
| 1110   |       | Ÿ    | #     | Ž     |         |      |      |      |      | ×    |      |      | ¥    | Ï    | Ħ    |      |
| 1111   |       |      | Z     | ï     |         |      |      |      |      | **   |      |      | 8    | ÷    | Ħ    | X    |

# ROM B ( ROM[1:0] = [0:1] )

|              | м в ( |      | .[   | J – Ľ, | n:T]) |      |      |      |      |      |      |      |      |      |          |      |
|--------------|-------|------|------|--------|-------|------|------|------|------|------|------|------|------|------|----------|------|
| 57~4<br>55~0 | 0000  | 0001 | CO10 | 9011   | eico  | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110     | 1111 |
| 6000         |       |      |      |        | X     |      | ľ    |      |      |      |      |      |      |      |          |      |
| 0001         |       |      | H    |        |       |      | E    |      |      |      |      |      |      |      | Ħ        |      |
| 00.10        |       |      |      | Z      |       |      |      | •    |      |      |      | #    | Ħ    |      | Ħ        |      |
| 0011         |       |      |      |        | H     |      |      |      |      | Ž    | ä    |      | ۳    |      | 별        |      |
| 0160         |       |      | 8    |        | E     |      |      |      |      | Ü    |      |      | 뿔    |      | 뿔        |      |
| 0101         |       |      | Ž    |        |       |      |      |      |      | ×    |      |      | 별    |      | 볊        |      |
| 01.10        |       | İ    | 8    |        |       | V    |      | V    | 盘    |      |      |      |      |      | <b>#</b> |      |
| Q1.11.       |       |      | H    |        |       |      | E    | W    | Ħ    |      | ä    |      |      | X    |          |      |
| 1000         |       | ä    | (    |        |       | 8    |      | ×    |      |      | Ë    |      |      |      |          |      |
| 1001         |       |      | )    |        |       | Y    |      |      | ğ    |      |      |      |      |      | 멾        |      |
| 1010         |       | Z    |      |        |       |      |      |      |      |      |      |      |      |      | Ħ        |      |
| 1011         |       |      |      |        | 2     |      |      |      |      |      |      |      | Ħ    |      | Ħ        |      |
| 1103         |       |      | 3    |        |       | N    |      |      |      |      |      |      |      |      |          |      |
| 1101         |       |      |      |        | 1     |      | ¥    |      |      |      | ¥    |      |      | ď    |          | Ħ    |
| 1110         |       |      |      | 2      |       | ř    |      |      |      | I    |      |      |      |      | Ħ        |      |
| 1111         |       |      | Z    | ï      |       |      |      | Ħ    | [10  |      | ä    |      |      |      |          |      |

### ROM C (ROM[1:0] = [1:0])

| RU    |           | KOI  | ıl T:O | J – r. | ( ניטו |      |      |      |      |      |      |      |      |      |      |      |
|-------|-----------|------|--------|--------|--------|------|------|------|------|------|------|------|------|------|------|------|
| 67×4  | 0000      | 0001 | CO10   | 9011   | 01CO   | 0101 | 0110 | Dhii | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 |
| 60000 | ľ         | ¥    |        |        | Ĭ      |      |      |      |      |      |      |      |      |      | Ħ    |      |
| 0001  |           |      |        |        |        |      |      |      |      |      | X    |      |      |      |      |      |
| 0010  | X         | 뿔    | Ħ      |        |        |      |      |      |      |      |      | 1    | I    | X    | 붎    |      |
| 0011  |           |      |        |        | H      |      |      |      | Ħ    | Ħ    |      |      | H    |      | Ĭ    |      |
| 0100  |           |      |        |        |        |      |      | į.   |      |      | V.   |      | •    |      |      |      |
| 0101  |           | Z    | Ź      |        |        |      |      |      | 盟    |      |      |      |      |      |      |      |
| 01.10 |           |      | ×      |        |        |      |      | V    | 量    |      |      |      |      |      |      |      |
| 01.11 |           | ¥    |        |        | Ħ      |      |      | W    |      | ä    |      |      | Ø    |      |      | X    |
| 1000  | ÷         |      | Ç      |        |        | Ž    | 7    | ×    |      |      | 4    |      |      |      | ď    |      |
| 1001  |           |      | )      |        |        | Y    | Ĭ    |      |      |      |      | Ţ    |      |      | Ħ    | 2    |
| 1919  |           | ×    | H      | ##     |        |      |      |      |      |      |      |      | I    |      | ₩    |      |
| 1011  |           | Ĭ    |        | 7      | 9      |      |      | ŧ    |      |      |      |      |      |      | ¥    | 8    |
| 1160  |           |      | 3      | Ø      |        |      |      |      | Ĭ    | Ž    |      |      |      |      | ×    | 8    |
| 1101  | <b>!!</b> |      |        |        | 1      |      | I    | ľ    | i    |      |      | Z    | 2    |      | Ħ    |      |
| 1110  |           | Ī    |        | Ž      |        | Ě    | I    |      | ¥    |      |      |      | I    | Ÿ    | 3    |      |
| 1111  |           |      | Z      | Ħ      | X      |      |      | ÷    | ¥    | ë    | Į    | V    | ă    |      | Ü    |      |

### **Example Program Code**

```
void command(char i)
        C_S = 0;
                          //chip select LOW - active
                          //data on port
         P1 = i;
         D_C = 0;
                          //data/command select LOW - command
         R_{W} = 0;
                          //read/write select LOW - write
                          //enable HIGH
         E = 1;
         delayms(1);
                          //delay
                          //enable LOW - data latched
         E = 0;
}
void data(char i)
                          //chip select LOW - active
        C_S = 0;
         P1 = i;
                          //data on port
         D C = 1;
                          //data/command select HIGH - data
                          //read/write select LOW - write
         R_W = 0;
         E = 1;
                          //enable HIGH
                          //delay
         delayms(1);
         E = 0;
                          //enable LOW - data latched
}
void output()
         int i;
         command(0x01);
                                  //clear display
         command(0x02);
                                  //return home
        for(i=0;i<20;i++)
        {
                 data(0x1F);
                                  //write solid blocks
        }
        command(0xA0);
                                  //line 2
        for(i=0;i<20;i++)
        {
                 data(0x1F);
                                  //write solid blocks
         command(0xC0);
                                  //line 3
        for(i=0;i<20;i++)
        {
                 data(0x1F);
                                  //write solid blocks
        }
         command(0xE0);
                                  //line 4
        for(i=0;i<20;i++)
        {
                 data(0x1F);
                                  //write solid blocks
}
```

```
void init()
                                 //reset HIGH - inactive
        RES = 1;
        delayms(1);
                                 //delay
        command(0x2A);
                                 //function set (extended command set)
        command(0x71);
                                 //function selection A
        data(0x00);
                                 // disable internal VDD regulator (2.8V I/O). data(0x5C) = enable regulator (5V I/O)
        command(0x28);
                                 //function set (fundamental command set)
        command(0x08):
                                 //display off, cursor off, blink off
        command(0x2A);
                                 //function set (extended command set)
        command(0x79);
                                 //OLED command set enabled
        command(0xD5);
                                 //set display clock divide ratio/oscillator frequency
        command(0x70);
                                 //set display clock divide ratio/oscillator frequency
        command(0x78);
                                 //OLED command set disabled
        command(0x09);
                                 //extended function set (4-lines)
        command(0x06);
                                 //COM SEG direction
        command(0x72);
                                 //function selection B
        data(0x00);
                                 //ROM CGRAM selection
        command(0x2A);
                                 //function set (extended command set)
        command(0x79);
                                 //OLED command set enabled
        command(0xDA);
                                 //set SEG pins hardware configuration
        command(0x10);
                                 //set SEG pins hardware configuration
        command(0xDC);
                                 //function selection C
        command(0x00);
                                 //function selection C
        command(0x81);
                                 //set contrast control
        command(0x7F);
                                 //set contrast control
        command(0xD9);
                                 //set phase length
        command(0xF1);
                                 //set phase length
                                 //set VCOMH deselect level
        command(0xDB);
        command(0x40);
                                 //set VCOMH deselect level
        command(0x78);
                                 //OLED command set disabled
        command(0x28);
                                 //function set (fundamental command set)
        command(0x01);
                                 //clear display
        command(0x80);
                                 //set DDRAM address to 0x00
        command(0x0C);
                                 //display ON
        delayms(100);
                                 //delay
}
void main(void)
{
        init();
        while(1)
        {
                output();
                 delayms(2000);
        }
}
```

# Precautions for using OLEDs/LCDs/LCMs

See Precautions at www.newhavendisplay.com/specs/precautions.pdf

# **Warranty Information and Terms & Conditions**

http://www.newhavendisplay.com/index.php?main\_page=terms