# Nathan Abebe

+1 (203) 994-2951 | nathan.abebe@yale.edu | nathanabebe.com | linkedin.com/in/nathan5563 | github.com/Nathan5563

# SUMMARY

Highly driven researcher and engineer specializing in critical, low-latency systems. Experienced in scalable FPGA architectures, embedded software development, and all types of real-time systems. Passionate about delivering high-impact solutions that accelerate innovation and system efficiency.

### EDUCATION

Yale University

New Haven, CT

B.S. Computer Science, B.S. Electrical Engineering (ABET)

• Relevant Coursework: Computer Systems, Building Game Engines, Algorithms, Data Structures, Electronics

#### EXPERIENCE

# Undergraduate Research Assistant

Jun 2025 – Present

Yale University, Advisor: Professor Lin Zhong, Ph.D.

New Haven, CT

GPA: 3.84/4.00

- Accomplished 80% reduction in development time by engineering a virtual file system for multi-FPGA control, validated by DECONET/HELIOS, a production-grade distributed quantum error code decoder.
- Developed distributed network for server-FPGA communication with custom UDP/TCP protocols, achieving 100% critical packet delivery & less than 1 minute end-to-end time for FPGA configuration.
- Ported and optimized Micro Blossom quantum error correction software for distributed execution on FPGA-attached ARM cores, achieving the first such implementation with  $14 \times$  latency reduction.
- Enabled scalable multi-FPGA parallelism by designing file system architecture with support for thousands to millions of FPGA nodes, to be used for high-throughput quantum error code decoding experiments.
- Simplified user experience by developing 5+ Bash scripts & a scripting language, reducing project setup and configuration to 1-2 commands per FPGA.

### Projects

Project Liquid: Flight Computer | Rust, Real-Time Systems, Radio Protocols

Aug 2025 – Present

- Building PCB integrating Teensy 4.1 and sensors to enable onboard sequencing, improving system reliability.
- Designed TDMA-based radio protocol with CRC & ACKs achieving sub-100ms end-to-end latency.
- Offloaded non-critical compute to coprocessor, reducing comms latency by 30% & improving system reliability.

### Graphics Research: Wavefront (.obj) Parser | C++, SIMD, Multithreading

Jul 2025 – Present

- Implemented fast .obj parser with file chunking parallelism and SIMD instructions, reducing parse times 7× compared to industry standard.
- Used profiling tools to optimize code iteratively, resulting in 500x speedup after a month of optimizations.

**Project Liquid:** EGSE  $\mid C++$ , Sensor Integration, LTspice, HIL Testing

Oct 2024 – Present

- Programmed Teensy 4.1 firmware for GPIO valve control to automate 10+ ethane & nitrous valves.
- Developed C++ drivers for NAT 8252 pressure sensors with ±1% measurement accuracy.
- Simulated 20+ circuits in LTspice to verify signal integrity & fail-safes, reducing hardware faults during testing.
- Executed HIL validation tests with 99.9% uptime during hotfire campaigns, ensuring robustness in real conditions.

# **NES Emulator** | Rust, Computer Architecture, Debugging

Mar 2025 - Jul 2025

- Built 5K+ LoC cycle-accurate NES emulator with full CPU and PPU timing support for precise game emulation.
- Crafted egui debugger with live stepping and visualization to accelerate development and debugging.

# TECHNICAL SKILLS

Languages: Rust, C, C++, Dlang, Python, Golang, x86 Assembly, TypeScript, JavaScript, C#, SystemVerilog

Embedded: STM32, Linux, RTOS, Yocto, bare-metal, PCB design, FPGA design

Tools: Git, GDB, Valgrind, Vivado Design Suite, Altium Designer, LTspice, Oscilloscope

Protocols: UDP, TCP, UART, SPI, I<sup>2</sup>C, TDMA, CSMA, CRC