#### **BIPOLAR JUNCTION TRANSISTOR**

**BJT** construction

BJT symbol

**BJT** operation

**Transistor current components** 

Input & Output characteristics of a transistor in CB configuration
Input & Output characteristics of a transistor in CE configuration
Input & Output characteristics of a transistor in CC configuration
Comparison of a transistor in CB, CE and CC configurations
BJT specifications

| × ' |
|-----|
|     |
|     |
| 4   |
|     |
|     |
|     |
|     |
|     |
| V.  |
|     |
|     |
| . 1 |
|     |
|     |
| •   |
|     |
|     |
|     |
|     |
| •   |
|     |
|     |
|     |
| •   |
|     |
|     |
|     |
|     |
|     |
|     |
|     |
| •   |
|     |
|     |
|     |

# Bipolan junction Transiston (BJT):

- \* A Bipolan junction transiston is a three terminal semi Conductor device in which the operation depends on the interaction of majority and minority carriers hence it is named as Bipolan device.
- \* Transiston means Transfer Resiston ie signals are transfered from low resistance circuit (input) into high resistance (output circuit).
- \* Basically a third doped element is added to a crystal diode in such a way that two PM junctions are formed. These two junctions give three regions called emitter, base and collector.
- \* The BJT is analogous to a vaccum triode and is comparatively smaller in size.
- \* BIT's ane used in amplifien and oscillator cincuits and as a switch in digital cincuits

## BJT construction:

\* The BIT consists of a silicon (Germanium)

conystal in which a thin layer of N-type silicon

is sandwiched between two layers of P-type

silicon. This transistor is referred to as PNP

\* similarly, a layer of P-type material is sandwiched between two layers of N-type material this transiston is referred to as NPM. The two types of BIT are represented in figure below.



\* The symbolic representation of the two types of the BJT is shown in figure below.



fig (a) Symbol for NPN Transistor

fig(b) Symbol for PNP Transistor.

The three positions of the transiston are Emitten, Base and collector shown as E, B and conspectively. The arrow of the emitter specifies the direction of the connent flow when the EB Junction is forward biased.

Two junctions are  $EB \rightarrow Emitten-base$  junction  $CB \rightarrow collector-base$  junction

Emitten: It is more heavily doped than any of the other region because its main function is to supply majority charge carniers to the base.

Base: Base is lightly cloped and Very thin. It passes most of the injected change carriers from the emitter in to the collector.

main function is to collect the majority charge carriers coming from the emitter and passing through the base. In most transistors, collector region is made physically larger than the emitter region because it has to dissipate much greaten power.

Transiston Biasing :-





fig: Transiston biasing (a) NPN Transiston and (b) PNP Transiston.

As shown in figure, usually the emitten base junction is forward biased and collector base junction is neverse biased. Due to the forward bias on the emitten base junction, an emitten current flows through the base in to the collector. Though the collector - base junction is neverse biased almost the entire emitten current flows through the collector circuit.

## operation of NPN Transiston: -



As shown in figure, the forward bias is applied to the emitter base junction of an NPN transistor causes a lot of electrons from the emitter region to cross over to the base region.

As the base is lightly doped with P-type impunity, the number of holes in the base region is very small and hence the number of electrons that combine with holes in the P-type base region is also very small. Hence a few electrons combine

with holes to constitute a base current  $\pm B$ . The remaining electrons (more than 95%) crossover into the collector region to constitute a collector current ( $\pm C$ ). Thus the base and collector current summed up gives the emitter current. ie

$$I_E = -(I_C + I_B)$$
 ( As pen KCL  $I_C + I_B + I_E = 0$ )

In the external circuit of the NPN bipolar Junction transistor, the magnitudes of emitter current IE, the base current IB and the collector current Ic are related by

$$T_E = I_C + I_B$$

Operation of PNP Transiston:



As shown in figure above, the forward bias applied to the emitten base junction of a PNP transistor causes a lot of holes from the emitter negion to crossover to the base negion.

As the base is lightly doped with N-type impunity, the humber of electrons in the base negion are very small and hence the number of holes combined with electrons in the N-type negion is also very small. Hence a few holes combined with electrons to constitute a base current IB. The memaining holes (more than 95%) Cross oven in to the collector negion to constitute a collector current  $I_C$ . Thus the collector and base current when summed up gives the emitten current in  $I_C$  is  $I_C$  and  $I_C$  is  $I_C$  to  $I_C$ .

In the external circuit of the PNP bipolar junction transiston, the Magnitudes of the emitter connent  $I_E$ , the base connent  $I_B$  and the collecton connent  $I_C$  are related by  $I_E = I_C + I_B$ 

connents in a transistor:

the figure below shows the Vanious connent components which flow across the forward biased emitter junction and neverse biased collector junction in PNP Transistor.



Figure: connent components in a transiston with forward biased emitten and neverse biased collector junctions. The emitten current consists of the following two parts.

- i) Hole connent  $I_{PE}$  constituted by holes (holes crossing from emitten in to base
- 2) Electron connent  $I_{nE}$  constituted by electrons (electrons crossing from base in to the emitter) Therefore total emitter connent

IE = IPE (majority) + Ine (minority)

The holes cnossing the emitten base junction  $J_E$  neaching the collecton base junction  $J_C$  constitutes collecton current  $I_{PC}$ .

Not all the holes crossing the emitten base junction greach collecton base junction Jc

because some of them combine with the electrons in the n-type base

since base width is very small, most of the holes cross the collector base junction  $J_c$  and  $V_{eny}$  few recombine, constituting the base current ( $I_{PE}$  -  $I_{PC}$ )

when the emitten is open cincuited,  $I_E=0$  and hence  $I_{PC}=0$  under this condition, the base and collector together current  $I_C$  equals the neverse saturation current  $I_{CO}$ , which consists of the following two parts:

- i) Ipco caused by the holes moving across Ic from N region to P region
- 2) Inco caused by electrons moving across Ic from P-negion to N-negion.

". Ico = Inco + Ipco

In general Ic = Inc + Ipe

thus for a PNP Transistor

# Transiston cincuit configurations:

Basically there are three types of circuit connections for openating a transiston.

- 1) Common base configuration (CB)
- 2 common emitter configuration (CE)
- 3 common collector configuration (cc)

# 1) CB configuration:

this is also called grounded base configuration. In this configuration, emitter is the input terminal, collector is the output terminal and base is the common terminal.

the input signal is applied between the emitten and base where its output is taken out from the collector and base, thus emitten current is the input current and collector current is the output current.



is called dc current gain (ddc or d) of a transistor

$$d = \frac{T_c}{T_E}$$
  $\Rightarrow$   $T_c = -\alpha T_E$ 

the negative sign indicates that emitten and collector connents flow in opposite direction (ie. the conventional emitter connent flows out and collector connent enters in to the transistor)

thus & of a transiston is a measure of the quality of a transiston, higher the Value of d, better the transiston in the sense that the collecton connent more closely equal to the the collecton connent more closely equal to the emitter connent. Its value ranges from 0.98 to emitter connent. Its value ranges from 0.98 to

For simplicity  $I_c = dI_E$  we know that  $I_E = I_c + I_B$   $I_B = I_E - dI_E$   $I_B = (1-d)I_E$ 

ac contrant gain dec = - FFC

(It naters) to the change in collector current to change in emitter current)

Total collecton cunnent :-

the collector because a small percentage of electron hole combination occurring in the base area

it gives rise to base connent. Due to reverse biasing of collector base junction wide depletion region is formed across it, this depletion region helps the minority carriers of base (electrons) to cross the collector base junction. thus more collector current flows in addition to this leakage current (ICBO) therefore total collector current is given by

Ic = & IE + ICBO

where IcBo = leakage connent. Hence it is very small hence it is neglected in circuit calculation.

# characteristics of CB configuration:

the circuit diagram for determining the static characteristics of an NPN Transiston in the common base configuration is shown in figure below.



## Input characteristics !-

To determine the input characteristics the collector base voltage VeB is kept constant at zero volt and the emitter current IE is increased from zero in suitable equal steps by increasing VEB

this is nepeated for higher fixed values of  $V_{CB}$ . A constent is drawn between emitten connent (IE) and emitten base voltage (VEB) at constant collector base voltage (VCB). The input Characteristics thus obtained are shown in figure below.



VeB is equal to zero and the emitter

base junction is forward biased as shown in the characteristics, the junction behaves as a forward biased diode so that emitter current (IE) increases rapidly with small increase in emitter base voltage (VEB)

when

when  $V_{CB}$  is increased Keeping  $V_{EB}$  constant, the width of the base region will decrease this effect results in an increase of IE. Therefore the curve shift two towards the left as  $V_{CB}$  is increased.

output Characteristics: - To determine the output Characteristics, the emitter connent  $I_E$  is Kept constant at a Suitable Value by adjusting the

the emitter-base voltage ( $V_{EB}$ ). Then  $V_{CB}$  is increased in suitable equal steps and the collector current  $I_{C}$  is noted for each value of  $I_{E}$ . This is repeated for different fixed values of  $I_{E}$ . Now the curves of  $I_{C}$  versus  $V_{CB}$  are plotted for constant values of  $I_{E}$  and the output characteristics thus obtained is shown in figure below.



fige:- CB output characteristics

From the characteristics, it is seen that for a constant value of  $I_E$ ,  $I_C$  is independent of  $V_{CB}$  and the curves are parallel to the axis of  $V_{CB}$ .

Ic flows even when VeB is equal to zeno. As the emitten base junction is forward biased, the majority carniers is electrons, from the emitten are injected in to the base negion. Due to the action of the internal potential barrior at the neverse biased collector base junction, they flow to the collector negion and gives nise to Ic even when VeB is equal to zeno.

## Early effect on base-width modulation:

As the collector voltage Vcc is made to increase the neverse bias, the depletion negion width between collector and base tends to increase, with the nesult that the effective width of the base decreases. This dependency of base width on collector to emitter voltage is known as the 'Early Effect'. This decrease in effective base-width has three Consequences.

- (1) There is a less chance for recombination within the base region. Hence & increases with increasing IVcs |
- (2) the change gradient is increased within the base and consequently, the cornent of minority carriers injected across the emitter junction increases.
- (3) For extremely large voltages, the effective base width may be reduced to zero, causing voltage break down in the transistor. This phenomenon is called the "punch through."

For higher values of VeB, due to Early effect, the value of & increases for example & changes from 0.98 to 0.985. Hence there is a very small positive slope in the CB output characteristics and hence the output resistance is not zero.

# 2) common emitter configuration (CE):

is common to the input and output. In this case input signal is applied between the base and emitter and output signal is taken out from the collector and emitter terminals.

The natio of dc collector current (output) to the dc base current (input) is called the dc current gain ( $\beta_{dc}$  or  $\beta$ ).

$$\beta = \frac{I_C}{I_B}$$

The collector connent of a transistor is much larger than the base connent. Therefore the value of  $\beta$  is much greater than unity.



Relation between 
$$\alpha$$
 and  $\beta$ :-
$$\beta = \frac{T_C}{T_B} \quad \text{and} \quad \alpha = \frac{T_C}{T_E} \implies \frac{\beta}{\alpha} = \frac{T_E}{T_B}$$

we know that 
$$I_B = I_E - I_C$$

know that 
$$I_B = I_E - I_C$$

$$\therefore \beta = \frac{I_C}{I_E - I_C} = \frac{I_C}{I_E}$$

$$1 - \frac{I_C}{I_E} = \frac{A}{1 - A}$$

So 
$$\beta = \frac{\alpha}{1-\alpha}$$
 from this we can

calculate for 
$$\alpha = \frac{\beta}{1+\beta}$$

collector corrent !-

In CE Configuration IB is the input connent and Ic is the output connent.

$$T_{c} = \frac{\alpha}{1-\alpha} T_{B} + \frac{1}{1-\alpha} T_{CBO}$$

where  $\beta = \frac{d}{i-d}$ ,  $F_{CEO} = Leakage$  consent in CE con figuration



The cincuit diagram for determining the static characteristics curves of an NPN transistor in the common Emitter configuration is shown in figure above. Input characteristics:

To determine the input characteristics, the collector to emitter voltage is kept constant at zero volt and base current is increased from zero in equal steps by increasing  $V_{\rm RE}$  in the cincuit shown in fig(a).



fig(b):CE input characteristics.

The value of  $V_{BE}$  is noted for each setting of  $I_B$ . This procedure is repeated for higher fixed values of  $V_{CE}$ , and the curves of  $I_B$  Vs  $V_{BE}$  are drawn. The input characteristics thus obtained are shown in above fig(b).

when  $V_{CE}=0$ , the emitten-base junction is forward biased and the junction behaves as a forward biased diode. Hence the input characteristic for  $V_{CE}=0$  is similar to that of a forward-biased diode.

when  $V_{CE}$  is increased, the width of the depletion negion at the neverse biased collector - base junction will increase. Hence the effective width of the base will decrease. This effect causes a decrease in the base current  $(T_B)$ . Hence to get the same value of  $T_B$  as that for  $V_{CE} = 0$ ,  $V_{BE}$  should be increased. Therefore the curve shifts to the right as  $V_{CE}$  increases.

## Output characteristics :-

To determine the output characteristics, the base current  $I_B$  is a constant at a suitable value by adjusting base-emitter voltage  $V_{BE}$ .

the Magnitude of collector-emitten voltage (VCE) is increased in Suitable equal steps from zero

and the collector current  $I_c$  is noted for each setting of  $V_{cE}$ . Now the curves of  $I_c$  versus  $V_{cE}$  are plotted for different constant values of  $I_B$ . The output characteristics thus obtained are shown in fig (c) below



For larger values of  $V_{CE}$ , due to early effect, a Very small change in  $\varkappa$  is neflected in a very large change in  $\beta$ .

For example 
$$\alpha = 0.98$$
 then  $\beta = \frac{0.98}{1 - 0.98} = 49$ 

9) d increases to 0.985, then 
$$\beta = \frac{0.985}{1-0.985} = 66$$
.

Here a slight increase in d by about 0.5% or spesults in an increase in B by about 34%.

Hence the output characteristics of CE Configuration show a larger slope when compared with CB Configuration.

the output characteristics have three regions

- 1) Saturation negion
- 2) cut off negion
- 3) Active negion.

# 1) Saturation Region:

The negion of curves to the left of the Line of is called the saturation negion (natched) and the Line of is called the saturation line. In this negion both junctions are forward biased and an increase in base current doesn't cause a cornesponding large change in Ic. The natio of VCE(sat) to Ic in this negion is called Saturation nesistance.

## 2 cot-off negion:

The negion below the curve for  $I_B=0$  is called the cut-off negion (hatched) In this negion both junctions are neverse biased. When the operating point for the transistors enter the cut-off negion, the transistor is off. Hence the collector cunnent becomes almost zero and the collector Voltage almost equals  $V_{CC}$ , the transistor is Virtually an open cincuit between collector and emitter.

## 3) Active Region: -

the central negion where the curves are uniform in spacing and slope is called the active negion (un hatched). In this negion emitter base junction is forward biased and the collector base junction is neverse biased. If the transistor is to be used appraised as a linear amplifier, it should be operated in the active negion.

- sf the base connent is subsequently driven large and positive, the transiston switches in to the saturation region via the active region.
- In this x condition large collector connent flows and collector voltage falls to a very low value called VCE sat, typically around 0.2 v for a si transistor. The transistor is vertually a short circuit in this state.

## Transiston parameters:-

the slope of the CE characteristics will give the following four transistor parameters since these parameters have different dimensions they are commonly known as common emitter hybrid parameters on h parameters.

# 3) common collector configuration (cc):-

cc configuration means the collector terminal is common to the input and output. In this case input signal is applied between the base and collector and output signal is taken out from the emitter and collector terminals.

the natio of emitten connent (april) to the base connent (april) is called the dc connent gain (8dc on 8).

$$Y = \frac{T_E}{T_B}$$

$$X = \frac{T_E}{T_B}$$

$$\lambda = \frac{I_E}{I_B} = \frac{I_E}{I_C} \frac{I_C}{I_B} = \frac{1}{\alpha} \cdot \beta = \frac{\beta}{\alpha}$$

$$8 = \frac{\beta}{\alpha} = \frac{\beta}{\beta/1+\beta} = 1+\beta$$

$$\therefore \left[ 8 = \frac{1}{1-\alpha} = 1+\beta \right]$$



## Total Emitter connent:

We know that 
$$I_C = \alpha I_E + I_{CBO}$$
 and  $I_E = I_C + I_B$  
$$I_E = I_B + \alpha I_E + I_{CBO}$$
 
$$I_E(1-\alpha) = I_B + I_{CBO}$$
 
$$I_E = \frac{1}{1-\alpha} I_B + \frac{1}{1-\alpha} I_{CBO}$$
 
$$I_E = (\beta+1) I_B + (\beta+1) I_{CBO}$$

# characteristics of ce configuration:

the circuit diagram for determining the Static characteristics of an NPN transistor in the common collector configuration. is shown in figure below.



fig (a) circuit to determine ce static char's

## Input Characteristics:

To determine the input characteristics  $V_{EC}$  is Kept at a Suitable fixed value.

then VBC is increased in equal steps and the cornesponding increase in IB is noted. This is nepeated for different fixed Values of VEC. The input characteristics are plotted below.



figch): cc input characteristics

the common collector input characteristics are different from CB and CE configurations. The difference is due to the fact that VBC is determined by VEC. This is because when the transistor is biased on, VBE remains around 0.7 V, (for si) and 0.3 for Ge and VEC may be much larger than 0.7 V

from fig(a) 
$$V_{EC} = V_{BC} + V_{BE}$$

$$V_{BE} = V_{EC} - V_{BC}$$

9) 
$$V_{EC} = 2V$$
 at  $I_B = 100 \mu A$  then 
$$V_{BC} = V_{EC} - V_{BE} = 2 - 0.7 = 1.3 V.$$

suppose  $V_{EC}$  is maintained constant at 2V, while the input voltage  $V_{BC}$  is increased to 1.5V then  $V_{BE}$  is neduced to 0.5V. Because of  $V_{BE}$  is neduced,

IB is neduced from 100 MA to zero.

#### Output characteristics:

the cc output characteristics are plotted, IE

Versus VEC for several fixed values of IB.

We know that the CE output characteristics are

plotted bln Ic and VCE. since Ic is approximately

equal to IE thus CC oIP characteristics is identical

to CE output characteristics.



fig(c): cc output characteristics.

## connent Amplification factor:

In a transistor amplifier with a-c input signal, the ratio of change in output current to the change in input current is known as the current amplification factor.

In the cB configuration the connent amplification factor  $d = \frac{\Delta I_c}{\Delta I_E}$   $\longrightarrow$  0

In the CE configuration the current amplification  $\beta = \frac{\Delta T_c}{\Delta T_R} \longrightarrow 2$ 

In the cc configuration the current amplification  $Y = \frac{\Delta IE}{\Delta IR} \longrightarrow 3$ 

Relationship between & and B

We know that  $\Delta I_E = \Delta I_C + \Delta I_B \longrightarrow (4)$ 

By definition  $\Delta I_{c} = \alpha \Delta I_{E}$  (from Eq. 1)

ie AIE - dAIE + AIB

$$\Delta I_{\mathcal{B}} = \Delta I_{\mathcal{E}} (1-\alpha) \longrightarrow \mathcal{G}$$

Dividing both sides by AIc, we get

$$\frac{\Delta I_{B}}{\Delta I_{C}} = \frac{\Delta I_{E}}{\Delta I_{C}} (1 - \alpha)$$

$$\Rightarrow \frac{1}{B} = \frac{1}{\alpha} (1-\alpha) \Rightarrow \beta = \frac{\alpha}{1-\alpha}$$

Re annanging we also get  $\alpha = \frac{\beta}{1+\beta}$  (on)  $\frac{1}{\alpha} - \frac{1}{\beta} = 1$ 

From this relationship, it is clean that as d approaches unity, B approaches infinity. The CE configuration is used for almost all transiston applications because of its high current gain B.

Relation among d, B and 8:

In the cc transiston amplifier circuit, IB is the input current and IE is the output Current.

from Eq. (3) 
$$S = \frac{\Delta I_E}{\Delta I_B}$$

Substituting AIB = DIE - DIC, we get

$$\delta = \frac{\Delta I_E}{\Delta I_E - AI_C} \longrightarrow 6$$

Diving to Dividing the numerator and denominator of eq. (6) by  $\Delta I_E$ , we get

$$\delta = \frac{\Delta I_E}{\Delta I_E} = \frac{1}{1 - \alpha}$$

$$\frac{\Delta I_E}{\Delta I_E} = \frac{\Delta I_C}{\Delta I_E}$$

$$\delta = \frac{1}{1-\alpha} \longrightarrow \widehat{A}$$

$$\delta = \frac{1}{1-\alpha} \longrightarrow \widehat{A}$$

$$= \frac{1+\beta}{1+\beta-\beta} = 1+\beta$$

$$= \frac{1+\beta}{1+\beta-\beta}$$

$$\therefore \left[ \delta = \frac{1}{1-\alpha} = 1 + \beta \right]$$

companison of CB, CE and CC configurations

| •                                    |                                |                       | <del> </del>                  |
|--------------------------------------|--------------------------------|-----------------------|-------------------------------|
| property                             | CB                             | ĆE                    | ٠ د د                         |
| Input nesistance                     | LOW (about 100 r)              | Moderate (about 7502) | High (750)                    |
| output nesistance                    | High (450 Kn)                  | moderate (45kr)       | (25n) wai                     |
| Connent gain                         | 1                              | High                  | High                          |
| voitage gain                         | About 150 .                    | About 500.            | less than,                    |
| phase shift bln ilp and olp voitages | o (o4) 360°                    | 180°                  | O (OL) 360°                   |
| Applications.                        | For high frequency<br>Cincuits | for audio             | Forl<br>impedance<br>Matching |

## BJT specifications:

In different conditions such as active, saturation and cut off there are different junction voltages. The junction voltages for a typical upn transistor at 25°c are given in the table below.

| Type | VcE sat | VBESat | YBE active | VBE cut in | ABE COFOLL |
|------|---------|--------|------------|------------|------------|
| Si   | 0.3     | 0.7    | 0.4        | 0.5        | 0.0        |
| Ge   | 0.1     | 0.3    | 0.3        | 0.1        | -0.1       |

The junction voltages in the above table are appropriate for an npn transistor. For property transistor the signs of all entries should be neversed.

#### TRANSISTOR AS AN AMPLIFIER

A load resistor  $R_L$  is connected in series with the collector supply voltage  $V_{CC}$  of CB transistor configuration as shown in Fig. 3.16.

A small change in the input voltage between emitter and base, say  $\Delta V_b$ , causes a relatively larger change in emitter current, say  $\Delta I_E$ . A fraction of this change in current is collected and passed through  $R_L$  and is



Fig. 3.16 Common Base Transistor Configuration

denoted by symbol  $\alpha'$ . Therefore the corresponding change in voltage across the load resistor  $R_L$  due to this current is  $\Delta V_o = \alpha' R_L \Delta I_E$ .

Here, the voltage amplification  $A_v = \frac{\Delta V_o}{\Delta V_i}$  is greater than unity and thus the transistor acts as an amplifier.

#### **NEED FOR BIASING**

Biasing in amplifiers sets the static dc voltage and current levels on a transistor at a point (called quiescent point or Q-point) where they can be made to vary with an input signal without going into saturation or cut-off.

In order to produce distortion-free output in amplifier circuits, the supply voltages and resistances in the circuit must be suitably chosen. These voltages and resis-

tances establish a set of dc voltage  $V_{CEQ}$  and current  $I_{CQ}$  to operate the transistor in the active region. These voltages and currents are called *quiescent values* which determine the *operating point* or Q-point for the transistor. The process of giving proper supply voltages and resistances for obtaining the desired Q-point is called *biasing*. The circuits used for getting the desired and proper operating point are known as *biasing circuits*.

The collector current for common-emitter amplifier is expressed by

$$I_C = \beta I_B + I_{CEO} = (1 + \beta)I_{CO}$$

Here the three variables  $h_{FE}$  i.e.  $\beta$ ,  $I_B$  and  $I_{CO}$  are found to increase with temperature. For every 10°C rise in temperature,  $I_{CO}$  doubles itself. When  $I_{CO}$  increases,  $I_C$  increases significantly. This causes power dissipation to increase and hence to make  $I_{CO}$  increase. This will cause  $I_C$  to increase further and the process becomes cumulative which will lead to thermal runaway that will destroy the transistor. In addition, the quiescent operating point can shift due to temperature changes and the transistor can be driven into the region of saturation. The effect of  $\beta$  on the Q-point is shown in Fig. 5.1. One more source of bias instability is to be considered due to the variation of  $V_{BE}$  with temperature.  $V_{BE}$  is about 0.6 V for a silicon transistor and 0.2 V for a germanium transistor at room temperature. As the temperature increases,  $|V_{BE}|$  decreases at the rate of 2.5 mV/°C for both silicon and germanium transistors. The transfer characteristic curve shifts to the left at the rate of 2.5 mV/°C (at constant  $I_C$ ) for increasing temperature and hence the operating point shifts accordingly. To establish the operating point in the active region, compensation techniques are needed.



Fig. 5.1

#### **EXPLAIN HOW TRANSISTOR ACTS AS A SWITCH**

#### Cutoff

When  $I_B = 0$ , the transistor is in the cutoff region of its operation. This is shown in Figure with the base lead open, resulting in a base current of zero.

Under this condition, there is very small of collector leakage current,  $I_{CEO}$ , due mainly to thermally produced carriers. Because,  $I_{CEO}$  is extremely small, it will usually be neglected in circuit analysis so that  $V_{CE} = V_{CC}$ . Moreover, in cutoff mode, both the base-emitter and the base-collector junction are reverse-biased.



#### Saturation

transistors.

When the base-emitter junction becomes forward-biased and the base-current is increased, the collector current also increases and  $V_{CE}$  decreases as a result of more drop across the collector resistor ( $V_{CE} = V_{CC} - I_{C}R_{C}$ ). This is illustrated in Figure When  $V_{CE}$  reaches its saturation value,  $V_{CE(sat)}$ , the base-collector junction becomes forward-biased and  $I_{C}$  can increase no further even with a continued increase in  $I_{B}$ . And  $V_{CE(sat)}$  is usually only 0.2-0.3 V for silicon





#### The Transistor as a Switch

The basic operation as a switching device is illustrated in Figure 4.24. In part (a), the transistor is in the cutoff region because the base-emitter junction is not forward-biased. In this condition, there is, ideally, an open between collector and emitter, as indicated by the switch equivalent. In part (b), the transistor is in the saturation region because the base-emitter junction and the base-collector junction are forward-biased and the base current is made large enough to cause the collector to reach its saturation value.

In this condition, there is, ideally, a short between collector and emitter, as indicated by the switch equivalent. Actually, a voltage drop of up to a few tenths of a volt normally occurs, which is the saturation voltage,  $V_{\text{CE(sat)}}$ .

#### **Conditions in Cutoff:**

As mentioned before, a transistor is in the cutoff region when the baseemitter junction it not forward-biased. Neglecting leakage current, all of the currents are zero, and  $V_{CE}$  is equal to  $V_{CC}$ . Or  $V_{CE(cutoff)} = V_{CC}$ 



Figure 4.24 Switching action of an ideal transistor. [5]

#### **Conditions in Saturation:**

When the base-emitter junction is forward-biased and there is enough base current to produce a maximum collector current, the transistor is saturated. The formula for collector saturation current is

$$I_{C(sat)} = \frac{V_{CC} - V_{CE(sat)}}{R_C},$$

since  $V_{CE\,(sat)}$  is very small and can usually be neglected

The minimum value of base current needed to produce saturation is

$$I_{B(\min)} = \frac{I_{C(\text{sat})}}{\beta_{DC}}$$

 $I_{\rm B}$  should be significantly greater than  $I_{\rm B(min)}$  to keep the transistor well into saturation.