

Dr. Hiran Ekanayake

# DIGITAL ELECTRONIC FUNDAMENTALS – PART 2



#### **Lesson Outline**

- AND, OR, and NOT logic functions
- Digital logic ICs: logic levels, IC families, data sheets, etc.
- Schmitt Trigger
- NAND, NOR, XOR, and XNOR logic functions
- Digital Buffers



## **SCHMITT TRIGGER**



#### Schmitt Trigger

- Briefly explain how a Schmitt inverter minimizes the effects of noise in an input signal.
  - A Schmitt Inverter is designed to operate or switch state when its input signal goes above an "Upper Threshold Voltage" or UTV limit in which case the output changes and goes "LOW" and will remain in that state until the input signal falls below the "Lower Threshold Voltage" or LTV level in which case the output signal goes "HIGH".





#### Schmitt Trigger

- Briefly explain how a Schmitt inverter minimizes the effects of noise in an input signal.
  - A Schmitt Inverter is designed to operate or switch state when its input signal goes above an "Upper Threshold Voltage" or UTV limit in which case the output changes and goes "LOW" and will remain in that state until the input signal falls below the "Lower Threshold Voltage" or LTV level in which case the output signal goes "HIGH".



It provides a much cleaner and faster "ON/OFF" switching output signal



## Regular vs. Schmitt Inverters



**Hex Inverter** 





**Hex Schmitt Inverter** 





# Testing a Schmitt Inverter 1





## Testing a Schmitt Inverter 2



Can you build a capacitor meter using a Schmitt inverter and Arduino?



#### Applications of Schmitt Inverter













2-input "AND" gate plus a "NOT" gate



#### **LOGIC NAND**

"The Logic NAND Function output is normally true and only goes to false when all of its inputs are true"

"Compliment/Inverse of AND"



#### LOGIC NAND

| Symbol                                  | Truth Table                 |   |   |
|-----------------------------------------|-----------------------------|---|---|
|                                         | В                           | Α | Q |
| A O & Q B O 2-input NAND Gate           | 0                           | 0 | 1 |
|                                         | 0                           | 1 | 1 |
|                                         | 1                           | 0 | 1 |
|                                         | 1                           | 1 | 0 |
| Boolean Expression $Q = \overline{A.B}$ | Read as A AND B gives NOT Q |   |   |





#### DDL, DTL, TTL, etc.





Fig. 47.2 Diode Transistor Logic (DTL) Circuit

R1

R2

Output

A

B

TR1

TR2

OV



#### **Sheffer Stroke Function**

- Logic NAND function is sometimes known as the Sheffer Stroke Function, denoted by A | B or A个B
- Why? NAND is functionally complete, i.e., it can be used to produce any other type of logic gate function; thus, it is considered as a "universal" gate



#### Other Logic Functions Using NAND Gate







2-input "OR" gate plus a "NOT" gate



#### **LOGIC NOR**

"The Logic NOR Function output is normally true and only goes to false when any of its inputs are true"

"Compliment/Inverse of OR"



#### LOGIC NOR

| Symbol                                  | Truth Table                |   |   |
|-----------------------------------------|----------------------------|---|---|
| A O P P P P P P P P P P P P P P P P P P | В                          | Α | Q |
|                                         | 0                          | 0 | 1 |
|                                         | 0                          | 1 | 0 |
|                                         | 1                          | 0 | 0 |
|                                         | 1                          | 1 | 0 |
| Boolean Expression $Q = \overline{A+B}$ | Read as A OR B gives NOT Q |   |   |





#### Pierce Function

- Logic NOR function is sometimes known as the Pierce Function, denoted by A↓B
- Why? NOR is functionally complete, i.e., it can be used to produce any other type of logic gate function; thus, it is considered a "universal" gate



#### Other Logic Using NOR Gate







## **EXCLUSIVE-OR (XOR)**

"The Logic XOR Function output is only true when its two input terminals are at <u>different</u> logic levels with respect to each other."



#### LOGIC XOR

| Symbol                          | Truth Table                               |   |   |
|---------------------------------|-------------------------------------------|---|---|
| A O = 1 O Q  2-input Ex-OR Gate | В                                         | Α | Q |
|                                 | 0                                         | 0 | 0 |
|                                 | 0                                         | 1 | 1 |
|                                 | 1                                         | 0 | 1 |
|                                 | 1                                         | 1 | 0 |
| Boolean Expression Q = A ⊕ B    | A <b>OR</b> B but NOT <b>BOTH</b> gives Q |   |   |



$$Q = (A \bigoplus B) = \overline{A}.B + A.\overline{B}$$





## More Than 2-Inputs?

| Symbol                          | Truth Table                               |   |   |
|---------------------------------|-------------------------------------------|---|---|
| A O = 1 O Q  2-input Ex-OR Gate | В                                         | Α | Q |
|                                 | 0                                         | 0 | 0 |
|                                 | 0                                         | 1 | 1 |
|                                 | 1                                         | 0 | 1 |
|                                 | 1                                         | 1 | 0 |
| Boolean Expression Q = A ⊕ B    | A <b>OR</b> B but NOT <b>BOTH</b> gives Q |   |   |



"A OR B but NOT both"

"Odd Function"

"Mod-2-SUM"

$$Q = (A \oplus B) = \overline{A}.B + A.\overline{B}$$

#### More Than 2-Inputs?



"A OR B but NOT both"

"Odd Function"

"Mod-2-SUM"

$$Q = A\overline{BC} + \overline{A}\overline{BC} + \overline{ABC} + ABC$$



2-input "Ex-OR" gate plus a "NOT" gate



## **EXCLUSIVE-NOR (XNOR)**

"The Logic XNOR Function output is only true when both of its inputs are at the same/equal logic level"

"Compliment/Inverse of XOR"



#### LOGIC XNOR

| Symbol                                         | Truth Table                      |   |   |
|------------------------------------------------|----------------------------------|---|---|
| A Q B Q 2-input Ex-NOR Gate                    | В                                | Α | Q |
|                                                | 0                                | 0 | 1 |
|                                                | 0                                | 1 | 0 |
|                                                | 1                                | 0 | 0 |
|                                                | 1                                | 1 | 1 |
| Boolean Expression Q = $\overline{A \oplus B}$ | Read if A AND B the SAME gives Q |   |   |



$$Q = \overline{AB} + AB$$





### More Than 2-Inputs?

| Symbol                                         | Truth Table                      |   |   |
|------------------------------------------------|----------------------------------|---|---|
| A Q B Q 2-input Ex-NOR Gate                    | В                                | Α | Q |
|                                                | 0                                | 0 | 1 |
|                                                | 0                                | 1 | 0 |
|                                                | 1                                | 0 | 0 |
|                                                | 1                                | 1 | 1 |
| Boolean Expression Q = $\overline{A \oplus B}$ | Read if A AND B the SAME gives Q |   |   |







"Even Function"

"Mod-2-SUM"



#### More Than 2-Inputs?



"when both A AND B are the SAME"

"Even Function"

"Mod-2-SUM"

$$Q = \overline{ABC} + \overline{ABC} + \overline{ABC} + \overline{ABC}$$

## Digital Logic Gate ICs

|      | TTL                                                                                                      | CMOS                                                                |
|------|----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|
| AND  | 74LS08 Quad 2-input<br>74LS11 Triple 3-input<br>74LS21 Dual 4-input                                      | CD4081 Quad 2-input<br>CD4073 Triple 3-input<br>CD4082 Dual 4-input |
| OR   | 74LS32 Quad 2-input                                                                                      | CD4071 Quad 2-input<br>CD4075 Triple 3-input<br>CD4072 Dual 4-input |
| NOT  | 74LS04 Hex Inverting NOT Gate<br>74LS14 Hex Schmitt Inverting NOT Gate<br>74LS1004 Hex Inverting Drivers | CD4009 Hex Inverting NOT Gate<br>CD4069 Hex Inverting NOT Gate      |
| NAND | 74LS00 Quad 2-input<br>74LS10 Triple 3-input<br>74LS20 Dual 4-input<br>74LS30 Single 8-input             | CD4011 Quad 2-input<br>CD4023 Triple 3-input<br>CD4012 Dual 4-input |
| NOR  | 74LS02 Quad 2-input<br>74LS27 Triple 3-input<br>74LS260 Dual 4-input                                     | CD4001 Quad 2-input<br>CD4025 Triple 3-input<br>CD4002 Dual 4-input |
| XOR  | 74LS86 Quad 2-input                                                                                      | CD4030 Quad 2-input                                                 |
| XNOR | 74LS266 Quad 2-input                                                                                     | CD4077 Quad 2-input                                                 |







#### **DIGITAL BUFFER**

"Q is true, only when A is true"



## Digital Buffer

- What is a digital buffer? What is the purpose of it?
  - It can provide current amplification in a digital circuit to drive output loads, such as relays, solenoids and lamps (called "fan-out")
  - It can be used to isolate other gates or circuit stages from each other preventing the impedance of one circuit from affecting the impedance of another



| Symbol                   | Truth Table        |   |
|--------------------------|--------------------|---|
|                          | А                  | Q |
| A • 1 • Q                | 0                  | 0 |
| The Digital Buffer       | 1                  | 1 |
| Boolean Expression Q = A | Read as: A gives Q |   |



#### Tri-State Buffer

- A digital buffer with a control (enable) switch
  - Input: 0 or 1
  - Output: when EN=1 → 0 or 1 depending on the input, and when EN=0 → "Hi-Z" (output off, no logic, high-impedance disconnect)



- Why "Hi-Z" is important?
  - There is a limit to the number of inputs and outputs that can be connected together in digital elements, e.g., a buffer has a fan-out limit of about 20





#### **Active-high** Tri-state Buffer

#### 74LS244 Octal Tri-state Buffer







**Active-high** Tri-state Buffer

**Active-high** inverting tri-state buffer











#### Application: Data Bus Control







Dr. Hiran Ekanayake

## COMBINATIONAL LOGIC CIRCUITS



#### References

#### Combinational Logic Circuits

https://www.electronics-tutorials.ws/category/combination



#### The Demultiplexer

The data distributor, known more commonly as a Demultiplexer or "Demux" for short, is the exact opposite of the Multiplexer we saw in the previous tutorial. The demultiplexer takes one single input data line and then switches it to any one of a number of individual output lines ...



#### The Multiplexer

Multiplexing is the generic term used to describe the operation of sending one or more analogue or digital signals over a common transmission line at different times or speeds and as such, the device we use to do just that is called a Multiplexer. The multiplexer, shortened to "...



#### **Combinational Logic Circuits**

Unlike Sequential Logic Circuits whose outputs are dependent on both their present inputs and their previous output state giving them some form of Memory. The outputs of Combinational Logic Circuits are only determined by the logical function of their current input state, logic "...



#### Lesson Outline

- Introduction
- Multiplexer
- Demultiplexer
- Encoder
- Decoder
- Binary Adder
- Digital Comparator
- Binary Subtractor
- ALU



## **Combinational Logic Circuits**

- What is a combinational logic circuit?
  - A combinational logic circuit is made up from basic logic gates to produce more complicated switching circuits
  - The output of a combinational logic circuit at any instant in time depends only on the combination of its inputs



## **Combinational Logic Circuits**

- How do you specify the function of a combinational logic circuit?
  - Using Boolean algebra
  - Using a truth table



Logic Diagram







#### **Combinational Logic Circuits**

What are different types of combinational logic circuits?







# MULTIPLEXER (MUX, MPX, DATA SELECTOR)

"is a combinational logic circuit designed to switch one of several input lines through to a single common output line by the application of a control signal"



#### Multiplexer

- What are the applications of a multiplexer?
- Briefly describe the operation of a multiplexer.
- How does an encoder differ from a multiplexer?
- Give the logic diagram of a 4-to-2 multiplexer.



## Multiplexer 4-to-1



## Multiplexer ICs



8-to-1 MUX



Dual 4-to-1 MUX





# DEMULTIPLEXER (DEMUX, DATA DISTRIBUTOR)

Exact opposite of the multiplexer

"takes one single input data line and then switches it to any one of a number of individual output lines one at a time"



#### Demultiplexer ICs







|       | Inp   | Outputs |       |       |       |
|-------|-------|---------|-------|-------|-------|
| $D_3$ | $D_2$ | $D_1$   | $D_0$ | $Q_1$ | $Q_0$ |
| 0     | 0     | 0       | 1     | 0     | 0     |
| 0     | 0     | 1       | 0     | 0     | 1     |
| 0     | 1     | 0       | 0     | 1     | 0     |
| 1     | 0     | 0       | 0     | 1     | 1     |
| 0     | 0     | 0       | 0     | Х     | Х     |
|       |       |         |       |       |       |

#### **BINARY ENCODER**

"takes all its data inputs one at a time and then converts them into a single encoded output"

"usually an "n-bit" binary encoder has 2<sup>n</sup> input lines and n-bit output lines"



# Priority Encoder (P-encoder)

 If there is more than one input at logic level "1" at the same time, the actual output code would only correspond to the input with the highest designated priority



|       | Inp   | Outputs |       |       |       |
|-------|-------|---------|-------|-------|-------|
| $D_3$ | $D_2$ | $D_1$   | $D_0$ | $Q_1$ | $Q_0$ |
| 0     | 0     | 0       | 1     | 0     | 0     |
| 0     | 0     | 1       | 0     | 0     | 1     |
| 0     | 1     | 0       | 0     | 1     | 0     |
| 1     | 0     | 0       | 0     | 1     | 1     |
| 0     | 0     | 0       | 0     | Х     | Χ     |
|       |       |         |       |       |       |



#### Priority Encoder





|   | Digital Inputs |                |                |                  |                |                |                |                | Binary Output  |                |       |
|---|----------------|----------------|----------------|------------------|----------------|----------------|----------------|----------------|----------------|----------------|-------|
| [ | 07             | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub>   | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | Q <sub>2</sub> | Q <sub>1</sub> | $Q_0$ |
|   | 0              | 0              | 0              | 0                | 0              | 0              | 0              | 1              | 0              | 0              | 0     |
|   | 0              | 0              | 0              | 0                | 0              | 0              | 1              | X              | 0              | 0              | 1     |
|   | 0              | 0              | 0              | 0                | 0              | 1              | Х              | Х              | 0              | 1              | 0     |
|   | 0              | 0              | 0              | 0                | 1              | Х              | Х              | Х              | 0              | 1              | 1     |
|   | 0              | 0              | 0              | 1                | Х              | Х              | Х              | Х              | 1              | 0              | 0     |
|   | 0              | 0              | 1              | L                | Lower priority |                |                |                |                | 0              | 1     |
|   | 0              | 1              | Х              | bits are ignored |                |                |                |                | 1              | 1              | 0     |
|   | 1              | Х              | Х              | Х                | Х              | Х              | Х              | Х              | 1              | 1              | 1     |



Digital

Inputs

# Priority Encoder ICs





# Application: Keyboard Encoder

#### Asynchronous Data Entry Onto Bus (MM74C922)











#### **BINARY DECODER**

"translate or decode coded information from one format into another, so a binary decoder transforms "n" binary input signals into an equivalent code using 2<sup>n</sup> outputs"



## Binary Decoder





# Binary Decoder ICs



Dual 2-to-4 Decoder/Mux



# Binary Decoder ICs

#### 7442/43/44







# Testing 74LS139 Dual 2-to-4 Decoder/Demux



| Inp    | Outputs |     |         |    |    |    |
|--------|---------|-----|---------|----|----|----|
| Enable | Sel     | ect | Outputs |    |    |    |
| G      | В       | Α   | Y0      | Y1 | Y2 | Y3 |
| Н      | Х       | Х   | Н       | Н  | Н  | Н  |
| L      | L       | L   | L       | Н  | Н  | Н  |
| L      | L       | Н   | Н       | L  | Н  | Н  |
| L      | Н       | L   | Н       | Н  | L  | Н  |
| L      | Н       | Н   | Н       | Н  | Н  | L  |





#### Application: Memory Address Decoder



- Which memory chip will be accessed by the following addresses?
  - 1000101001
  - 1100101110
  - 0100101001



## Application: Display Decoder

- What is a display decoder?
- What is an SSD?
- How a display decoder is used to drive an SSD?
- What are the advantages of display drivers?
- How do you construct a display decoder using basic logic gates?



# Seven-Segment Display (SSD) Unit





#### BCD-to-SSD Decoder





#### **Counting Circuit**







#### **BINARY ADDER**



## Binary Adder

- How the binary addition differs from denary (base 10) addition?
- How do you implement a binary adder using logic gates?
- What is the difference between a half-adder and a full-adder?
- What are the disadvantages of ripple adders?



## Binary Addition: Half-Adder











#### Binary Addition: Full-Adder



(ucsc

#### 4-Bit Ripple Carry Adder





# Hierarchical Carry Look Ahead Binary Adders







#### DIGITAL COMPARATOR





#### **BINARY SUBTRACTOR**



#### **APPLICATION: ALU**



#### Arithmetic & Logic Unit







#### How Computers Calculate

https://www.youtube.com/watch?v=1I5ZMmrOfnA&feature=emb\_logo



