# ISS Modeling

Negin Safari

Supervisors: Dr. Navabi & Katayoon Basharkhah

#### Outline

#### Section1

Introduction to RL78-S2

- Memory Space
- Registers
- Addressing
- Instructions

#### Section2

Implementation Methodology

- First Methodology
- Second Methodology

# RL78-S2 RENESAS

## Memory Space

- 8 bit memory with 2<sup>20</sup> rows.
- This memory is separated into several parts. Each part is used for different purposes.



# Registers

- Control Registers
   Program Counter (PC)
   Program Status Word (PSW)
   Stack Pointer(SP)
- General-Purpose Registers ———— 4 register banks

• ES and CS Registers

 Special Function Registers (SFRs)

# Program Counter (PC)

- It is a 20 bit register that holds the address information of the next program to be executed.
- In normal operation, PC is automatically incremented according to the number of bytes of the instruction.



## Program Status Word (PSW)

• It is an 8 bit register located at 0xFFFFA in the memory.

|     | 7  |   |      |    |      |      |      | 0  |
|-----|----|---|------|----|------|------|------|----|
| PSW | IE | Z | RBS1 | AC | RBS0 | ISP1 | ISP0 | CY |

#### PSW - IE



This flag controls the interrupt request acknowledgement operations of the CPU.

#### PSW - Z



When the operation or comparison result is zero or equal, this flag is set (1). It is reset (0) in all other cases

#### PSW - RBS



These are 2-bit flags used to select one of the four register banks.

#### PSW - AC



If the operation result has a carry from bit 3 or a borrow at bit 3, this flag is set (1). It is reset (0) in all other cases.

#### PSW - ISP



This flag manages the priority of acknowledgeable maskable vectored interrupts.

#### PSW - CY



This flag stores an overflow or underflow upon add/subtract instruction execution.

#### Stack Pointer(SP)

- This is a 16-bit register that holds the start address of the memory stack area.
- It is located at 0xFFFF9 and 0xFFFF8 in the memory.



#### 4 register banks

- General-purpose registers are mapped at particular addresses (FFEE0H to FFEFFH) of the data memory.
- These registers consist of 4 banks, each bank consisting of eight 8-bit registers (X, A, C, B, E, D, L and H).
- Each register can be used as an 8-bit register, and two 8-bit registers can also be used in a pair as a 16-bit register (AX, BC, DE, and HL).

#### Register banks memory map



#### ES and CS registers

- The ES register and CS register are used to specify the higher address for data access and when a branch instruction is executed (register direct addressing), respectively.
- ES is located at 0xFFFFD in the memory.
- CS is located at 0xFFFFC in the memory.



# Addressing

- Instruction Address Addressing
- Addressing for Processing Data Addresses

### Instruction Address Addressing

- Relative addressing
- Immediate addressing
- Table indirect addressing
- Register direct addressing

#### Relative addressing

• Relative addressing:

Stores in the program counter (PC) the result of adding a displacement value included in the instruction word to the program counter (PC)'s value.



#### Immediate addressing

- Stores immediate data of the instruction word in the program counter
- Specifies the program address to be used as the branch destination.





#### Table indirect addressing

- Specifies a table address in the CALLT table area (0080H to 00BFH) with the 5-bit immediate data in the instruction word
- Stores the contents at that table address and the next address in the program counter (PC) as 16-bit data
- Specifies the program address.



### Register direct addressing

- stores in the program counter (PC) the contents of a general-purpose register pair (AX/BC/DE/HL).
- CS register of the current register bank specified with the instruction word as 20-bit data, and specifies the program address.



# Addressing for Processing Data Addresses

- Implied addressing
- Register addressing
- Direct addressing
- Short direct addressing
- SFR addressing
- Register indirect addressing
- Based addressing
- Based indexed addressing
- Stack addressing

#### Implied addressing

Instructions for accessing registers (such as accumulators) that have special functions are directly specified with the instruction word, without using any register specification field in the instruction word.



#### Register addressing

- · Register addressing accesses a general-purpose register as an operand.
- The instruction word of 3-bit long is used to select an 8-bit register and the instruction word of 2-bit long is used to select a 16-bit register.

| Identifier | Description            |
|------------|------------------------|
| r          | X, A, C, B, E, D, L, H |
| rp         | AX, BC, DE, HL         |



#### Direct addressing

Direct addressing uses immediate data in the instruction word as an operand address to directly specify the target address.





#### Short direct addressing

- Short direct addressing directly specifies the target addresses using 8-bit data in the instruction word.
- This type of addressing is applied only to the space from FFE20H to FFF1FH.



#### SFR addressing

- SFR addressing directly specifies the target SFR addresses using 8-bit data in the instruction word.
- This type of addressing is applied only to the space from FFF00H to FFFFFH.



#### Register indirect addressing

Register indirect addressing directly specifies the target addresses using the contents of the register pair specified with the instruction word as an operand address.



#### Based addressing

- It uses the contents of a register pair specified with the instruction word or 16-bit immediate data as a base address, and 8-bit immediate data or 16-bit immediate data as offset data.
- The sum of these values is used to specify the target address.



#### Based indexed addressing

- Based indexed addressing uses the contents of a register pair specified with the instruction word as the base address, and the content of the B or C register similarly specified with the instruction word as offset address.
- The sum of these values is used to specify the target address.





### Stack addressing

- The stack area is indirectly addressed with the stack pointer (SP) contents.
- This addressing is automatically employed when the PUSH, POP, subroutine call, and return instructions are executed or the register is saved/restored upon generation of an interrupt request.



#### POP



#### CALL

the PSW).



- 00H, the values of PC bits 19 to 16, 15 to 8, and 7 to 0 are stored in addresses SP – 1, SP – 2, SP – 3, and SP – 4, respectively <2>.
- . The value of the SP <3> is decreased by 4.

RET



#### Instructions

This processor has 4 instruction maps.

#### Map I

The first byte indicates
the operation.
+ Prefix Instructions

Map IV

The first byte is 31
The second byte
indicates the operation.
+ Prefix Instructions

#### Map II

The first byte is 71
The second byte indicates the operation.

+ Prefix Instructions

The first byte is 61
The second byte
indicates the operation.
+ Prefix Instructions

Map III

#### **Prefix Instructions**

- These instructions are located in all maps.
- PREFIX is a 1 Byte instruction that takes place before the prefix instructions.
- This instruction enables the use of ES register as a prefix for addresses.



PREFIX

ES:!addr16 ,#byte

## Methodology

• For implementation we started with a simple system C code and after covering a good number of instructions we used a more configurable template based on OVP codes.

## First methodology



```
SC MODULE(issRL78) {
   sc_in <sc_logic> clk;
   sc_in <sc_logic> memReady;
   sc_inout <sc_lv<8>> dataBus;
   sc_out <sc_logic> readMem, writeMem;
   sc out <sc lv<20>> addrBus;
   struct RL78Struct ST;
   SC_HAS_PROCESS(issRL78);
   issRL78(sc_module_name) {
       ST.adrSpace = int(pow(2, 20));
       SC THREAD(abstractSimulation);
       sensitive << clk.pos();</pre>
```

#### Flowchart



# First methodology

```
while (true) {
    Byte1 = "00000000";
    Byte2 = "00000000";
    Byte3 = "00000000";
                                                                                              bool issRL78::checkFirstMap(sc_lv <8>& Byte1,
    Byte4 = "00000000";
    writeMem = SC_LOGIC_0;
                                                                         Fetching the
                                                                                                 sc 1v<8> dataA 8b = 0;
                                                                                                 sc 1v<8> dataB 8b = 0;
    Byte1 = Fetch1Byte();=
                                                                           first byte
                                                                                                 sc lv<16> dataA 16b = 0;
                                                                                                 sc lv<16> dataB_16b = 0;
                                                                ### PC = "
    cout << "
                                                                                                 sc_lv<8> result_8b = 0;
    bool SecondMapTrue = checkFirstMap(Byte1, Byte2, Byte3, Byte4);
                                                                                                 sc lv<16> result 16b = 0;
                                                                                                 sc 1v<20> addrHL = 0;
                                                                                                 sc 1v < 8 > psw = 0;
    if (SecondMapTrue) {
         bool ThrdMapTrue = checkSndMap(Byte1, Byte2, Byte3, Byte4);
                                                                                                 switch (Byte1.to_uint())
        if (ThrdMapTru
                           Checking
                                        FOUND " << endl;
             cout << "N
                          other maps
                                                                                                 case _1_0C_ADD: { ···
                                                                   If it was in first map
                                                                                                 case _1_02_ADDW: { ···
                                                                   it is executed and it
                                                                   will return false
                                                                                                 case _1_00_NOP: { …
    getchar();
                                                                                                 case 1 04 ADDW: { · · ·
                                                                        Otherwise
```

# Functions used for First Methodology

Used for flags

Getting specific addresses

Used for stack instructions

```
void isskL/8::fill2(int result_9b) { ...
void issRL78::fillCY(sc lv<1> msb1, sc lv<1> msb2, sc lv<1> msb0, bool sub)
void issRL78::fillAC(sc logic op1, sc logic op2, sc logic result) { ···
sc_lv<20> issRL78::getRegAddr(int operand, sc_lv<2> Bank_Sel) { ...
sc_lv<8> issRL78::Fetch1Byte() { ···
sc_lv<8> issRL78::Read1Byte(sc_lv<20> addr) { ...
void issRL78::Write1Byte(sc lv<8> data2write, sc lv<20> addr) { ...
void issRL78::UpdatePSW() { ···
sc_lv<16> issRL78::ReadSP() { ···
void issRL78::UpdateSP(sc lv<16> data) { ...
sc lv<16> issRL78::Pop2ByteSP() { ...
void issRL78::Push2ByteSP(sc_lv<8> dh, sc_lv<8> dl) { ···
void issRL78::CallT(sc lv<8> addr) { ...
sc_lv<20> issRL78::PrefixAddr() { ...
```

# Pros and Cons of First Methodology

- Pros: easy to implement and fast
- Cons: difficult to understand

# Second methodology

```
Solution 'ISS' (1 project)

▲ ISS

  ▶ ■■ References
     External Dependencies
     Header Files
     Resource Files
  Source Files
       issRL78.h
       IssV6.h
       Memory.h
       RL78Decode.h 💢
       RL78Morph.h 💢
        RL78Structure.h
       ** Source.cpp
        system.h
       systemTest.h
```

```
SC_MODULE(issRL78) {
    sc_in <sc_logic> clk;
    sc_in <sc_logic> memReady;

sc_inout <sc_lv<8>> dataBus;

sc_out <sc_logic> readMem, writeMem;
    sc_out <sc_lv<20>> addrBus;

struct RL78Struct ST;
    typedef void (issRL78::*DispathFNC)(sc_lv <8>, sc_lv <8>, sc_lv <8>);
    DispathFNC MorphFunctions[RL78_IT_LAST];

SC_HAS_PROCESS(issRL78);

issRL78(sc_module_name) {
    ST.adrSpace = int(pow(2, 20));
    SC_THREAD(abstractSimulation);
    sensitive << clk.pos();
}</pre>
```

#### Flowchart



#### Decode

```
while (true) {
                                                                  TABLE DECODE_TABLE_MAP1; TABLE DECODE_TABLE_MAP2;
                                                                  TABLE DECODE_TABLE_MAP3; TABLE DECODE_TABLE_MAP4;
                                                                  writeMem = SC_LOGIC_0;
                                                                  BYTE[0] = Fetch1Byte();
                                           1) Creating
                                                                                                                     ### PC = " << (PCregiste
                                                                  cout << "
                                           decode table
     bool createDecodeTable 1stmap(TABLE table) {
         INSERT_ENTRY(table, RL78_IT_1_EF_BR, 2);
                                                                      CREATE MORPH AND DECODE TABLES
         INSERT_ENTRY(table, RL78_IT_1_00_NOP, 1);
                                                                  createDecodeTable 1stmap(DECODE TABLE MAP1);
         INSERT_ENTRY(table, RL78_IT_1_01_ADDW, 1);
                                                                  //createDecodeTable_2ndmap(DECODE_TABLE_MAP2);
         INSERT_ENTRY(table, RL78_IT_1_02_ADDW, 3);
                                                                  //createDecodeTable_3rdmap(DECODE_TABLE_MAP3);
         INSERT_ENTRY(table, RL78_IT_1_03_ADDW, 1);
                                                                  //createDecodeTable_4thmap(DECODE_TABLE_MAP4);
         INSERT_ENTRY(table, RL78_IT_1_04_ADDW, 3);
                                                                  createMorphTable();
                                                                  //-----
                                        2) Getting the
                                         information due
                                                                      GETTING INSTRUCTION INFORMATION
                                        to the first byte.
                                                                  //-----
DECODE_ENTRY DecodeINST(TABLE table, sc_lv<8> inst) {
                                                                  Instr_info = DecodeINST(DECODE_TABLE_MAP1, BYTE[0]);
                                                                  type = Instr_info.Inst_name;
    DECODE_ENTRY Instrunction_Info;
                                                                  Length = Instr_info.Inst_Length;
    Instrunction_Info = table[inst.to_uint()];
                                                                  int iii;
    return Instrunction_Info;
                                                                  if (type != RL78_IT_LAST) {
                                                                                                          3) Fetching the

    Length

                                                                     for (iii = 1; iii < Length; iii++) {</pre>
                                                                                                          bytes that
                                                                         BYTE[iii] = Fetch1Byte();
                                                                                                          belong to this
                                                                                                           instruction.
                                                                  bool SecondMapTrue = checkFirstMap(type, BYTE[0], BYTE[1], BYTE[2], BYTE[3]);

    name

                                                                                                              4) morphing
```

### Morph

```
while (true) {
  TABLE DECODE_TABLE_MAP1; TABLE DECODE_TABLE_MAP2;
  TABLE DECODE_TABLE_MAP3; TABLE DECODE_TABLE_MAP4;
   writeMem = SC_LOGIC_0;
                             void issRL78::createMorphTable() {
   BYTE[0] = Fetch1Byte();
                                MorphFunctions[RL78_IT_1_00_NOP] = &issRL78::MORPH_1_00_NOP;
   cout << "
                                MorphFunctions[RL78_IT_1_01_ADDW] = &issRL78::MORPH_1_01_ADDW;
                                MorphFunctions[RL78_IT_1_02_ADDW] = &issRL78::MORPH_1_02_ADDW;
                                MorphFunctions[RL78_IT_1_03_ADDW] = &issRL78::MORPH_1_03_ADDW;
      CREATE MORPH AND DECODE T
   createDecodeTable_1stmap(DECODE_TABLE_MAP1);
   //createDecodeTable_2ndmap(DECODE_TABLE_MAP2);
   //createDecodeTable_3rdmap(DECODE_TABLE_MAP3);
   //createDecodeTable_4thmap(DECODE_TABLE_MAP4);
   createMorphTable(); __
   11
       GETTING INSTRUCTION INFORMATION
   //-----
   Instr_info = DecodeINST(DECODE_TABLE_MAP1, BYTE[0]);
   type = Instr info.Inst name;
   Length = Instr_info.Inst_Length;
                                 (this->*MorphFunctions[type])(Byte1, Byte2, Byte3, Byte4);
   int iii;
  if (type != RL78_IT_LAST) {
      for (iii = 1; iii < Length; iii++) {
         BYTE[iii] = Fetch1Byte();
   bool SecondMapTrue = checkFirstMap(type, BYTE[0], BYTE[1], BYTE[2], BYTE[3]);
```

# Functions used for morphing

 These are some of the functions used for morphing

```
#define ReaddataOffsetSP 16(b, Y)\
sc_lv<16> adr;\
ReadSP(adr);\
sc_lv<8> dl = Read1Byte((adr).to_uint() + b.to_uint() + 0xF0000);\
sc lv<8> dh = Read1Byte((adr).to uint() + b.to uint() + 0xF0000 + 1);
Y = dh.to uint()* 256 + dl.to uint();\
cout<<"data is: "<< Y <<endl;\</pre>
#define ReaddataOffset 8(M, b, Y)\
dataA_8b = Read1Byte(Read1Byte(R_MMAP(M)).to_uint() + b.to_uint());\
Y = dataA_8b.to_uint();\
cout<<"data is: "<< Y <<endl;\</pre>
#define Immediate2Byte(addr)\
addr = Byte3.to_uint() * 256 + Byte2.to_uint();\
cout<<"addrHL: "<<addr<<endl;\</pre>
#define ImmediateData2Byte(addr)\
addr = Byte4.to_uint() * 256 + Byte3.to_uint();\
cout<<"addrHL: "<<addr<<endl;\</pre>
#define DO_Addition(op1, op2, result, n)\
result = op1.to_int() + op2.to_int();\
cout << "addition result: " << result << endl;\</pre>
#define DO_Multiplication(op1, op2, result)\
result = op1.to uint() * op2.to uint();\
cout << "addition result: " << result << endl;\</pre>
```

#### Conclusion

- ✓ RL78 Memory Map and Addressing
- ✓ RL78 Instruction Set
- ✓ ISS Modeling Proposed Methodologies
- ✓ Switch-Case Methodology
- ✓ Morph-Decode Methodology
- ✓ Implementation
- ✓ Work Duration: 7 weeks

# Thank you for your attention