# SM590/SM591/SM595

# 4-Bit Microcomputer (Controller for Low Power Systems)

#### Description

The SM590/SM591/SM592 is a CMOS 4-bit microcomputer which integrates a  $762 \times 8$ -bit ROM, a 41 instruction set, a 4-level subroutine stack, a 15 I/O port (for 20-pin DIP), and a standby function in a single chip.

Operated from  $1 \mu s$  instruction cycle with low power consumption, this microcomputer is applicable to replacement of a compact controller circuit or any circuits consisting of conventional standard ICs.

#### Features

- 1. CMOS process
- 2. ROM capacity

SM590: 508×8 bits SM591: 1016×8 bits

SM595: 762×8 bits

3. RAM capacity

SM590: 32×4 bits SM591: 56×4 bits SM595: 32×4 bits

4. Instruction set 41

- 5. Subroutine nesting 4 levels
- 6. Input/Output ports

11 bits (16DIP)

13 bits (18DIP)

15 bits (20DIP)

7. Output current (10 bits MAX.) SM590/SM591: 10mA (MAX.)

SM595: 7mA (MAX.)

- 8. Clock oscillator
  - · Ceramic oscillator
  - Resistor
  - · External clock
- 9. Standby mode
- 10. Power supply (2.5 to 5.5V)
- 11. Instruction cycle

 $V_{DD} = 3V: 4 \mu s \text{ (MIN.)}$ 

 $V_{DD} = 5V$ : 1  $\mu$ s (MIN.)

12. 16-pin DIP (DIP16-P-300)

18-pin DIP (DIP18-P-300)

20-pin DIP (DIP20-P-300)

#### Pin Connections



#### Block Diagram



Note: Pin numbers apply to 20-pin DIP only.

#### Pin Description

| Pin name                         | I/O | Circuit type | Function                        | Note |
|----------------------------------|-----|--------------|---------------------------------|------|
| RO <sub>0</sub> -RO <sub>3</sub> | I/O | Pull down    | Input/Output ports              | 1    |
| R10-R13                          | I/O | Pull down    | Input/Output ports              | 1    |
| R2 <sub>0</sub> -R2 <sub>3</sub> | I/O | Pull down    | Input/Output ports              | 2    |
| R3 <sub>0</sub> -R3 <sub>2</sub> | I/O | Pull down    | Input/Output ports              | 1    |
| ACL                              | ī   | Pull down    | Auto clear                      |      |
| CL <sub>1</sub>                  |     |              | System clock oscillation        |      |
| R3 <sub>3</sub> /CL <sub>2</sub> | 0   |              | Output/system clock oscillation | 3    |
| V <sub>DD</sub>                  | -   |              | Power supply for logic circuit  |      |
| GND                              |     |              | Ground                          |      |

Note 1: Open drain I/O or CMOS outputs selectable with a mask option.

Note 2: Open drain I/O is selectable with a mask option.

Note 3: An external clock should be applied when the R33 output port is selected with a mask option.

### Absolute Maximum Ratings

| Parameter                 | Symbol           | Rating                   | Unit |
|---------------------------|------------------|--------------------------|------|
| Supply voltage            | $V_{DD}$         | -0.3  to  +7.5           | V    |
| Input voltage             | V <sub>1</sub>   | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Output voltage            | Vo               | $-0.3$ to $V_{DD} + 0.3$ | V    |
| Source output current sum | $\Sigma I_{OH}$  | 120                      | mA   |
| Sync output current sum   | ΣI <sub>OL</sub> | 20                       | m A  |
| Operating temperature     | Topr             | -10  to  +70             | T C  |
| Storage temperature       | Tstg             | -55  to  +150            | °C   |

# ■ Recommended Operating Conditions

| $T_a = -$ | 10 | to | + | 70 | C1       |
|-----------|----|----|---|----|----------|
| 114-      | 10 | w  |   | 10 | $\cup$ , |

| Parameter         | Symbol            | Conditions             | MIN. | TYP. | MAX. | Unit |
|-------------------|-------------------|------------------------|------|------|------|------|
| Supply voltage    | $V_{\mathrm{DD}}$ |                        | 2.5  |      | 5.5  | V    |
|                   |                   | $V_{DD} = 3V \pm 0.5V$ | 4    |      | 50   |      |
| Instruction cycle | t <sub>SYS</sub>  | $V_{DD} = 5V \pm 0.5V$ | 1    |      | 50   | μs   |

# Electrical Characteristics

 $(V_{DD} = 2.7 \text{ to } 5.5 \text{V, } Ta = -10 \text{ to } +70 \text{°C})$ 

| Parameter      | Symbol           | Condi                    | tions                      | MIN.           | TYP.         | MAX.        | Unit     | Note |
|----------------|------------------|--------------------------|----------------------------|----------------|--------------|-------------|----------|------|
|                | V <sub>IH1</sub> |                          |                            | $0.7V_{DD}$    |              | $V_{DD}$    | V        | 1    |
|                | $V_{1L1}$        |                          |                            | 0              |              | $0.3V_{DD}$ | V        |      |
|                | $V_{IH2}$        |                          |                            | $V_{DD} - 0.5$ |              | $V_{DD}$    | V        | 2    |
|                | V <sub>IL2</sub> |                          |                            | 0              |              | 0.5         | V        |      |
|                |                  | $V_{DD} = 5V \pm 10\%$   | SM590/SM591                | 0.7            | 1.4          | 2.1         |          | ļ    |
| Input voltage  | $V_{IL3}$        | $V_{DD} = 3V$            | SM595                      |                |              | 0.5         | V        |      |
|                | ,                | $V_{DD} = 5V$            | SM595                      |                |              | 0.7         |          | 3    |
|                | $\Delta V_{I}$   | $V_{DD} = 5V \pm 10\%$   | SM590/SM591                | 1.1            | 2.0          | 3.1         | V        | ] "  |
|                |                  | $V_{DD} = 3V$            | SM595                      | 2.8            |              |             | v        |      |
|                | $V_{IH3}$        | $V_{DD} = 5V$            | SM595                      | 4.6            | ·            |             | <u> </u> |      |
|                |                  |                          | $V_{DD} = 3V \pm 10\%$     | 15             | 70           | 200         | μΑ       | 1    |
|                | I <sub>IH1</sub> | $V_{IN} = V_{DD}$        | $V_{DD} = 5V \pm 10\%$     | 70             | 250          | 750         | μΛ       | 1 -  |
| Input current  |                  |                          | $V_{DD} = 3V \pm 10\%$     |                | 7            | 20          | ^        | 4    |
|                | $I_{1H2}$        | $V_{IN} = V_{DD}$        | $V_{DD} = 5V \pm 10\%$     |                | 20           | 60          | μΑ       | -4   |
|                | IA1              | $t_{SYS} = 2 \mu s$      | $V_{DD} = 5V \pm 10\%$     |                | 1            | 3           | mA       |      |
| Current        | -7.1             |                          | $V_{DD} = 3V \pm 10\%$     |                | 100          | 200         |          | 5    |
| consumption    | I <sub>A2</sub>  | $t_{SYS} = 10 \mu s$     | $V_{DD} = 5V \pm 10\%$     |                | 200          | 500         | μΑ       | Б    |
| consumption    | I <sub>ST</sub>  | Standby mode             | , DD                       |                | 1            | 2           | μΑ       | 7    |
|                | 1ST              | $V_{DD} = 5V \pm 10\%$   | SM590/SM591                | 10             |              |             |          |      |
| •              | $I_{OH1}$        | $V_{OH} = V_{DD} - 2V$   | SM595                      | 7              |              |             | m A      |      |
|                | I TOH1           | $V_{OH} = V_{DD} = 0.5V$ | 0.11000                    | 1              |              |             | 1        | 6    |
|                |                  | $V_{OL} = 0.4V$          | $V_{DD} = 5V \pm 10\%$     | 1.6            |              |             |          |      |
|                |                  | CMOS output              | VDD 01 = 1070              | 0.8            |              |             | mA       |      |
|                | I <sub>OL1</sub> | $V_{OL} = 0.4V$          | $V_{DD} = 5V \pm 10\%$     | 15             |              |             |          |      |
|                |                  | Pull-down output         | V DD 0 V = 1070            | 8              |              |             | μΑ       |      |
|                |                  | $V_{DD} = 5V \pm 10\%$   | SM590/SM591                | 4              | -            |             |          |      |
|                |                  |                          | SM595                      | 3              |              |             | 1.       |      |
|                | $I_{OH2}$        | $V_{OH} = V_{DD} - 2V$   | SM590/SM591                | 0.5            |              |             | mA.      | _    |
|                |                  | $V_{OH} = V_{DD} - 0.5V$ | SM5957                     | 0.4            |              |             | 1        | 7    |
|                |                  | V =0.4V                  |                            | 15             |              | <b>†</b>    |          |      |
|                | $I_{OL2}$        | · OL OIL                 |                            |                | μΑ           |             |          |      |
|                |                  | Pull-down output         | SM590/SM591                | 4              |              |             |          |      |
|                | ļ                | $V_{DD} = 5V \pm 10\%$   | SM595/SM591                | 3              |              |             | 1        |      |
|                | Іонз             | $V_{OH} = V_{DD} - 2V$   | SM590/SM591                | 0.5            |              |             | m A      |      |
|                |                  | $V_{OH} = V_{DD} - 0.5V$ | SM5957 SM591               | 0.4            |              |             |          |      |
|                |                  | N -0 4N                  |                            | 1.6            | -            |             | <u> </u> | - 8  |
|                |                  | $V_{OL} = 0.4 V$         | $V_{\rm DD} = 5V \pm 10\%$ | 0.8            |              |             | m A      |      |
| Output current | Ior3             | CMOS output              | $V_{DD} = 5V \pm 10\%$     | 15             | +            |             |          |      |
| omput carrent  |                  | $V_{OL} = 0.4V$          |                            | 8              | <del> </del> |             | μΑ       |      |
|                |                  | Pull-down output         |                            |                | <del> </del> |             |          | +    |
|                |                  | $V_{DD} = 5V \pm 10\%$   | SM590/SM591                | 10_            | -            |             |          | 9,   |
|                |                  | $V_{OH} = V_{DD} - 2V$   | SM595                      | 7              | -            |             |          | ,    |
|                |                  | $V_{OH} = V_{DD} - 0.5V$ |                            | 1              | <u> </u>     |             | mA       | -    |
|                | I <sub>OH4</sub> | $V_{DD} = 5V \pm 10\%$   | SM590/SM591                | 3              |              |             |          |      |
|                |                  | $V_{OH} = V_{DD} - 2V$   | SM595                      | 2              |              |             | $\dashv$ | 9,   |
|                |                  | $V_{OH} = V_{DD} - 0.5V$ | SM590/SM591                | 0.4            |              |             | +        |      |
|                |                  |                          | SM595                      | 0.3            | -            |             |          | +    |
|                |                  | $V_{OL} = 0.4V$          | $V_{DD} = 5V \pm 10\%$     |                |              |             | mA.      |      |
|                | I <sub>OL4</sub> | CMOS output              |                            | 0.8            | -            |             |          | 9    |
|                | LOL4             | $V_{OL} = 0.4V$          | $V_{DD} = 5V \pm 10\%$     |                |              |             | $\mu A$  |      |
|                |                  | Pull-down output         | t                          | 8              |              |             |          |      |

| Parameter      | Symbol           | Conditions               |                        | MIN. | TYP. | MAX. | Unit  | Note |
|----------------|------------------|--------------------------|------------------------|------|------|------|-------|------|
| Output current |                  | $V_{DD} = 5V \pm 10\%$   | SM590/SM591            | 1    |      |      | mA 12 |      |
|                | , T              | $V_{OH} = V_{DD} - 2V$   | SM595                  | 0.7  |      |      |       | 1.9  |
|                | 1 <sub>OH5</sub> | I <sub>OH5</sub>         | SM590/SM591            | 0.15 |      |      |       |      |
|                |                  | $V_{OH} = V_{DD} - 0.5V$ | SM595                  | 0.1  |      |      |       | 12   |
|                | ,                | $V_{OL} = 0.4V$          | $V_{DD} = 5V \pm 10\%$ | 0.6  |      |      |       |      |
|                | I <sub>OL5</sub> | CMOS output              |                        | 0.3  |      |      |       |      |

Note 1: Applied to pins R0o-R03, R1o-R13, R2o-R23, R3o-R33.

Note 2: Applied to pins ACL and CL<sub>1</sub>.

Note 3: Applied to pin R22. (When a standby clear signal is input.)

 $V_{\text{IL}3}$ . Oscillation start input voltage (No oscillation is occurred under this level.)

V<sub>IH3</sub>: Systemclock start voltage (See Fig. 7)

 $\Delta V_1: V_{1H3} - V_{1L3}$ 

Note 4: Applied to pin ACL.

Note 5: No load condition.

Note 6: Applied to pins R00-R03, R10-R13, R31.

Note 7: Applied to pins R20-R23.

Note 8: Applied to pin R30.

Note 9: Applied to pin R32.

Note10: When the content of R latch is output from the pin R32.

Note11: When the clock input to the pin CL<sub>1</sub> is output from pin R3<sub>2</sub>.

Note12: Applied to pin CL2/R33.

#### Oscillator Circuits

 ${\rm CL_1}$  and  ${\rm CL_2}$  are the clock oscillator input and output ports respectively. The basic clock signal can be obtained by the ceramic oscillator and resistor. The external clock signal may also be provided. (See Fig. 1.)

For an external clock input, provide the external clock to the  $CL_1$  pin. In this case, the  $CL_2$  pin can be used as the output pin (R3 $_3$  pin) with a mask option.

The internal system clock is equivalent to the basic clock supplied to the CL<sub>1</sub> pin divided by four.



Fig. 1 Reference clock generator circuit

### External Input Signal AC Characteristics

| Parameter         | Symbol          | Conditions                                  | MIN. | TYP. | MAX. | Unit_ |
|-------------------|-----------------|---------------------------------------------|------|------|------|-------|
| Clock rise time   | t <sub>r</sub>  | $V_{\rm DD} = 2.5 \text{ to } 5.5 \text{V}$ |      |      | 50   | ne    |
| Clock fall time   | t <sub>f</sub>  | $V_{DD} = 2.5 \text{ to } 5.5 \text{V}$     |      |      | 50   | ns    |
| 0. 1 1 111        | t <sub>1.</sub> | $V_{DD} = 5V \pm 0.5V$                      | 0.08 |      | 6.3  | 44.5  |
| Clock pulse width | t <sub>H</sub>  | $V_{DD} = 3V \pm 0.5V$                      | 0.45 |      | 6.3  | μs    |

Note: When external clock is input.



#### Pin Descriptions

#### (1) V<sub>DD</sub>, GND (Power supply)

Apply 2.5 to 5.5V power supply to the  $V_{DD}$  pin with respect to GND pin which provides a reference level of the LSI.

#### (2) ACL (Reset pin)

The ACL pin is used to initialize the LSI. The LSI will be reset upon completion of two instruction cycles after ACL pin goes High. The ACL (reset) mode will be cleared upon completion of one instruction cycle after ACL pin goes LOW.

Connect a capacitor between ACL and  $V_{DD}$  to reset when power on. Two or more instruction cycles should be taken for the ACL input.

When a ceramic oscillator is used for a system clock, take a certain period of ACL time with the oscillation to be stabled.



Fig. 2 ACL circuit

#### (3) $R3_i-R0_i$ (i=0 to 3) I/O pin

 $R3_i-R0_i$  (i=0 to 3) pins may be used for both input and output, and a pull-down resistor is connected to the output buffer.

Data should be transferred between ports  $(R3_i-R0_i)$  specified by the BL and the accumulator  $(A_{CC})$  or data memory by instructions.

When R3<sub>i</sub>-R0<sub>i</sub> pins are used as inputs, reset the output latch and connect a pull-down resistor to the I/O pins.

Note: Upon completion of RTA instruction for  $R3_2$  pin, the contents of an internal output latch are loaded into the accumulator  $A_{CC}$ .

The circuit type of  $R3_i$ - $R0_i$  can be used not only as a pull-down type but also as the following two types with a mask option.

### Mask option I

When the R port is used as only output port with a large sink current, it can be replaced with the CMOS buffer.

Applicable pins:

RO<sub>0</sub>-RO<sub>3</sub>, R1<sub>0</sub>-R1<sub>3</sub>, R3<sub>0</sub>-R3<sub>2</sub>

Not applicable pins:

 $R2_0 - R2_3$ 

#### Mask option I

When the R port is used as only input port with a reduced current flowing into the pull-down resistor, it can be replaced with an open drain with a protective diode not to be pulled-down.

Note: The  $CL_2/R3_3$  pin can be used as  $R3_3$  output pin with a mask option, and the circuit type should be set to the CMOS buffer.

#### Hardware Configuration

#### (1) Program counter and stack

The ROM addresses can be specified by a program counter (PC).

The program counter (PC) consists of 10 bits including 1 bit  $(P_{\rm U})$  for the field specification, 2 bits  $(P_{M})$  for the page specification and 7 bits  $(P_{L})$  for the step specification.

The  $P_M$  for the page specification is a binary counter, and the  $P_L$  for the step specification is a polynomial counter (provided that it is inhibited for  $P_L = 7F$ ).

A 4-bit stack register enables 4 levels of subroutine nesting.

#### (2) Program memory (ROM)

The program memory (ROM) is used to store programs. See Fig. 3 and Fig. 4 for ROM configura-

1 field has a configuration of 4pages×127 steps ×8 bits.

The SM590 has 508 bytes of ROM which consists of 1 field  $(0) \times 127$  steps  $\times 4$  pages.

The SM591 has 1016 bytes of ROM which consists of 2 fields (0 and 1) $\times$ 127 steps $\times$ 4 pages.

The SM595 has 762 bytes of ROM which consists of 1 field  $(0)\times127$  steps $\times4$  pages+1 field  $(1)\times127$  steps $\times2$  pages.

The ACL program starts at field 0, page 0 and step 0.

When the standby mode is cleared, execute the program at field 0, page 1 and step 0.

| Pu Pu  | Field 0            | Field 1 |
|--------|--------------------|---------|
| Page 0 | ACL start          |         |
| Page 1 | Standby mode start |         |
| Page 2 |                    |         |
| Page 3 |                    |         |
|        | < SM590>           |         |
|        | < SM591            |         |

Fig. 3 ROM configuration (SM590/SM591)

| P <sub>M</sub> P <sub>U</sub> | Field 0            | Field 1 |
|-------------------------------|--------------------|---------|
| Page 0                        | ACL start          |         |
| Page 1                        | Standby mode start |         |
| Page 2                        |                    |         |
| Page 3                        |                    |         |

Fig. 4 ROM configuration (SM595)

The TR instruction is used to jump within a page, while the TL (two-word) instruction is used to jump to any desired address. The TLS instruction executes a subroutine jump to any desired address.

#### (3) Data memory (RAM) and B register

The data memory (RAM) is used to store data. The RAM size of the SM590 and SM595 is  $16\times2\times4$  (128 bits), while that of the SM591 is  $16\times3.5\times4$  (244 bits).

Each file consists of a 16 word $\times$ 4-bit configuration as shown in Fig. 5.

The RAM address is specified by a B register composed of 1-bit for the SM590/SM595 or 2 bits for the SM591 of  $B_{\rm M}$  and 4 bits of  $B_{\rm L}$ .



Fig. 5 RAM Configuration

#### (4) Accumulator (A<sub>CC</sub>) and X register

The accumlator  $(A_{CC})$  is a 4-bit register. It transfers data to I/O ports and performs operations in combination with an arithmetic and logic unit (ALU), a carry flag (C) and a RAM.

The X register is a 4-bit register used as a temporary register which transfers and compares data with the  $A_{\rm CC}$ .

# (5) Arithmetic and logic unit (ALU) and carry flag (C)

The arithmetic and logic unit (ALU) performs 4-bit parallel arithmetic operations. Executing the ADC and ADCS instructions shifts the carry of operations into the carry flag (C).

### (6) Output latches (R [0], R [1] R [2], R[3])

The output latches consist of 16 bits. 11 bits for 16 pin package, 13 bits for 18 pin package and 15 bits for 20 pin package of the output latches are connected to external pins. The rest of the output latches not connected to external pins can be used as temporary registers.

The R output latches are specified by B<sub>L</sub>.



Fig. 6

#### (7) System clock generator circuit

The system clock generator circuit divides the basic clock supplied from the  $CL_1$  pin, generates the system clock.

The circuit externally outputs the clock signals generated from clock oscillators ( $CL_1$ ,  $CL_2$ ) through  $R3_2$  pin with a mask option.

This function enables to be synchronized with other LSIs.

Note that the instruction cycle time of 1 word instruction is equivalent to 1 cycle of system clocks.



Fig. 7 Clock timing for a ceramic ascillator

#### (8) Standby function

Executing an instruction places the device in standby mode to reduce current consumption.

The oscillator and the system clock are iactivated in standby mode.

When the  $R2_2$  accepts High level in standby mode, the standby mode is cleared and restarts program execution at field 0, page 1 and step 0.

If a ceramic oscillator is used as a clock generator, a delay circuit shown in Fig. 6 is required to obtain the clock oscillation time to be stabled.

Fig. 7 shows the timing in this case.

#### (9) Reset function (ACL)

Applying a High level signal to the ACL pin resets the carry flag (c) and the output latch, and the input pins are pulled-down.

Be sure not to apply High level to both R2<sub>0</sub> and R2<sub>1</sub> pins in the reset (ACL) mode.

Applying a Low level signal to the ACL pin starts execution of the program at field 0, page 0, step 0.



#### Instruction Set

#### (1) ROM address instructions

| Mnemonic | Machine code | Operation                                                                        |
|----------|--------------|----------------------------------------------------------------------------------|
| TR x     | 80-FE        | P <sub>L</sub> ←I <sub>6</sub> -I <sub>0</sub> (jump within a page)              |
| TI       | 78-7B        | $P_U \leftarrow I_9, P_M \leftarrow I_8, I_7$                                    |
| TL xyz   | 00-FE        | P <sub>L</sub> ←I <sub>6</sub> -I <sub>0</sub> (jump to any page)                |
| mi c     | 7C-7F        | SP←SP+1, SR←PC+2                                                                 |
| TLS xyz  | 00-FE        | $P_U \leftarrow I_9$ , $P_M \leftarrow I_8$ , $I_7$ , $P_L \leftarrow I_6 - I_0$ |
| RTN      | 4C           | SP←SP−1, PC←SR                                                                   |
| RTNS     | 4D           | SP←SP−1, PC←SR, Skip                                                             |

#### (2) Data transfer instructions

| Mnemonic | Machine code | Operation                                                                          |
|----------|--------------|------------------------------------------------------------------------------------|
| LAX x    | 30-3F        | $A_{CC} \leftarrow I_3 - I_0$ Skip if last instruction is LAX                      |
| LBLX x   | 20-2F        | $B_L \leftarrow I_3 - I_0$                                                         |
| LBMX x   | 74-77        | $B_M \leftarrow I_1, I_0$                                                          |
| STR      | 4 A          | M←A <sub>CC</sub>                                                                  |
| LDA      | 40           | A <sub>CC</sub> ←M                                                                 |
| EXC      | 41 .         | $M \longleftrightarrow A_{CC}$                                                     |
| EXCI     | 42           | $M \longleftrightarrow A_{CC}, B_L \longleftrightarrow B_L + 1$<br>Skip if Carry=1 |
| EXCD     | 43           | $M \leftarrow A_{CC}, B_L \leftarrow B_L - 1$<br>Skip if Borrow = 1                |
| EXAX     | 5D           | $A_{CC} \longrightarrow X$                                                         |
| ATX      | 5C           | X←A <sub>CC</sub>                                                                  |
| XBLA     | 57           | $A_{CC}  B_L$                                                                      |
| BLTA     | 56           | A <sub>CC</sub> ←B <sub>L</sub>                                                    |

#### (3) Arithmetic instructions

| Mnemonic | Machine code | Operation                                                 |
|----------|--------------|-----------------------------------------------------------|
| ADX x    | 00-0F        | $A_{CC} \leftarrow A_{CC} + x$ , Skip if Carry=1          |
| ADD      | 70           | $A_{CC} \leftarrow A_{CC} + M$                            |
| ADS      | 71           | $A_{CC} \leftarrow A_{CC} + M$ , Skip if Carry=1          |
| ADC      | 72           | $A_{CC} \leftarrow A_{CC} + M + C$ , $C \leftarrow Carry$ |
| ADCS     | 73           | $A_{CC} \leftarrow A_{CC} + M + C$ , $C \leftarrow Carry$ |
|          | 7.0          | Skip if Carry=1                                           |
| COMA     | 44           | $A_{CC} \leftarrow \overline{A_{CC}}$                     |
| INBL     | 52           | $B_L \leftarrow B_L + 1$ , Skip if Carry = 1              |
| DEBL     | 53           | $B_L \leftarrow B_L - 1$ , Skip if Borrow = 1             |
| INBM     | 50           | $B_{M} \leftarrow B_{M} + 1$                              |
| DEBM     | 51           | $B_M \leftarrow M_M - 1$                                  |

#### (4) Test instructions

| Mnemonic | Machine code | Operation                      |
|----------|--------------|--------------------------------|
| TAX x    | 10-1F        | Skip if A <sub>CC</sub> =x     |
| TBA x    | 64-67        | Skip if $A_{CCX}=1$ (x=3 to 0) |
| ТМ х     | 60-63        | Skip if $Mx=1$ (x=3 to 0)      |
| TAM      | 45           | Skip if A <sub>CC</sub> =M     |
| TC       | 54           | Skip if C=1                    |

#### (5) Bit manipulation instructions

| Mnemonic | Machine code | Operation                                 |
|----------|--------------|-------------------------------------------|
| SM x     | 6C-6F        | $Mx \leftarrow 1 \ (x = 3 \text{ to } 0)$ |
| RM x     | 68-6B        | $Mx \leftarrow 0 \ (x = 3 \ to \ 0)$      |
| SC       | 49           | C <b>←</b> 1                              |
| RC       | 48           | C <b>←</b> 0                              |

#### (6) I/O instructions

| Mnemonic | Machine code | Operation                            |
|----------|--------------|--------------------------------------|
| ATR      | 46           | $R(B_L) \leftarrow A_{CC}$           |
| MTR      | 47           | R (B <sub>L</sub> )←M                |
| RTA      | 55           | A <sub>CC</sub> ←R (B <sub>L</sub> ) |

#### (7) Special instructions

| Mnemonic | Machine code | Operation    |
|----------|--------------|--------------|
| NOP      | 00           | No Operation |
| CCTRL    | 4B           | Standby Mode |

## System Configuration Example



Remote control receiver