# TCD-NPE: A Re-configurable and Efficient Neural Processing Engine, Powered by Novel Temporal-Carry-deferring MACs

Ali Mirzaeian, Houman Homayoun, Avesta Sasan George Mason University, Fairfax, VA, USA amirzaei@gmu.edu, hhomayoun@ucdavis.edu, asasan@gmu.edu

Abstract—In this paper, we first propose the design of Temporal-Carry-deferring MAC (TCD-MAC) and illustrate how our proposed solution can gain significant energy and performance benefit when utilized to process a stream of input data. We then propose using the TCD-MAC to build a reconfigurable, high speed, and low power Neural Processing Engine (TCD-NPE). We, further, propose a novel scheduler that lists the sequence of needed processing events to process an MLP model in the least number of computational rounds in our proposed TCD-NPE. We illustrate that our proposed TCD-NPE significantly outperform similar neural processing solutions that use conventional MACs in terms of both energy consumption and execution time.

#### I. INTRODUCTION AND BACKGROUND

Deep neural networks (DNNs) has attracted a lot of attention over the past few years, and researchers have made tremendous progress in developing deeper and more accurate models for a wide range of learning-related applications [1], [2]. The desire to bring these complex models to resource-constrained hardware platforms such as Embedded, Mobile and IoT devices has motivated many researchers to investigate various means of improving the DNN models' complexity and computing platform's efficiency [3]. In terms of model efficiency, researchers have explored different techniques including quantization of weights and features [4], [5], formulating compressed and compact model architectures [5]–[10], increasing model sparsity and pruning [5], [11], binarization [4], [12], and other model-centered alternatives.

On the platform (hardware) side, the GPU solutions have rapidly evolved over the past decade and are considered as a prominent mean of training and executing DNN models. Although GPU has been a real energizer for this research domain, its is not an ideal solution for efficient learning, and it is shown that development and deployment of hardware solutions dedicated to processing the learning models can significantly outperform GPU solution. This has lead to the development of Tensor Processing Units (TPU) [13], Field Programmable Gate Array (FPGA) accelerator solutions [14], and many variants of dedicated ASIC solutions [15]–[18].

Today, there exist many different flavors of ASIC neural processing engines. The common theme between these architectures is the usage of a large number of simple Processing Elements (PEs) to exploit the inherent parallelism in DNN models. Compare to a regular CPU with a capable Arithmetical Logic Unit (ALU), the PE of these dedicated ASIC solutions is stripped down to a simple Multiplication and Accumulation (MAC) unit. However, many PEs are used to either form a specialized data flow [16], or tiled into a configurable NoC for parallel processing DNNs [18]. The observable trend in the evolution of these solutions starting from DianNao [15], to DaDianNao [16], to ShiDianNao [17], to Eyris [18] (to name a few) is the optimization of data flow

to increase the re-use of information read from memory, and to reduce the data movement (in NOC and to/from memory).

Common between previously named ASIC solutions, is designing for data reuse in NOC level but ignoring the possible optimization of the PE's MAC unit. A conventional MAC operates on two input values at a time, computes the multiplication result, adds it to its previously accumulated sum and output a new and *correct* accumulated sum. When working with streams of input data, this process takes place for every input pair taken from stream. But in many applications, we are not interested in the correct value of intermediate partial sums, and we are only interested in the correct final result. The first design question that we answer in this paper is if we can design a faster and more efficient MAC, if we remove the requirement of generating a correct intermediate sum, when working on a stream of input data.

In this paper, we propose the design of Temporallydeferring-Carry MAC (TCD-MAC), and use the TCD-MAC to build a reconfigurable, high speed, and low power MLP Neural Processing Engine (NPE). We illustrated that TCD-MAC can produce an approximate-vet-correctable result for intermediate operations, and could correct the output in the last state of stream operation to generate the correct output. We then build a Re-configurable and specialized MLP Processing Engine using a farm of TCD-MACs (used as PEs) supported by a reconfigurable global buffer (memory) and illustrate its superior performance and lower energy consumption when compared with the state of the art ASIC NPU solutions. To remove the data flow dependency from the picture, we used our proposed NPE to process various Fully Connected Multi-Layer Perceptrons (MLP) to simplify and reduce the number of data flow possibilities and to focus our attention on the impact of PE in the efficiency of the resulting accelerator.

## II. RELATED WORK

The work in [18], categorizes the possible data flows into four major categories: 1) No Local Reuse (NLR) where neither the PE (MAC) output nor filter weight is stored in the PE. Examples of accelerator solutions using NLR data flow include [15], [16], [19]. 2) Output Stationary (OS) where the filter and weight values are input in each cycle, but the MAC output is locally stored. Examples of accelerator solutions using OS data flow include [17], [20]–[22]. 3) Weight Stationery (WS) where the filter values are locally stored, but the MAC result is passed on. Examples of accelerators using WS data flow include [23]–[25], and 4) Row Stationary (RS and its variant RS+) where some of the reusable MAC outputs and filter weights remain within a local group of PE to reduce data movement for computing the next round of computation. An example of accelerator using RS is [18].

978-1-7281-1957-1/19/\$31.00 ©2019 IEEE

The OS and NLR are generic data flow and could be applied to any DNN, while the WS and RS only apply to Convolutional Neural Networks (CNN) to promote the reuse of filter weights. Hence, the type of applicable data reuse (output and/or weight) depends on the model being processed. The Multi-Layer Perceptrons (MLP) is a sub-class of NNs that has extensively used for modeling complex and hard to develop functions [26]. An MLP has a feed-forward structure, and is comprised of three types of layers: (1) An input layer for feeding the information to the model, 2) one or more hidden layer(s) for extracting features, and (3) an output layer that produces the desired output which could be regression, classification, function estimation, etc. Unfortunately, when it comes to MLPs, or when processing Fully Connected (FC) layers, unlike CNNS, no filter weight could be reused. In these models the viable data flows are the OS and NLR. The only possible solution for using the WS solution in processing MLPs is the case of multi-batch processing that may benefit from weight reuse. Another related work is the NPE proposed in [27]. This solution, denoted as RNA, is a special case of NLR, where data flow is controlled through NoC connectivity between different PEs; RNA breaks the MLP model into multi-layer loops that are successively mapped to the accelerator PEs, and uses the PEs as either a multiplier or an adder, dynamically forming a systolic array.

In the result section of this paper, We demonstrate that the OS solutions are in general more efficient than NLR solutions. We further illustrate that our proposed TCD-MAC, when used in the context of our proposed NPE, outperform state of the art accelerators that rely on (fastest and most efficient) conventional MAC solutions.

#### III. OUR PROPOSED MLP PROCESSING ENGINE

Before describing our proposed NPE solution, we first describe the concept of *temporal carry* and illustrate how this concept can be utilized to build a Temporal Carry deferring Multiplication and Accumulation (TCD-MAC) unit. Then, we describe, how an array of TCD-MAC are used to design a re-configurable and high-speed MLP processing engine, and how the sequence of operations in such NPE is scheduled to compute multiple batches of MLP models.

# A. Temporal Carry deferring MAC (TCD-MAC)

Suppose two vectors A and B each have N M-bit values, and the goal is to compute their dot product,  $\sum_{i=0}^{N-1} (A_i * B_i)$  (similar to what is done during the activation process of each neuron in a NN). This could be achieved using a single Multiply-Accumulate (MAC) unit, by working on 2 inputs at a time for N rounds. Fig. 1(A-top) shows the general view of a typical MAC architecture that is comprised of a multiplier and an adder (with 4-bit input width), while Fig. 1(A-bottom) provides a more detailed view of this architecture. The partial products (M partial product for M-bits) are first generated in Data Reshape Unit (DRU). Then the hamming weight compressors (HWC) in the Compression and Expansion Layer (CEL) transform the addition of M partial products into a single addition of two larger binaries, the addition of which in an adder generates the multiplication result.

The building block of the CEL unit are the HWC. A HWC, denoted by  $C_{HW}$  (m:n), is a combinational logic that implements the Hamming Weight (HW) function for m inputbits (of the same bit-significance value) and generates an n-bit

binary output. The output n of HWC is related to its input m by:  $n = \lceil log_2^m \rceil$ . For example "011010", "111000", and "000111" could be the input to a  $C_{HW}(6:3)$ , and all three inputs generate the same Hamming weight value represented by "011". A Completed HWC function  $CC_{HW}$  (m:n) is defined as a  $C_{HW}$  function, in which m is  $2^n - 1$  (e.g., CC(3:2)or CC(7:3)). Each HWC takes a column of m input bits (of the same significance value) and generates its n-bit hamming weight. In the CEL unit, the output n-bits of each HWC is fed (according to its bit significance values) as an input to the proper  $C_{HW}(s)$  in the next-layer CEL. This process is repeated until each column contains no more than 2-bits, which is a proper input size for a simple adder. In Fig. 1 it is assumed that a Carry Propagation Adder Unit (CPAU) is used. The result is then added to the previously accumulated value in the output register in the second adder to generate a new accumulated sum. Note that in conventional MAC, the carry (propagation) bits in the CPAUs are spatially propagated through the carry chain which constitutes the critical timing path for both adder and multiplier.

Fig.1.B shows our proposed TCD-MAC. In this solution, only a single CPAU is used. Furthermore, the CPAU is broken into two distinct segments 1) The GENeration (GEN) and Partial CPA (PCPA). The Gen is the first layer of CPA logic that produces the Generate  $(G_i^c)$  and Propagate  $(P_i^c)$  signals for each bit position i at cycle c. The TCD-MAC relies on the assumption that we only need to correctly compute the final result of multiplication and accumulation over an array of inputs (e.g.  $\sum_{i=0}^{N-1} (A_i * B_i)$ ), while relaxing the requirement for generating correct intermediate sums. This relaxed specification is applicable when a MAC is used to compute a Neuron value in a DNN. Benefiting from this relaxed requirement, the TCD-MAC skips the computation of PCPA, and injects (defers) the  $G_i^c$  and  $P_i^c$  generated in cycle c, to the CEL unit in cycle c + 1. Using this approach, the propagation of carry-bit in the long carry chain (in PCPA) is skipped, and without loss of accuracy, the impact of the carry bit is injected to the correct bit position in the next cycle of computation. We refer to this process as temporal (in time) carry propagation. The Temporally carried  $G_i^c$  is stored in a new set of registers denoted as Carry Buffer Unit (CBU), while the  $P_i^c$  in each cycle is stored in the output register Unit (ORU). Note that CBU bits can be injected to any of the  $C_{HW}(m:n)$  in any of the CEL layers in the same bit position. However, it is desired to inject the CB bits to a  $C_{HW}(m:n)$  that is incomplete to avoid an increase in the size and critical path delay of the CEL.

Assuming that a TCD-MAC works on an array of N input pairs, the temporal carry injection is done N-1 times. In the last round, however, the PCPA should be executed. As illustrated in Fig. 2, in this approach, the cycle time of the TCD-MAC could be reduced to that excluding the PCPA, allowing the computation over PCPA to take place in an extra cycle. The one extra cycle allows the unconsumed carry bits to be propagated in PCPA carry chain, forcing the TCD-MAC to generate the correct output. Using this technique we shortened the cycle time of TCD-MAC for a large number of cycles. The saving obtained from shorter cycles over a large number of cycles significantly outweighs the penalty of one extra cycle.

To support signed inputs, in TCD-MAC we pre-process the input data. For a partial product  $p = a \times b$ , if one value (a or b)



Fig. 1: Comparing the architecture of A) a typical MAC, versus B) a simplified 2-input version of TCD-MAC. In all variables in form of  $D_m^i$ , the subscript (m) captures the bit position values, and postscript (i) capture the cycle (iteration). For example,  $A^i, B^i$  are the input data in the  $i^{th}$  iteration (corresponding to the  $i^{th}$  cycle) of the multiply accumulate operation. The  $b_m^i, a_m^i$ , and  $p_m^i$  are accordingly the  $m^{th}$  significant bits of inputs A, B, and partial sum at the  $i^{th}$  cycle (iteration). The division of CPA into GEN and PCPA is also shown in this figure. Note that the PCPA is only executed at the last cycle.



Fig. 2: TCD-MAC cycle time is computed by excluding the PCPA. In the last cycle of computation, the TCD-MAC activates the PCPA to propagate the unconsumed carry bits.

is negative, it is used as the multiplier. With this arrangement, we treat the generated partial sums as positive values and later correct this assumption by adding the two's complement of the multiplicand during the last step of generating the partial sum. Following example clarify this concept: let's suppose that a is a positive and b is a negative b-bit binary. The multiplication  $b \times a$  can be reformulated as:

$$b \times a = (-2^7 + \sum_{i=0}^{6} x_i 2^i) \times a = -2^7 a + (\sum_{i=0}^{6} x_i 2^i) \times a$$
 (1)

The term  $-2^7a$  is the two's complement of multiplicand which is lef-shifted by 7 bits, and the term  $(\sum_{i=0}^6 x_i 2^i) \times a$  is only accumulating shifted version of the multiplicand.

#### B. TCD-NPE: Our Proposed MLP Neural Processing Engine

TCD-NPE is a configurable neural processing engine which is composed of a 2-D array of TCD-MACs. The TCD-MAC array is connected to a global buffer using a configurable Network on Chip (NOC) that supports various forms of data flow as described in section I. However, for simplicity, we limit our discussion to supporting OS and NLR data flows for executing MLPs. This choice is made to help us focus on the performance and energy impact of utilizing TCD-

MACs in designing an efficient NPE without complicating the discussion with the support of many different data flows.

Figure 3 captures the overall TCD-NPE architecture. It is composed of 1) Processing Element (PE) array which is a tiled array of TCD-MACs, 2) Local Distribution Networks (LDN) that manages the PE-array connectivity to memories, 3) Two global buffers, one for storing the filter weights and one for storing the feature maps, and 4) The Mapper-and-controller unit which translates the MLP model into a supported data and control flow. The functionality and design of each of these units are described next:



Fig. 3: TCD-NPE overall architecture. The Mapper algorithm is executed externally, and the sequence of events is loaded into the controller for governing the OS data and control flow.

1) **PE Array**: The PE-array is the computational engine of our proposed TCD-NPE. Each PE in this tiled array is a TCD-MAC. Each TCD-MAC could be operated in two modes:



Fig. 4: The logic implementation of Quantization (Left) and Relu Activation (right) for signed fixed-point 16bit values

1) Carry Deferring Mode (CDM), or 2) Carry Propagation Mode (CPM). According to the discussion in section III-A, when working with an input stream of size N, the TCD-MAC is operated in the CDM model for N cycles (computing approximate sum), and in the CPM mode in the last cycle to generate the correct output. This is in line with OS data flow as described in section II. Note that the TCD-MAC in this PE-array could be operated in CPM mode in every cycle allowing the same PE-array architecture to also support the NLR. After computing the raw neuron value (prior to activation), the TCD-MAC writes the computed sum into the NOC bus. The Neuron value is then passed to the quantization and activation unit before being written back to the global buffer. Fig. 4 captures the logic implementation for quantization (to 16 bits) and Relu [1] activation in this unit.

Consider two layers of an MLP where the input layer contains M feature-values (neurons) and the second layer contains N Neurons. To compute the value of N Neurons, we need to utilize N TCD-MACs (each for M+1 cycles). If the number of available TCD-MACS is smaller than N, the computation of the neurons in the second layer should be unrolled to multiple rolls (rounds). If the number of available TCD-MACs is larger than neurons in the second layer (for small models), we can simultaneously process multiple batches (of the model) to increase the NPE utilization. Note that the size of the input layer (M) will not affect the number of needed TCD-MACs, but dictates how many cycles (M+1) are needed for the computation of each neuron.

When mapping a batch of MLP to the PE-array, we should decide how the computation is unrolled and how many batches (K), and how many output neurons (N) should be mapped to the PE-array in each roll. The optimal choice would result in the least number of rolls and the maximum utilization of the NPE. To illustrate the trade-offs in choosing the value of (K, N) let us consider a PE-array of size 18, which is arranged in 6 rows and 3 columns of TCD-MACs (similar to that in Fig. 3). We refer to each row of TCD-MACs as a TCD-MAC Group (TG). In our implementation, to reduce NOC complexity, the TG groups work on computing neurons in the same batch, while different TG groups could be assigned to work on the same or different batches. The architecture in Fig. 3 has 6 TG groups. Let us use NPE(K, N) to denote the choice of using the PE-array to compute N neuron values in K batches where  $N \times$ K=18. In our example PE-array the following selections of K and N are supported:  $(K, N) \in (1, 18), (2, 9), (3, 6), (6, 3).$ The (9,2) and (18,1) configuration are not supported as the value of N in this configurations is smaller than TG size = 3.

Fig. 5.left shows an abstract view of TCD-NPE and describe how the weights and input features (from one or more batches) are fed to the TCD-NPE for different choices of K and N. As an example 5.(left). A shows that input features from one batch are broadcasted between all TGs, while the weights

are unicasted to each TCD-MAC. Let us represent the input scenario of processing B batches of U neurons in a hidden or output layer of an MLP model with I input features using  $\Gamma(B, I, U)$ . Fig. 5.(right) shows the NPE status when a  $\Gamma(3, I, 9)$  model (3 batches of a hidden layer with 9 neurons in a hidden layer each fed from I input neurons) is executed using each of 4 different NPE(K, N) choices. For example Fig. 5.(right).top shows that using configuration NPE(1,18), we process one batch with 18 neurons at a time. In this example, when using this configuration, the NPE is underutilized (50%) as there exist only 9 neurons in each batch. Following a similar argument, the NPE(6,3) arrangement also have 50% utilization. However the arrangement NPE(2,9), and NPE(3,6) reach 75% utilization (100% for the roll, and 50% for the second roll), hence either NPE(2,9) or NPE(3,6) arrangement is optimal for the  $\Gamma(3, I, 9)$  problem as they produce the least number of rolls. Note that the value of I in  $\Gamma(3, I, 9)$  denotes the number of input features which dictate the number of cycles that the NPE(K,N) should be executed.



Fig. 5: Assuming a  $6\times 3$  PE-array of TCD-MACs, the NPE(K, N) could be configured such that  $(K,N)\in\{(1,18),(2,9),(3,6),(6,3)\}$ . This figure illustrate the number of rolls, and utilization when each of NPE(K,N) configurations is used to run a  $\Gamma(3,I,9)$ . model. Each roll is executed I times.

2) Mapping Unit: An MLP has one or more hidden layers and could be presented using  $\operatorname{Model}(I-H_1-H_2-...-H_N-O)$ , in which I is the number of input features,  $H_i$  is the number of Neurons in the hidden layer i, and O is the number of output layer neurons. The role of the mapping unit is to find the best unrolling scenario for mapping the sequence of problems  $\Gamma(B,I,H_1)$ ,  $\Gamma(B,H_1,H_2)$ , ...,  $\Gamma(B,H_{N-1},H_N)$ , and  $\Gamma(B,H_N,O)$  into minimum number of  $\operatorname{NPE}(K,N)$  computational rounds.

Algorithm 1 describes the mapper function for unrolling a multi-batch multi-layer MLP problem. In this Algorithm, B is the batch size that could fit in the NPE's feature-memory (if larger, we can unroll the B into N  $\times$  B\* computation round, where B\* is the number of batches that fit in the memory). M[L] is the MLP layer size information, where M[i] is the number of nodes in layer i (with i=0 being Input, and i=N+1 being Output, and all others are hidden layers). The algorithm schedules a sequence of NPE(K, N) events to compute each MLP layer across all batches.

To schedule the sequence of events, the Alg. 1 first gen-



Fig. 6: An example execution of algorithm 1 when processing  $\Gamma(5, I, 7)$  model using a TCD-MAC with a  $6 \times 3$  PE-array. (A): the complete computational Tree from CreateTree procedure, (B): binary execution tree obtained from BFS scheduling, (C): the sequence of scheduled events to compute the model based on binary execution tree.

**Algorithm 1** Schedule NPE(K,N) rolls (events) to execute B batches of  $M(L) = MLP(I, H_1, ..., H_N, O)$ .

```
procedure PRACTICALCFGFINDER(Model M[L], BatchSize B)
     for (l=1; size(M); l++) do
           Tree_{head} = CreateTree(B, M[l])
          Exec_{Tree} \leftarrow Shallowest binary tree (least rolls) from Tree_{head}
Schedule \leftarrow Schedule computational events by using BFS
                         on Exec_{Tree} to report NPE(K,N) and r at each node.
     return Schedule
procedure CREATETREE(B, \Theta)
     C[i] \leftarrow \text{find each } (K_i, N_i) | K_i, N_i \in \mathbb{N}, \& K_i < B
                                              \& \ size(NPE) = K_i \times N_i
     for (i = 0; i < size(C); i + +) do
                                                                                                 \triangleright C[i][1] = K_i
           M_B = min(B, C[i][1]).
                                                                                                \triangleright C[i][2] = N_i
           M_{\Theta} = min(\Theta, C[i][2]).
          \begin{aligned} & H\Theta = HHH(\Theta, \Theta \mid [1][2]), \\ & \psi = (M_B, M_\Theta) \\ & r = \lfloor B/M_B \rfloor \times \lfloor \Theta/M_\Theta \rfloor \\ & \text{if } (B\%M_B) \mid = 0 \text{ then} \end{aligned}
                                                                         \triangleright \psi: NPE's (K,N) configuration
                                                                 \triangleright r: # of rolls with NPE(M_B, M_{\Theta})
                Node_B \leftarrow CreateTree(B\%M_B, \Theta)
          if (K\%M_{\Theta})! = 0 then
                Node_{\Theta} \leftarrow CreateTree(B - B\%M_B, K\%M_{\Theta})
          \mathbf{Node} \leftarrow createNode(r, \psi, Node_B, Node_\Theta)
     return Node
```

erates the expanded computational tree of the NPE using CreateTree procedure. This procedure first finds all possible ways that NPE could be segmented for processing N neurons of K batches, where  $K \leq B$  and stores them into configuration database C. Then for each of configurations of NPE(K, N), it derives how many rounds (r) of NPE(K, N) computations could be executed. Then it computes a) the number of remaining batches (with no computation) and b) the number of missing neurons in partially computed batches. It, then, creates a tree-node, with 4 major fields 1) the load-configuration  $\Psi(K_i^*, N_i^*)$  that is used to partially compute the model using the selected NPE $(K_i, N_i)$  such that  $(K_i^* \leq K_i) \& (N_i^* \leq N_i), 2$  the number of rounds (rolls) r taken with computational configuration  $\Psi$  to reach that node, 3) a pointer to a new problem  $Node_B$  that specifies the number of remaining batches (with no computation), and 4) a pointer to a new problem  $Node_{\Theta}$  for partially computed batches. Then the CreateTree procedure is recursively called on each of the  $Node_B$  and  $Node_{\Theta}$  until the batches left, and partial computation left in a (leaf) node is zero. At this point, the procedure returns. After computing the computational tree, the mapper extracts the best execution tree by finding a binary tree with the least number of rolls (where all leaf nodes have zero computation left). The number of rolls is computed by summing up the r field of all computational nodes. Finally, the mapper uses a Breath First Search (BFS) on the Execution Tree ( $Exec_{Tree}$  and report the sequence of  $r \times NPE(K, N)$ for processing the entire binary execution tree. The reported sequence is the optimal execution schedule. Fig. 6 provides an example for executing 5 batches of a hidden MLP layer with 7 neurons. As illustrated the computation-tree (Fig. 6.A) is first

generated, and then the optimal binary execution tree (Fig. 6.B) resulting in the minimum number of rolls is extracted. Fig. 6.C captures the result of scheduling step where BFS search schedule the sequence of  $r \times \text{NPE}(K, N)$  events.

- 3) **Controller:** The controller is an FSM that receives the "Schedule" from Mapper and generated the appropriate control signals to control the proper OS data flow for executing the scheduled sequence of events.
- 4) memory architecture: The NPE global memory is divided into feature-map memory (FM-Mem), and Filter Weight memory (W-Mem). The FM-Mem consist of two memories with ping-pong style of access, where the input features are read from one memory, and output neurons for the next NN layer, are written to the other memory. When working with multiple batches (B), the input features from the largest number of fitting batches (B\*) is read into feature memory. For simplicity, we have assumed that the feature map is large enough to hold the features (neurons) in the largest layer of at least one MLP (usually the input) layer. Note that the NPE still can be used if this assumption is violated, however, now some of the computed neuron values have to be transferred back and forth between main memory (DRAM) and the FM-Mem for lack of space. The filter memory is a single memory that is filled with the filter weights for the layer of interest. The transfer of data from main memory (DRAM) to the W-Mem and FM-Mem is regulated using Run Length Coding (RLC) compression to reduce data transfer size and energy.

The data arrangement of features and weights inside the FM-Mem and W-Mem is shown in Fig. 7. The data storage philosophy is to sequentially store the data (weight and input features) needed by NPE (according to its configuration) in consecutive cycles in a single row. This data reshaping solution allows us to reduce the number of memory accesses by reading one row at a time into a buffer, and then consuming the data in the buffer in the next few cycles. We explain this data arrangement concept using the example shown in Fig. 7.

Fig. 7 shows the arrangement of data when we use our proposed TCD-NPE in NPE(K,N)=(2,64) configuration to process B=2 batches of a hidden layer of an MLP model as defined by  $\Gamma(B,I,H)=(2,200,100)$ . Note that the PE array size, in this case is  $16\times 8$  which is divided into two  $8\times 8$  arrays for processing each of 2 batches. The W-Mem, shown in left, is filled by storing the first N=64 weights of each outgoing edge from input Neurons (features) to each of the neurons in the hidden layer. Considering that the width of W-Mem is 256 bytes, and each weight is 2 bytes, the width of W-Mem ( $W_{W-mem}$ ) is 128 words. Hence, we can store 64 weights of the outgoing edge from each 2 input neurons in one row. The memory-write process is repeated for



Fig. 7: The arrangement of data in W-mem and FM-mem when our proposed TCD-NPE is used in NPE(K,N)=(2,64) configuration mode to process B=2 batches of a hidden layer of an MLP model as defined by  $\Gamma(B,I,H)=(2,200,100)$ .

 $\lceil (I/(W_{W-mem}/N)) \rceil = 100$  rows, and then the next N=64 weights of outgoing edges from each input neuron are written (in this case we only have 36 weights left, as there exist a total of 100 outgoing edges from each input neuron, 64 of which is previously stored) in the next  $\lceil (I/(W_{W-mem}/N)) \rceil = 100$  rows. At processing time, by using the NPE(2,64) configuration, the TCD-NPE consumes N=64 weights in each cycle. Hence, with one read from W-Mem, it receives the weights needed for  $W_{W-mem}/N=128/64=2$  cycles, reducing the number of memory accesses by half.

The FM memory, on the other hand, is divided into B=2 segments. Assuming that the width of FM memory is  $W_{FM-mem} = 64$  words, each segment can store  $W_{FM-mem}/B = 64/2 = 32$  input features. The memory, as shown in Fig. 7, is filled by writing the input features of each batch into subsequent rows of each virtually segmented memory. Note that both FM-Mem and W-Mem should be word writable to support writing to a section of a row without changing the value of other memory bits in the same row. The input features from each batch is written to the  $[(I/(W_{FM-mem}/B))] = [(200/(64/2)) = 7]$  rows. At processing time, using the NPE(2,64) configuration, the TCD-NPE in one access (Reading one row) will receive  $W_F/B$ input features from B different batches and store them in a buffer. In each subsequent cycle, it consumes one input from each batch, hence, the arrangement of data and sequential read of data into a buffer will reduce the number of memory accesses by a factor of  $W_{FM-mem}/B = 64/2 = 32$ .

5) Local Distribution Network (LDN): The Local Distribution Networks (LDN) interface the read/write buffers and the Network on Chip (NOC). They manage the desired multior uni-casting scenarios required for distributing the filter values and feature values across TGs. Figure 8 illustrate an example of LDNs in an NPE constructed using  $6 \times 3$  array of TCD-MACs. As illustrated in this example, the LDNs are used for 1) reading/writing from/to buffers of FM-mem while supporting the desired multi-/uni-casting configuration (generated by controller) to support the selected NPE(K, N) configuration (Fig.8.A) and 2) reading from W-mem buffer and multi-/uni-casting the result into TGs (Fig.8.B). Note that the LDN in Fig, 8 is specific to NPE of size  $6 \times 3$ . For other array sizes, a similar LDN should be constructed.

#### IV. RESULTS

In this section, we first evaluate the Power, Performance, and Area (PPA) gain of using TCD-MAC, and then evaluate



Fig. 8: An example of LDN for managing the connection between a  $(6 \times 3)$ -PE-array's NoC and memory. (A).left: LDN for writing from NoC data bus to FM-mem. (A).right: LDN for reading from FM-mem to NoC bus. (B): LDN for reading from W-mem into NoC filter bus. The FM-mem in this case, is divided into 6 partitions, supporting the simultaneous process of 6 batches at a time.

TABLE I: PPA comparison between various MACs and TCD-MAC.

| MAC Type   | $Area(\mu m^2)$ | Power( $\mu w$ ) | $\mathbf{Delay}(ns)$ | PDP(pJ) |
|------------|-----------------|------------------|----------------------|---------|
| (BRx2, KS) | 8357            | 467              | 2.85                 | 13.31   |
| (BRx2, BK) | 8122            | 394              | 3.3                  | 13      |
| (BRx8, BK) | 7281            | 383              | 3.14                 | 12.03   |
| (BRx4, BK) | 6437            | 347              | 3.35                 | 11.62   |
| (WAL, KS)  | 7171            | 346              | 3.04                 | 10.52   |
| (WAL, BK)  | 6520            | 334              | 3.13                 | 10.45   |
| (BRx4, KS) | 6551            | 393              | 2.47                 | 9.71    |
| (BRx8, KS) | 7342            | 354              | 2.63                 | 9.31    |
| TCD-MAC    | 5004            | 320              | 1.57                 | 5.02    |

the impact of using the TCD-MAC in our proposed TCD-NPE. The TCD-MAC and all MACs evaluated in this section operate on signed 16-bit fixed-point inputs.

# A. Evaluation and Comparison Framework

The PPA metrics are extracted from the post-layout simulation of each design. Each MAC is designed in VHDL, synthesized using Synopsis Design Compiler [28] using 32nm standard cell libraries, and is subjected to physical design (targeting max frequency) by using the Synopsys reference flow in IC Compiler [29]. The area and delay metrics are reported using Synopsys Primetime [30]. The reported power is the averaged power across 20K cycles of simulation with random input data that is fed to Prime timePX [30] in FSDB format. The general structure of MACs used for comparison is captured in Fig. 1. We have compared our solution to a wide array of MACs. In these MACs, for multiplication, we used Booth-Radix-N (BRx2, BRx4, BRx8) and Wallace implementations. For addition we have used Brent-Kung (BK) and Kogge-Stone (KS) adders. Each MAC is identified by the tuple (Multiplier choice, Adder choice).

TABLE II: Percentage improvement in throughput and energy when using a TCD-MAC (as opposed to a conventional MAC) to process an stream of 1, 10, 100 and 1000 multiplication and addition operations.

| Mac Type   | Throughput improvement(%) |    |     | Energy Improvement(%) |     |    |     |      |
|------------|---------------------------|----|-----|-----------------------|-----|----|-----|------|
| wac Type   | 1                         | 10 | 100 | 1000                  | 1   | 10 | 100 | 1000 |
| (BRX2, KS) | 25                        | 59 | 62  | 63                    | -10 | 40 | 45  | 45   |
| (BRX2, BK) | 23                        | 58 | 62  | 62                    | 5   | 48 | 52  | 53   |
| (BRX8, BK) | 17                        | 55 | 58  | 59                    | 0   | 45 | 50  | 50   |
| (BRX4, BK) | 14                        | 53 | 57  | 57                    | 7   | 49 | 53  | 54   |
| (WAL, KS)  | 5                         | 48 | 52  | 53                    | -3  | 44 | 48  | 49   |
| (WAL, BK)  | 4                         | 48 | 52  | 52                    | 0   | 45 | 50  | 50   |
| (BRX4, KS) | -3                        | 44 | 48  | 49                    | -27 | 31 | 36  | 37   |
| (BRX8, KS) | -7                        | 41 | 46  | 47                    | -19 | 35 | 40  | 41   |

# B. TCD-MAC PPA assessment

Table I captures the PPA comparison of the TCD-MAC against a popular set of conventional MAC configurations. As reported, the TCD-MAC has a smaller overall area, power and delay compare to all reported MACs. Using TCD-MAC provide 23% to 40% reduction in area, 4% to 31% improvement in power, and an impressive 46% to 62% improvement in PDP when compared to other reported conventional MACs.

Note that this improvement comes with the limitation that the TCD-MAC takes one extra cycle to generate the correct output when working on a stream of data. However, the power and delay saving of TCD-MAC significantly outweigh the delay and power for one extra computational cycle. To illustrate this, the throughput and energy improvement of using a TCD-MAC for processing different sizes of input streams (1, 10, 100, 1000) is compared against selected conventional MACs and is reported in Table II. As illustrated, when using the TCD-MAC for processing an array of inputs, the power and delay savings quickly outweigh the delay and power of the added cycle as input stream size increases.

#### C. TCD-NPE Evaluation

In this section, we describe the result of our TCD-NPE implementation as described in section III-B. Table III-top summarizes the characteristics of TCD-NPE implemented, the result of which is reported and discussed in this section. For physical implementation, we have divided the TCD-NPE into two voltage domains, one for memories, and one for the PE array. This allows us to scale down the voltage of memories as they had considerably shorter cycle time compared to that of PE elements. This choice also reduced the energy consumption of memories and highlighted the saving resulted from the choice of MAC in the PE-array. Note that the scaling of the memory voltage could be even more aggressive than what implemented in our solution; In several prior work [31]-[35], it was shown that it is possible to significantly reduce the read/write/retention power consumption of a memory unit by aggressively scaling it supplied voltage while deploying architectural fault tolerance techniques and solutions to mitigate the increase in the memory write/read/retention failure rate. On top of that, learning solutions are also approximate in nature, and inherently less sensitive to small disturbance to their input features. This inherent resiliency could be used to deploy fault tolerant techniques to only protect against bit errors in most significant bits of input feature map, resulting in reduced complexity of deployed fault tolerance scheme.

Table III-bottom captures the overall PPA of the implemented TCD-NPE extracted from our post layout simulation results which are reported for a Typical Process, at  $85 \, \mathrm{C}^{\circ}$  temperature, when the PE-array and memory elements voltages are set according to Table III.

TABLE III: TCD-NPE implementation details and PPA results. In this table, we have only reported the leakage power. The dynamic power is activity dependent. The breakdown of energy consumption for processing different benchmarks is reported in Fig. 10

| Feature              | Detail                    | Feature            | Detail              |
|----------------------|---------------------------|--------------------|---------------------|
| PE-array             | 16 × 8                    | Processing Element | TCD-MAC             |
| Input Data Format    | Signed 16-bit fixed-point | Data Flow          | OS                  |
| W-mem size           | 512 KByte                 | Activation Units   | Relu                |
| FM-mem Size          | $2 \times 64$ KByte       | PE-array voltage   | 0.95V               |
| Mapper               | Off-chip using Alg. 1     | Mem voltage        | 0.70V               |
| Area                 | $3.54 \text{ mm}^2$       | Max Frequency      | 636 MHz             |
| PE-array Area        | $0.724 \text{ mm}^2$      | Memory Area        | 2.5 mm <sup>2</sup> |
| Overall Leak. Power  | 75.5 mW                   | Memory Leak. Power | 51.7 mW             |
| PE-array Leak. Power | 6.4 mW                    | Others Leak. Power | 17 mW               |



Fig. 9: Four possible data flow for processing an MLP model. (A): NLR data flow using conventional MACs to form a systolic array. (B): RNA data flow resulted from unrolling the MLP model and mapping the computation tree to conventional MACs (each used as either multiplier or adder) as described in [27]. (C) The OS data flow using conventional MAC. (D): The OS dataflow using TCD-MAC.

To compare the effectiveness of TCD-NPE, we compared its performance with a similar NPE which is composed of conventional MACS. According to the discussion in section II, we limit our evaluation to the processing of MLP models. Hence, the only viable data flows are OS and NLR. The TCD-MAC only supports OS, however, by replacing a TCD-MAC with a conventional MAC, we can also compare our solution against OS and NLR. We compare 4 possible data flows that are illustrated in Fig. 9. In this Fig. The case (A) is NLR data flow (supported only by conventional MAC) for computing the Neuron values by forming a systolic array withing the PE-array. The case (B) An NLR data flow variant according to [27] when the computation tree is unrolled and mapped to the PEs, forcing the PE to either act as an adder or multiplier. The case (C) is the OS data flow realized by using conventional MAC. And, finally, the case (D) is the OS data flow implemented using TCD-NPE.

For OS dataflows, we have used the algorithm 1 to schedule the sequence of computational rounds. We have compared the efficiency of each of four data flows (described in Fig. 9) on a selection of popular MLP benchmarks characteristic of which is described in Table. IV.

TABLE IV: MLP benchmarks used in this work [36].

|   | Applications          | Dataset       | Topology           |
|---|-----------------------|---------------|--------------------|
| Γ | Digit Recognition     | MNIST         | 784:700:10         |
| - | Census Data Analysis  | Adult         | 14:48:2            |
| ı | FFT                   | Mibench data  | 8:140:2            |
| ı | Data Analysis         | Wine          | 13:10:3            |
| ı | object Classification | Iris          | 4:10:5:3           |
| ı | Classification        | poker Hands   | 10:85:50:10        |
| l | Classification        | Fashion MNIST | 728:256:128:100:10 |

As illustrated in Fig. 10.left, the execution time of the TCD-NPE is almost half of an NPE that uses a conventional MAC in either OS or NLR data flow, and significantly smaller than the RNA data flow (an NLR variant) that was proposed in [27]. Fig. IV.right captures the energy consumption of the TCD-NPE and compares that with a similar NPE constructed using conventional MACs. For each benchmark, the energy

consumption is broken into 1) computation energy of PEarray, 2) the leakage of the PE-array, 3) the leakage of the memory, and 4) the dynamic energy of memory (and buffer combined). Note that the voltage of the memory is scaled to a lower voltage, as described in table III. This choice was made as the cycle time of the PE's was significantly shorter than the memory cycle times. The scaling of the memory voltage increased its associated cycle time to one cycle, however, significantly reduced its dynamic and leakage power, making the PE-array energy consumption the largest energy consumer. In addition, note that by sequentially shaping the data in the memories, and usage of buffers, we significantly reduced the number of required memory accesses, resulting in a significant reduction in the dynamic power consumption of the memories. As illustrated, the TCD-NPE not only produces the fastest solution but also produces the least energy-consuming solutions across all NPE configurations, all data flows and all simulated benchmarks.



Fig. 10: Comparison of TCD-NPE with an NPE constructed using conventional MACs that uses the OS, NLR, or RNA data flow. top): Execution time for various MLP benchmarks. Bottom): Energy consumption for various MLP benchmarks.

#### V. CONCLUSION

In this paper, we introduced the concept of temporal carry bits and used the concept to design a novel MAC for efficient stream processing (TCD-MAC). We further proposed the design of a Neural Processing Engine (TCD-NPE) that is architected using an array of TCD-MACs as its processing element. We, further, proposed a novel scheduler that schedules the sequence of events to process an MLP model in the least number of computational rounds in the proposed TCD-NPE. We reported that the TCD-NPE significantly outperform similar neural processing solutions that are constructed using conventional MACs in terms of both energy consumption and execution time (performance).

## REFERENCES

- [1] A. Krizhevsky and et al., "Imagenet classification with deep convolutional neural networks," in *Advances in Neural Information Processing Systems* 25, 2012, pp. 1097–1105.

  [2] K. Simonyan and et al., "Very deep convolutional networks for large-scale image recognition," *arXiv preprint arXiv:1409.1556*, 2014.
- Sze and et al., "Efficient processing of deep neural networks: A tutorial and survey," *Proc.s of the IEEE*, vol. 105, no. 12, pp. 2295–2329, 2017.
- and survey, Froc.s of the IEEE, vol. 105, no. 12, pp. 225 227, 2011.

  Courbariaux and et al., "Binaryconnect: Training deep neural networks with binary weights during propagations," in Advances in neural information processing systems, 2015, pp. 3123–3131.

  S. Han and et al., "Deep compression: Compressing deep neural networks and processing deep neural networks."
- works with pruning, trained quantization and huffman coding," *arXiv* preprint arXiv:1510.00149, 2015.
  [6] A. G. Howard and et al., "Mobilenets: Efficient convolutional neural
- networks for mobile vision applications," arXiv:1704.04861, 2017.

- [7] Neshatpour and et al., "Icnn: An iterative implementation of convolutional neural networks to enable energy and computational complexity aware dynamic approximation," in *Design, Automation & Test in Europe conf. & Exhibition (DATE), 2018.* IEEE, 2018, pp. 551–556.
  [8] K. Neshatpour and et al., "Icnn: The iterative convolutional neural net-
- work," in ACM Transactions on Embedded Computing Systems (TECS).
- [9] Iandola and et al., "Squeezenet: Alexnet-level accuracy with 50x fewer parameters and; 0.5 mb model size," preprint arXiv:1602.07360, 2016.
   [10] K. Neshatpour and et al., "Exploiting energy-accuracy trade-off through
- contextual awareness in multi-stage convolutional neural networks,
- 20th International Symposium on Quality Electronic Design (ISQED), March 2019, pp. 265–270.

  [11] Yang and et al., "Designing energy-efficient convolutional neural networks using energy-aware pruning," in Proc.s of the IEEE Conf. on Computer Vision and Pattern Proposition 2017.
- Computer Vision and Pattern Recognition, 2017, pp. 5687–5695.

  [12] I. Hubara and et al., "Binarized neural networks," in Advances in neural information processing systems, 2016, pp. 4107–4115.

  [13] M. Abadi, P. Barham, Chen, and et al., "Tensorflow: a system for large-
- [13] M. Abadi, P. Barham, Chen, and et al., "Tensorflow: a system for large-scale machine learning." in *OSDI*, vol. 16, 2016, pp. 265–283.
  [14] G. Lacey and et al., "Deep learning on fpgas: Past, present, and future," arXiv preprint arXiv:1602.04283, 2016.
- [15] T. Chen and et al., "Diannao: A small-footprint high-throughput accelerator for ubiquitous machine-learning," ACM Sigplan Notices, vol. 49,
- no. 4, pp. 269–284, 2014.

  [16] Y. Chen, Luo, and et al., "Dadiannao: A machine-learning supercomputer," in *Proc. of the 47th Annual IEEE/ACM Int. Symp. on Microarchi*tecture. IEEE Computer Society, 2014, pp. 609–622.

  [17] Z. Du and et al., "Shidiannao: Shifting vision processing closer to the
- 2. Du and ct al., "Sindamado Sindamado Visión processing croser to de sensor," in ACM SIGARCH Computer Architecture News, vol. 43, no. 3. ACM, 2015, pp. 92–104.

  Y.-H. Chen and et al.., "Eyeriss: A spatial architecture for energy-
- efficient dataflow for convolutional neural networks," in *Proc. of the 43rd Int. Symp. on Computer Architecture*, ser. ISCA '16. Piscataway, NJ, USA: IEEE Press, 2016, pp. 367–379. [Online]. Available: https://doi.org/10.1109/ISCA.2016.40
- [19] C. Zhang and et al., "Optimizing fpga-based accelerator design for deep convolutional neural networks," in *Proc.s of the 2015 ACM/SIGDA Int.*
- Symp. on Field-Programmable Gate Arrays. ACM, 2015, pp. 161–170. S. Gupta and et al., "Deep learning with limited numerical precision," in Int. Conf. on Machine Learning, 2015, pp. 1737–1746.
- M. Peemen, A. A. Setio, and et al., "Memory-centric accelerator design for convolutional neural networks," in *Computer Design (ICCD)*, 2013 *IEEE 31st Int. conf. on.* IEEE, 2013, pp. 13–19.

  [22] A. Mirzaeian and et al., "Nesta: Hamming weight compression-based
- meural proc. engine," preprint arXiv:1910.00700, 2020.

  M. Sankaradas, Jakkula, and et al., "A massively parallel coprocessor for convolutional neural networks," in Application-specific Systems, Architectures and Processors, 2009. ASAP 2009. 20th IEEE Int. conf. on. IEEE, 2009, pp. 53–60.
- [24] S. Chakradhar and et al., "A dynamically configurable coprocessor for convolutional neural networks," in ACM SIGARCH Computer Architec-
- ture News, vol. 38, no. 3. ACM, 2010, pp. 247–257.

  [25] V. Gokhale and et al., "A 240 g-ops/s mobile coprocessor for deep neural networks," in Proc.s of the IEEE Conf. on Computer Vision and Pattern
- Recognition Workshops, 2014, pp. 682–687.

  [26] H.-D. Block, "The perceptron: A model for brain functioning. i," Reviews of Modern Physics, vol. 34, no. 1, p. 123, 1962.

  [27] F. Tu and et al., "Rna: A reconfigurable architecture for hardware neural
- acceleration," in *Proc.s of the 2015 Design, Automation & Test in Europe Conf. & Exhibition.* EDA Consortium, 2015, pp. 695–700.
- (2018) Synopsys design compiler dc. [Online; accessed April 17, 2018]. [Online]. Available: https://www.synopsys.com/implementationand-signoff/rtl-synthesis-test/design-compiler-graphical.html
- Synopsys. (2018) Ic compiler icc. [Online; accessed April 17, 2018]. [Online]. Available: https://www.synopsys.com/implementationand-signoff/physical-implementation/ic-compiler.html
- [30] (2018)primetime. Available: [Online: accessed Synopsys 2018]. synopsys.com/implementation-and-[Önline]
- signoff/signoff/primetime.html
  A. Sasan and et al., "Variation trained drowsy cache (vtd-cache): A history trained variation aware drowsy cache for fine grain voltage scaling," *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, vol. 20, no. 4, pp. 630–642, 2012.

  [32] A. Sasan and et al, "A fault tolerant cache architecture for sub 500mv operation: resizable data composer cache (rdc-cache)," in *Proc. of the*
- 2009 Int. Conf. on Compilers, architecture, and synthesis for embedded systems. ACM, 2009, pp. 251–260.
- A. Sasan and et al., "Inquisitive defect cache: A means of combating manufacturing induced process variation," IEEE Transactions on VLSI
- Systems, vol. 19, no. 9, pp. 1597–1609, Sep. 2011.

  A. Sasan and et al, "History amp; variation trained cache (hvt-cache): A process variation aware and fine grain voltage scalable cache with active access history monitoring," in *Thirteenth Int. Symposium on Quality Electronic Design (ISQED)*, March 2012, pp. 498–505.
- A. Sasan and et al., "Process variation aware sram/cache for aggressive voltage-frequency scaling," in 2009 Design, Automation Test in Europe Conf. Exhibition, April 2009, pp. 911–916.

  D. Dua and C. Graff, "UCI machine learning repository," 2017.
- [Online]. Available: http://archive.ics.uci.edu/ml