# CS2100

TUTORIAL #4

DATA AND CONTROL PATH

An ISA has 16-bit instructions and 5-bit addresses. There are two classes of instructions:

Class A instructions have one address,

Class B instructions have two addresses.

Both classes exist and the encoding space for opcode is fully utilized.

(a) What is the minimum total number of instructions?



64 unique values can be represented by xxxxxx.

Minimize total number of instructions, assign 1 unique value of xxxxxx to class A and 63 unique values of xxxxxx to class B.

Number of instructions in class B = 63Number of instructions in class A = 1\*32 = 32Minimum total no. of instr = 63 + 32 = 95 O1 An ISA has 16-bit instructions and 5-bit addresses. There are two classes of instructions:

Class A instructions have one address,

Class B instructions have two addresses.

Both classes exist and the encoding space for opcode is fully utilized.

(b) What is the maximum total number of instructions?



64 unique values can be represented by xxxxxx.

Maximize total number of instructions, assign 1 unique value of xxxxxx to class B and 63 unique values of xxxxxx to class A.

No. of instructions in class B = 1No. of instructions in class A = 63\*32 = 2016Maximum total no. of instr = 2016 + 1 = 2017 Q2. Implement the pseudo-instruction as real MIPS instructions

This is equivalent to

Which can be implemented with

#### Temporary register reserved for the assembler

#### REGISTER NAME, NUMBER, USE, CALL CONVENTION

| NAME      | NUMBER | USE                                                      | PRESERVEDACROSS |
|-----------|--------|----------------------------------------------------------|-----------------|
|           | NOMBER |                                                          | A CALL?         |
| \$zero    | 0      | The Constant Value 0                                     | N.A.            |
| \$at      | 1      | Assembler Temporary                                      | No              |
| \$v0-\$vl | 2-3    | Values for Function Results<br>and Expression Evaluation | No              |
| \$a0-\$a3 | 4-7    | Arguments                                                | No              |
| \$t0-\$t7 | 8-15   | Temporaries                                              | No              |
| \$s0-\$s7 | 16-23  | Saved Temporaries                                        | Yes             |
| \$t8-\$t9 | 24-25  | Temporaries                                              | No              |
| \$k0-\$k1 | 26-27  | Reserved for OS Kernel                                   | No              |
| \$gp      | 28     | Global Pointer                                           | Yes             |
| \$sp      | 29     | Stack Pointer                                            | Yes             |
| \$fp      | 30     | Frame Pointer                                            | Yes             |
| \$ra      | 31     | Return Address                                           | Yes             |

Q2. Implement the pseudo-instruction as real MIPS instructions (b) bge \$r1, \$r2, L

if 
$$(r1 >= r2)$$
 goto L

This is equivalent to

if 
$$(!(r1 < r2))$$
 goto L

Q2. Implement the pseudo-instruction as real MIPS instructions (c) ble r1, r2, L

This is equivalent to

Q2. Implement the pseudo-instruction as real MIPS instructions

(d) 1 i \$r, imm

Case 1: imm can be represented using 16-bits

ori \$r, \$zero, imm

Case 2: imm cannot be represented using 16-bits

lui \$r, imm<sub>Upper</sub>
ori \$r, \$r, imm<sub>Lower</sub>

Can we use addi instead of ori?

No. addi uses sign extend imm while ori uses zero extend imm. If bit 15 of imm<sub>Lower</sub> is 1, then ori and addi gives different results.

Q2. Implement the pseudo-instruction as real MIPS instructions(e) nop

#### Possible answers:

```
add $r, $r, $zero
sub $r, $r, $zero
ori $r, $r, 0
$11 $zero, $zero, 0 Prof. Wong likes this because the encoding
gives 0x00000000
```

### Q3. Tw \$24, O(\$15)

| RegDst | RegWr | ALUSrc | MRd | MWr | MtoR | Brch | ALUop | ALUctrl |
|--------|-------|--------|-----|-----|------|------|-------|---------|
| 0      | 1     | 1      | 1   | 0   | 1    | 0    | 00    | 0010    |

|        | RegDst | ALUSrc | MemTo | Reg   | Mem  | Mem   | Branch | ALI | Uop |
|--------|--------|--------|-------|-------|------|-------|--------|-----|-----|
|        | Reguse | ALOSIC | Reg   | Write | Read | Write | Branch | op1 | op0 |
| R-type | 1      | 0      | 0     | 1     | 0    | 0     | 0      | 1   | 0   |
| lw     | 0      | 1      | 1     | 1     | 1    | 0     | 0      | 0   | 0   |
| sw     | X      | 1      | Х     | 0     | 0    | 1     | 0      | 0   | 0   |
| beq    | Х      | 0      | Х     | 0     | 0    | 0     | 1      | 0   | 1   |

| Opcode | ALUop | Instruction<br>Operation | Funct<br>field | ALU<br>action       | ALU<br>control |
|--------|-------|--------------------------|----------------|---------------------|----------------|
| lw     | 00    | load word                | xxxxxx         | add                 | 0010           |
| sw     | 00    | store word               | xxxxxx         | add                 | 0010           |
| beq    | 01    | branch equal             | xxxxxx         | subtract            | 0110           |
| R-type | 10    | add                      | 10 0000        | add                 | 0010           |
| R-type | 10    | subtract                 | 10 0010        | subtract            | 0110           |
| R-type | 10    | AND                      | 10 0100        | AND                 | 0000           |
| R-type | 10    | OR                       | 10 0101        | OR                  | 0001           |
| R-type | 10    | set on less<br>than      | 10 1010        | set on<br>less than | 0111           |

#### Q3. 1w \$24, 0(\$15)

(b) RegDst RegWr ALUSrc MRd MWr MtoR Brch ALUop ALUctrl 0 1 1 1 0 0 00 0010



# Q3. 1w \$24, 0(\$15)

| Registers File |              |      |             | ALU    |           | Data Memory |            |
|----------------|--------------|------|-------------|--------|-----------|-------------|------------|
| RR1            | R1 RR2 WR WD |      |             |        | Opr1 Opr2 |             | Write Data |
| \$15           | \$24         | \$24 | MEM([\$15]) | [\$15] | 0         | [\$15] + 0  | [\$24]     |

(c) Next PC = PC + 
$$4$$

### Q3. beq \$1, \$3, 12

(a)  $00\ 0100\ 00001\ 00011\ 0000\ 0000\ 0000\ 1100 = 0x1023000C$ 

| RegDst | RegWr | ALUSrc | MRd | MWr | MtoR | Brch | ALUop | ALUctrl |
|--------|-------|--------|-----|-----|------|------|-------|---------|
| X      | 0     | 0      | 0   | 0   | X    | 1    | 01    | 0110    |

|        | RegDst | ALUSrc | MemTo | Reg   | Mem  | Mem   | Branch | ALI | Uop |
|--------|--------|--------|-------|-------|------|-------|--------|-----|-----|
|        | Regust | ALOSIC | Reg   | Write | Read | Write | Branch | op1 | op0 |
| R-type | 1      | 0      | 0     | 1     | 0    | 0     | 0      | 1   | 0   |
| lw     | 0      | 1      | 1     | 1     | 1    | 0     | 0      | 0   | 0   |
| sw     | X      | 1      | Х     | 0     | 0    | 1     | 0      | 0   | 0   |
| beq    | X      | 0      | Х     | 0     | 0    | 0     | 1      | 0   | 1   |

| Opcode | ALUop | Instruction<br>Operation | Funct<br>field | ALU<br>action       | ALU<br>control |
|--------|-------|--------------------------|----------------|---------------------|----------------|
| lw     | 00    | load word                | xxxxxx         | add                 | 0010           |
| sw     | 00    | store word               | XXXXXX         | add                 | 0010           |
| beq    | 01    | branch equal             | xxxxxx         | subtract            | 0110           |
| R-type | 10    | add                      | 10 0000        | add                 | 0010           |
| R-type | 10    | subtract                 | 10 0010        | subtract            | 0110           |
| R-type | 10    | AND                      | 10 0100        | AND                 | 0000           |
| R-type | 10    | OR                       | 10 0101        | OR                  | 0001           |
| R-type | 10    | set on less<br>than      | 10 1010        | set on<br>less than | 0111           |

#### Q3. beq \$1, \$3, 12

RegDst RegWr **ALUSrc ALUop ALUctrl** MRd **MWr MtoR Brch** (b) 0110 0 01 0 0 0



Q3. beq \$1, \$3, 12

| Registers Fil | e   |            |                                  | ALU   |       | Data Memory   |            |
|---------------|-----|------------|----------------------------------|-------|-------|---------------|------------|
| RR1           | RR2 | WR         | WD                               | Opr1  | Opr2  | Address       | Write Data |
| \$1           | \$3 | \$3 OR \$0 | [\$1] – [\$3] OR<br>Random value | [\$1] | [\$3] | [\$1] – [\$3] | [\$3]      |

(c) Next PC = PC + 4 OR PC + 
$$4 + 4(12)$$

## Q3. sub \$25, \$20, \$5

(a)  $00\ 0000\ 10100\ 00101\ 11001\ 00000\ 10\ 0010 = 0x0285C822$ 

| RegDst | RegWr | ALUSrc | MRd | MWr | MtoR | Brch | ALUop | ALUctrl |
|--------|-------|--------|-----|-----|------|------|-------|---------|
| 1      | 1     | 0      | 0   | 0   | 0    | 0    | 10    | 0110    |

|        | RegDst | ALUSrc | MemTo | Reg   | Mem  | Mem   | Branch | ALI | Uop |
|--------|--------|--------|-------|-------|------|-------|--------|-----|-----|
|        | Reguse | ALOSIC | Reg   | Write | Read | Write | Branch | op1 | op0 |
| R-type | 1      | 0      | 0     | 1     | 0    | 0     | 0      | 1   | 0   |
| lw     | 0      | 1      | 1     | 1     | 1    | 0     | 0      | 0   | 0   |
| sw     | X      | 1      | Х     | 0     | 0    | 1     | 0      | 0   | 0   |
| beq    | Х      | 0      | Х     | 0     | 0    | 0     | 1      | 0   | 1   |

| Opcode | ALUop | Instruction<br>Operation | Funct<br>field | ALU<br>action       | ALU<br>control |
|--------|-------|--------------------------|----------------|---------------------|----------------|
| lw     | 00    | load word                | xxxxxx         | add                 | 0010           |
| sw     | 00    | store word               | XXXXXX         | add                 | 0010           |
| beq    | 01    | branch equal             | xxxxxx         | subtract            | 0110           |
| R-type | 10    | add                      | 10 0000        | add                 | 0010           |
| R-type | 10    | subtract                 | 10 0010        | subtract            | 0110           |
| R-type | 10    | AND                      | 10 0100        | AND                 | 0000           |
| R-type | 10    | OR                       | 10 0101        | OR                  | 0001           |
| R-type | 10    | set on less<br>than      | 10 1010        | set on<br>less than | 0111           |

### Q3. sub \$25, \$20, \$5

RegDst RegWr **ALUSrc ALUop ALUctrl** MRd **MWr MtoR Brch** (b) 0110 10 0 0 0 0



Q3. sub \$25, \$20, \$5

| Registers File |     |      |                | ALU    |       | Data Memory    |            |
|----------------|-----|------|----------------|--------|-------|----------------|------------|
| RR1            | RR2 | WR   | WD             | Opr1   | Opr2  | Address        | Write Data |
| \$20           | \$5 | \$25 | [\$20] – [\$5] | [\$20] | [\$5] | [\$20] – [\$5] | [\$5]      |

(c) Next PC = PC + 
$$4$$

### Q4a. sub \$25, \$20, \$5





Left-shift/ Sign-Control/ Inst-Data-Q4b. lw \$24, 0(\$15) Adder MUX ALU Reg-File Mem ALUControl Extend/ AND Mem 400ps 100ps 30ps 120ps 200ps 350ps 100ps 20ps 400 Datapath Instruction Memory Add +200 PC Instruction Add +120 Left Shift റ 2-bit 200 Address PCSrc ontrol Branch Control 100011 +350 31:26 Inst [31:26] + 30 01111 25:21 Inst [25:21] 15 [\$15] RR1 RD1 +200 24 5, Inst [20:16] is0? **MemWrite** 20:16 11000 00000 RR2 0 Registers ALU 24 ALUSTO =1300psALU [\$15]+0 O M result 15:11 RD2 Data MemToReg WD Inst [15:11] 1 X 4 Memory 00000 shamt 10:6 RegWrite Read **ALUcontrol** RegDst Data

0010

0

ALU

Control

Sign

Extend

00

ALUop

000000

Inst [15:0]

Inst [5:0]

[\$24] Write Data

MemRead

MEM([\$15]+0)

# END OF FILE

# Additional Question 1

Consider the case of a processor with an instruction length of 16 bits and with 32 general-purpose registers and 256 addresses.

Is it possible to have 30 instructions that operate on one address and one register?

## Additional Answer

Consider the case of a processor with an instruction length of 16 bits and with 32 general-purpose registers and 256 addresses.

Is it possible to have 30 instructions that operate on one address and one register?

No, 8 bits are needed for encoding a single address and 5 bits are needed for encoding a register. That leaves 3 bits for encoding the opcode.

# Additional Question 2

Using the information from Tutorial Q4, what is the critical path of the instruction:

addi \$1, \$8, 2100

(Note that the datapath from lecture does not actually support I-format instructions. However, students are expected to be able to extend the datapath to support other instructions such as I-format instructions and slt).

Hint: This question does not actually require updating the control signals and datapath. Think about whether there are any instructions that are similar to addi and are already supported by the current datapath.

## Additional Answer 2

Using the information from Tutorial Q4, what is the latency of the instruction:

```
addi $1, $8, 2100
```

#### **Critical Path:**

```
Instr. Mem (400) -> RegFile (200) -> ALU (120) -> MUX (30) -> RegFile (200) -> Control (100) -> SignExtend and MUX (50)
```

Latency = 400 + 200 + 120 + 30 + 200 = 950ps = 980 - 30 (like sub but exclude the ALUSrc MUX like in lw)

# Additional Question 3

Why is the Control Unit not included in the critical path for Question 4 in the following way?



## Additional Answer 3

Why is the Control Unit not included in the critical path for Question 4 in the following way?

RegDst and WR are not required until the Register Write Back stage.

So the path from opcode -> Control -> Mux -> Registers is parallel to the path that generates WD.

For the same reason, we also do not consider the path opcode -> Control -> Register (RegWrite).

Earliest used result of the control unit is ALUSrc.

