

# PY32F002B datasheet

32 bits ARM® Cortex® - M0+



Puya Semiconductor (Shanghai) Co., Ltd



# PUY

## **Features**

- Core
  - 32 bits ARM® Cortex® M0+
  - Up to 24 MHz as a maximum frequency
- Memories
  - 24 Kbytes Flash memory
  - 3 Kbytes SRAM
- Clock system
  - Internal 24 MHz RC Oscillator (HSI)
  - Internal 32.768 KHz RC Oscillator (LSI)
  - 32.768 KHz low speed crystal oscillator (LSE)
  - External clock input
- Power management and reset
  - Operating voltage: 1.7 V ~ 5.5 V
  - Low power modes: Sleep/Stop
  - Power-on/Power-down reset (POR/PDR)
  - Brownout Detect Reset (BOR)
- General purpose input and output (I/O)
  - Up to 18 I/Os, all available as external interrupts
  - Driver current 8mA
- 1 x 12 bits ADC
  - —Support up to 8 external input channels and 2 internal channels
  - V<sub>ADC-REF</sub> internal 1.5 V, V<sub>CC</sub>
- Timer
  - A 16 bits advanced control timer (TIM1)

- A general purpose 16-bit timer (TIM14)
- A low-power timer (LPTIM), supports wakeup form stop mode
- An Independent Watching Timer (IWDT)
- A SysTick timer
- RTC
  - A Serial Peripheral Interface (SPI)
  - A Universal Synchronous/Asynchronous
     Transceiver (USART) with automatic
  - A I<sup>2</sup>C interface, supports standard mode (100 KHz), fast mode (400 KHz), support 7 bits addressing mode
- Hardware CRC-32 module
- Two comparators
- Unique UID
- Serial wire debug (SWD)
- Working temperature: -40 ~ 85°C
- Package: TSSOP20, QFN20, SOP16, SOP14, MSOP10

# Content

| 1. | Intr  | oduction                                                          | 5  |
|----|-------|-------------------------------------------------------------------|----|
| 2. | Fun   | nctional overview                                                 | 7  |
| 2  | 2.1.  | Arm® Cortex®-M0+ core                                             | 7  |
| 2  | 2.2.  | Memory                                                            | 7  |
| 2  | 2.3.  | Boot mode                                                         | 8  |
| 2  | 2.4.  | Clock System                                                      | 8  |
| 2  | 2.5.  | Power Management                                                  | 10 |
|    | 2.5.  | .1. Power block diagram                                           | 10 |
|    | 2.5.  | .2. Power monitoring                                              | 10 |
|    | 2.5.  | .3. Voltage regulator                                             | 11 |
|    | 2.5.  | .4. Low power mode                                                | 11 |
| 2  | 2.6.  | Rest                                                              | 12 |
|    | 2.6.  | .1. Power reset                                                   | 12 |
|    | 2.6.  | .2. System reset                                                  | 12 |
| 2  | 2.7.  | General purpose input and output (GPIO)                           | 12 |
| 2  | 2.8.  | Interrupt                                                         |    |
|    | 2.8.  | .1. Interrupt controller NVIC                                     | 12 |
|    | 2.8.  | .2. 2.8.2. External interrupt/event controller (EXTI)             | 13 |
| 2  | 2.9.  | Analog to digital converter (ADC)                                 | 13 |
| 2  | 2.10. | Comparator (COMP)                                                 | 14 |
|    | 2.10  | 0.1. COMP main features                                           | 14 |
| 2  | 2.11. | Timer                                                             | 14 |
|    | 2.11  | 1.1. Advanced Timer                                               | 15 |
|    | 2.11  | 1.2. General purpose timer                                        | 15 |
|    | 2.11  | 1.3. Lower power timer                                            | 15 |
|    | 2.11  | 1.4. IWDG                                                         | 16 |
|    | 2.11  |                                                                   |    |
| 2  | 2.12. | I <sup>2</sup> C Interface                                        |    |
| 2  | 2.13. | Universal synchronous asynchronous recevicer/ transmitter (USART) | 17 |
| 4  | 2.14. | Serial peripheral interface (SPI)                                 | 19 |
| 2  | 2.15. | SWD                                                               | 20 |
| 3. | Pin   | configuration                                                     | 21 |
| ;  | 3.1.  | 3.1. Port A multiplexing function mapping                         |    |
| ;  | 3.2.  | 3.2. Port B multiplexing function mapping                         |    |
|    | 3.3.  | Port C multiplexing function mapping                              |    |
| 4. |       | mory map                                                          |    |
| 5. |       | ctrical characteristics                                           |    |
|    | 5.1.  | Test conditions                                                   |    |
|    | 5.1.  |                                                                   |    |
|    | -     |                                                                   |    |

| 5.1    | .2. Typical value                                               | 34 |
|--------|-----------------------------------------------------------------|----|
| 5.2.   | Absolute maximum ratings                                        | 34 |
| 5.3.   | Operating conditions                                            | 35 |
| 5.3    | .1. General operating conditions                                | 35 |
| 5.3    | .2. Power on and down operating conditions                      | 36 |
| 5.3    | .3. Embedded reset module features                              | 36 |
| 5.3    | .4. Operating current characteristics                           | 37 |
| 5.3    | .5. Low power mode wake-up time                                 | 38 |
| 5.3    | .6. External clock sourse characteristics                       | 38 |
| 5.3    | 9 1 ,                                                           |    |
| 5.3    | .8. Internal low frequency clock source LSI characteristics     | 41 |
| 5.3    | ,                                                               |    |
| 5.3    | .10. EFT characteristics                                        | 42 |
| 5.3    | .11. ESD & LU characteristics                                   |    |
| 5.3    | .12. Port characteristics                                       | 42 |
| 5.3    | .13. NRST pin characteristics                                   |    |
| 5.3    | .14. ADC characteristics                                        |    |
| 5.3    | .15. Comparator characteristics                                 |    |
| 5.3    | .16. Temperature sensor characteristics                         | 45 |
| 5.3    | .17. Internal reference voltage characteristics                 | 45 |
| 5.3    | .18. ADC internal reference voltage characteristics             | 46 |
| 5.3    | .19. COMP internal reference voltage characteristics (4bit DAC) |    |
| 5.3    | 2.20. Timer characteristics                                     | 47 |
| 5.3    | .21. Communication port characteristics                         | 48 |
| 6. Pag | ckage information                                               | 52 |
| 6.1.   | QFN20 package information                                       | 52 |
| 6.2.   | TSSOP20 package information                                     | 53 |
| 6.3.   | SOP16 package information                                       | 54 |
| 6.4.   | SOP14 package information                                       | 55 |
| 6.5.   | MSOP10 package information                                      | 56 |
| 7. Ord | dering inforamation                                             | 57 |
| 8. Vei | rsion history                                                   | 58 |

# 1. Introduction

PY32F002B series microcontrollers are MCUs with high performance 32 bits ARM® Cortex®-M0+ core and wide voltage operating range. It has embedded 24 Kbytes Flash and 3 Kbytes SRAM memory, a maximum operating frequency of 24 MHz, and contains various products in different package types. The chip integrates I<sup>2</sup>C, SPI, USAR and other communication peripherals, one channel 12 bits ADC, two16bit timers, and two channel comparators.

PY32F002B series microcontrollers' working temperature ranges from -40°C to 85°C with operating voltage from 1.7 V ~ 5.5 V. The chip provides sleep and stop low-power operating modes for different low-power applications.

PY32F002B series microcontrollers are suitable for various applications, such as controllers, portable devices, PC peripherals, gaming and GPS platforms, industrial applications.

Table 1-1 PY32F002B Series Product Planning and Features

| Peripherals                 |                  | PY32F002BF15  | PY32F002BW15 | PY32F002BD15 | PY32F010MA15 |  |  |  |  |  |  |  |
|-----------------------------|------------------|---------------|--------------|--------------|--------------|--|--|--|--|--|--|--|
| Flash memo                  | ory (Kbyte)      | 24            |              |              |              |  |  |  |  |  |  |  |
| SRAM (                      | Kbyte)           | 3             |              |              |              |  |  |  |  |  |  |  |
|                             | Advanced         | 1 (16-bit)    |              |              |              |  |  |  |  |  |  |  |
|                             | General          |               | 1 (16-bit)   |              |              |  |  |  |  |  |  |  |
| Timer                       | Low-power        |               |              | 1            |              |  |  |  |  |  |  |  |
|                             | SysTick          |               | 1            |              |              |  |  |  |  |  |  |  |
|                             | Watchdog         | 1             |              |              |              |  |  |  |  |  |  |  |
| Communicatio                | SPI              |               |              |              |              |  |  |  |  |  |  |  |
|                             | I <sup>2</sup> C | 1             |              |              |              |  |  |  |  |  |  |  |
| n Interface                 | USART            | 1             |              |              |              |  |  |  |  |  |  |  |
| Univers                     | al Port          | 18            | 14           | 12           | 8            |  |  |  |  |  |  |  |
| Number of AE<br>(external + |                  | 8+2           | 7+2          | 5+2          | 7+2          |  |  |  |  |  |  |  |
| Compa                       | rators           | 2             |              |              |              |  |  |  |  |  |  |  |
| Highest Fr                  | equency          | 24 MHz        |              |              |              |  |  |  |  |  |  |  |
| Operating                   | Voltage          | 1.7 V ~ 5.5 V |              |              |              |  |  |  |  |  |  |  |
| Pack                        | age              | TSSOP20,      | SOP16        | SOP14        | MSOP10       |  |  |  |  |  |  |  |



Figure 1-1 Functional Module

# 2. Functional overview

# 2.1. Arm® Cortex®-M0+ core

Arm® Cortex®- M0+ is an entry-level 32 bits Arm Cortex processor designed for a wide range of embedded applications. It provides developers with significant benefits, including:

- Simple structure, easy to learn and program
- Ultra-low power consumption, energy-saving operation
- Reduced code density and more

Cortex-M0+ processor has a 32 bits core, optimized for area and power consumption, as well with a 2-stage pipeline Von Neumann architecture. The processor offers high-end processing hardware, including single-cycle multipliers, through a streamlined but powerful instruction set and an extensively optimized design. Moreover, it delivers the superior performance expected from a 32 bits architecture computer, with a higher coding density than other 8 and 16 bits microcontrollers.

Cortex-M0+ is tightly coupled with a Nested Vectored Interrupt Controller(NVIC).

## 2.2. Memory

The on-chip integrated SRAM is accessed by bytes (8 bits), half-word (16 bits) or word (32 bits). The on-chip integrated Flash consists of two different physical areas:

- Main flash area, which consists application and user data
- Size-configurable Load Flash area, which houses the customer ISP/IAP bootstrap
- The information area has 768 bytes, and it includes the following parts:
  - Option bytes
  - UID bytes
  - Factory config bytes
  - ➤ USER OTP memory

The protection mechanisms of Flash main memory includes the following ones:

- Write protection (WRP)control prevents unwanted writes (confuse by program memory pointer from PC). The minimum protection unit for write protection is 4 Kbytes.
- Option byte write protection has special unlocking design.

## 2.3. Boot mode

Through configuration bit nBOOT0/ nBOOT1(stored in Option bytes), three different boot modes can be selected, as shown in the following table:

Table 2-1 Boot configuration

| Boot mode  | configuration | Mode                 |                      |  |  |  |  |
|------------|---------------|----------------------|----------------------|--|--|--|--|
| nBOOT1 bit | nBOOT0 bit    | Boot memory size ==0 | Boot memory size !=0 |  |  |  |  |
| Х          | 0             | Main flash boots     | Main Flash boots     |  |  |  |  |
| 0          | 1             | SRAM boots           | SRAM boots           |  |  |  |  |
| 1          | 1             | N/A                  | Load Flash boots     |  |  |  |  |

The Boot loader program is stored in the Load Flash and used to download the Flash program through the USART interface.

# 2.4. Clock System

After the CPU starts, the default system clock frequency is HSI 24 MHz, and the system clock frequency and system clock source can be reconfigured after program runs. The high frequency clocks than can be selected are:

- 24 MHz configurable internal high precision HIS clock
- A 32.768 KHz configurable LSI clock
- 4 MHz ~ 32 MHz external input clock
- 32.768 KHz LSE clock

The AHB clock can be divided based on the system clock, and the APB clock can be divided based on the AHB clock. AHB and APB clock frequencies are up to 24 MHz.



Figure 2-1 System Clock Structure Diagram

# 2.5. Power Management

## 2.5.1. Power block diagram



Figure 2-2 Power Block Diagram

**Serial Power** Power value **Description** number supply The chip is supplied with power through the power pins, 1 Vcc 1.7 V ~ 5.5 V and its power supply module is part of the analogue circuit. Power to most analogue modules from Vcc PAD (a 2 VCCA 1.7 V ~ 5.5 V separate power PAD can also be designed). 3 Vccio 1.7 V ~ 5.5 V Supply power to IO, from V<sub>CC</sub> PAD

Table 2-2 Power Block Diagram

## 2.5.2. Power monitoring

## 2.5.2.1. Power on reset/ Power down rest (POR/PDR)

The embedded Power on reset (POR)/Power down reset (PDR) modules are designed to provide power-on and power-off reset for the chip. The modules keep working in all modes.

## 2.5.2.2. Brown-out reset (BOR)

In addition to POR/PDR, BOR (brown out reset) has also been implemented. BOR can only be enabled and disabled through the option byte.

When the BOR is turned on, the BOR threshold can be selected by the Option byte, and both the rising and falling detection points can be configured individually.



Figure 2-3 POR/PDR/BOR threshold

## 2.5.3. Voltage regulator

The chip designs two voltage regulators:

- MR (Main regulator) keeps working when the chip is in normal operating state
- LPR (low power regulator) provides a lower consumption option in stop mode

## 2.5.4. Low power mode

In addition to the normal operating mode, the chip has other two low-power modes:

■ Sleep mode: Peripherals can be configured to keep working when the CPU clock is off (NVIC, SysTick, etc.). (It's recommended only to enable the modules that must work, and close the module after the module works.)

■ **Stop mode**: In this mode, the contents of SRAM and registers are maintained, high speed timer PLL、HIS and HSE are turned off. GPIO, IWDG, NRST, COMP output, LPTIM can wake up stop mode.

## 2.6. Rest

Two resets are designed in the chip: power and system reset.

#### 2.6.1. Power reset

Aa power reset occurs in the following situations:

- Power on reset/ Power down reset (POR/PDR)
- Brown-out reset (BOR)

## 2.6.2. System reset

A system reset occurs when the following events occur:

- Reset of NRST pin
- Independent Watchdog Reset (IWDG)
- SYSRESETREQ software reset
- option byte load reset (OBL)
- Power reset (POR/PDR, BOR)

# 2.7. General purpose input and output (GPIO)

The software configures each GPIO as output (push-pull or open-drain), input (floating, pull-up/down, analogue), peripheral multiplexing function, and locking mechanism freeze I/O port configuration function.

# 2.8. Interrupt

The PY32F002B handles exceptions through the Cortex-M0+ processor's embedded Vectored Interrupt Controller (NVIC) and an Extended Interrupt/Event Controller (EXTI).

## 2.8.1. Interrupt controller NVIC

NVIC is a tightly coupled IP inside the Cortex-M0+ processor. The NVIC can handle NMI (Non-Maskable Interrupts) and maskable external interrupts from outside the processor and Cortex-M0+ internal exceptions. NVIC provides flexible priority management.

The tight coupling of the processor core to the NVIC greatly reduces the delay between an interrupt event and the initiation of the corresponding interrupt service routine (ISR). The ISR vectors are listed in a vector table, stored at a base address of the NVIC. The vector table base address determines the vector address of the ISR to execute, and the ISR is used as the offset composed of serial numbers. If a high-priority interrupt event occurs and a low-priority interrupt event is just waiting to be serviced, the later arriving high-priority interrupt event will be serviced first. Another optimization is called tail-chaining. When returning from a high-priority ISR and then starting a pending low-priority ISR,

unnecessary pushes and pops of processor contexts will be skipped. This reduces latency and

#### **NVIC** features:

- Low latency interrupt handing
- Level 4 Interrupt Priority

improves power efficiency.

- Supports one NMI interrupt
- Supports 18 maskable external interrupts
- Supports 10 Cortex-M0+ exceptions
- High-priority interrupts can interrupt low-priority interrupt responses
- Supports tail-chaining optimization
- Hardware Interrupt Vector Retrieval

#### 2.8.2. 2.8.2. External interrupt/event controller (EXTI)

EXTI adds flexibility to handle physical wire events and generates wake-up events when the processor wakes up from stop mode.

The EXTI controller has multiple channels, including a maximum of 18 GPIOs, 2 COMP outputs, and LPTIM wake up signal. GPIO, COMP can be configured to be triggered by a rising edge, falling edge or double edge. Any GPIO signal can be configured as EXTI0 ~ 7 channel through the select signal.

Each EXTI line can be independently masked through registers.

The EXTI controller can capture pulses shorter than the internal clock period.

Registers in the EXTI controller latch each event. Even in stop mode, after the processor wakes up from stop mode, it can identify the wake-up source or identify the GPIO and event that caused the interrupt.

# 2.9. Analog to digital converter (ADC)

The chip has a 12 bits SARADC. The module has up to 10 channels to be measured, including 8 external channels and 2 internal channels. Reference voltage can be selected from on-chip precise voltage 1.5 V or Vcc power supply.

The conversion mode of each channel can be set to single, continuous, sweep, discontinuous mode. Conversion results are stored in left or right-aligned 16 bits data registers.

An analogue watchdog allows the application to detect if the input voltage exceeds a user-defined high or low threshold.

The ADC has been implemented to operate at a low frequency, resulting in lower power consumption.

At the end of sampling, conversion, and continuous conversion, an interrupt request is generated when the conversion voltage exceeds the threshold when simulating the watchdog.

## 2.10. Comparator (COMP)

The on-chip general purpose comparators (COMP) can also be used in combination with timers. The comparators can be used as follows:

- Wakeup from low-power mode triggered by an analog signal
- Analog signals conditioning
- Cycle-by-cycle current control loop when combined with a PWM output from a timer

#### 2.10.1. COMP main features

- Each comparator has configurable positive and negative inputs used for flexible voltage selection:
  - Multiplexing I/O pin
  - Power supply Vcc and 15 submultiple values (1/16、2/16 ... 15/16) provided by voltage divider
  - Internal reference voltage is 1.5 V, and 15 submultiple values (1/16、2/16 ... 15/16) provided by voltage divider
- The outputs can be redirected to an I/O or to timer inputs for triggering:
  - OCREF\_CLR event (cycle by cycle current control)
  - Brakes for fast PWM shutdown

Each COMP has interrupt generation capability which is used to wake up the chip from low power modes (sleep and stop mode) (Via EXTI).

#### 2.11. Timer

The characteristics of PY32F002B are shown in the following table:

Table 2-3 Timer characteristics

| Types                       | Timer | Bit<br>Width | Counting Direction             | Prescaler | DMA     | Capture/compare channel | Complementary output |
|-----------------------------|-------|--------------|--------------------------------|-----------|---------|-------------------------|----------------------|
| Advanced<br>Timer           | TIM1  | 16 bits      | Superior, Down, Center aligned | 1~65536   | support | 4                       | 3                    |
| General<br>purpose<br>Timer | TIM14 | 16 bits      | Superior                       | 1~65536   | 1       | 1                       |                      |

#### 2.11.1. Advanced Timer

The advanced timer (TIM1) consists of a 16 bits auto-reload counter driven by a 16 bits programmable prescaler. It can be used in various scenarios, including pulse length measurement of input signals (input capture) or generating output waveforms (output compare, output PWM, complementary PWM with dead-time insertion).

TIM1 includes 4 independent channels:

- Input capture
- Output comparison
- PWM generation (edge or center-aligned mode)
- Single pulse mode output

If TIM1 is configured as a standard 16-bit timer, it has the same characteristics as the TIMx timer. Full modulation capability (0-100%) if configured as a 16 bits PWM generator.

In the MCU debug mode, TIM1 can freeze counting.

The timer feature with the same architecture is shared so that the TIM1 can work with other timers for synchronization or event chaining through the timer chaining function.

## 2.11.2. General purpose timer

- The general purpose timer TIM14 consists of 16 bits programmable prescaler
- TIM14 has an independent channel for input capture/ output compare, PWM or single pulse mode output
- In the MCU debug mode, the TIM14 can freeze counting

#### 2.11.3. Lower power timer

■ LPTIM is a 16 -bit up counter with a 3 bits prescaler and only support a single count

PY32F002B Datasheet

■ LPTIM can be configured as a stop mode wakeup source

■ In the MCU debug mode, LPTIM can freeze the count value

2.11.4. IWDG

Independent watchdog (IWDG) is integrated in the chip, and this module has the characteristics of high-security level, accurate timing and flexible use. IWDG finds and resolves functional confusion due

to software failure and triggers a system reset when the counter reaches the specified timeout value.

■ The IWDG is clocked by LSI, so even if the main clock fails, it can keep working

■ IWDG is the best suited for applications that require the watchdog as a standalone process

outside of the main application and do not have high timing accuracy constraints.

■ Controlling of option byte can enable IWDG hardware mode

IWDG is the wake-up source of stop mode, which wakes up stop mode by reset

■ In the MCU debug mode, IWDG can freeze the count value

2.11.5. SysTick timer

SysTick counters are specifically for real-time operating systems (RTOS) also can use as standard

down counters.

SysTick Features:

24 bits count down

Self-loading capability

■ An interrupt can be generated when the counter reaches 0 (maskable)

2.12. I<sup>2</sup>C Interface

I<sup>2</sup>C (inter-integrated circuit) bus interface connects the microcontroller and the serial I<sup>2</sup>C bus. It provides multimaster capability and controls all I<sup>2</sup>C bus specific sequences, protocols, arbitration and

timing. Standard (Sm) and fast (Fm) are supported.

I<sup>2</sup>C Features:

Slave and master mode

■ Multi-host function: can be master or slave

Support different communication speeds

Standard Mode (Sm): Up to 100 kHz

- Fast Mode (Fm): up to 400 kHz
- As master
  - Generate Clock
  - Generation of Start and Stop
- As slave
  - Programmable I<sup>2</sup>C address detection
  - Discovery of the Stop bit
- 7 bits addressing mode
- General call
- Status flag
  - Transmit/receive mode flags
  - Byte transfer complete flag
  - I<sup>2</sup>C busy flag bit
- Error flag
  - Master arbitration loss
  - ACK failure after address/data transfer
  - Start/Stop error
  - Overrun/Underrun (clock stretching function disable)
- Optional Clock Stretching
- Software reset
- Analogue noise filter function

# 2.13. Universal synchronous asynchronous recevicer/ transmitter (USART)

The Universal Synchronous Asynchronous Transceiver (USART) provides a flexible method for full-

duplex data exchange with external devices using the industry-standard NRZ asynchronous serial data format. The USART utilizes a fractional baudrate generator to provide a wide range of baudrate options. It supports simultaneous one-way communication and half-duplex single-wire communication, and it also allows multi-processor communication.

Automatic baudrate detection is supported.

#### **USART** features:

- Full-duplex asynchronous communication
- NRZ standard format
- Configurable 16 times or 8 times oversampling for increased flexibility in speed and clock tolerance
- Programmable baudrate shared by transmit and receive, up to 4.5 Mbit/s
- Automatic baudrate detection
- Programmable data length of 8 or 9 bits
- Configurable stop bits (1 bit or 2 bits)
- Synchronous mode and clock output function for synchronous communication
- Single-wire half-duplex communication
- Independent transmit and receive enable bits
- Hardware flow control
- Detection flag
  - Receive full buffer
  - Send empty buffer
  - End of transmission
- Parity Control
  - Send check digit
  - Check the received data
- Flagged interrupt sources

- CTS change
- Send empty register
- Send completed
- Receive full data register
- Bus idle detected
- Overflow error
- Frame error
- Noise operation
- Error detection
- Multiprocessor communication
  - If the address does not match, enter silent mode
- Wake-up from silent mode: by idle detection and address flag detection

# 2.14. Serial peripheral interface (SPI)

Serial Peripheral Interface (SPI) allows the chip to communicate with external devices in half-duplex, full-duplex, and simplex synchronous serial communication. This interface can be configured in master mode and provides the communication clock (SCK) for external slave devices. The interface can also work in a multi-master configuration.

The SPI features are as follows:

- Master or slave mode
- 3 -wire full-duplex simultaneous transmission
- 2-wire half-duplex synchronous transmission (with bidirectional data line)
- 2-wire simplex synchronous transmission (no bidirectional data line)
- 8 bits or 16 bits transmission frame selection
- Support multi-master mode
- 8 master mode baudrate prescaler factors (max 12 M)
- Slave mode frequency (max 1.5 M)

- Both master and slave modes can be managed by software or hardware NSS: dynamic change
   of
- master/slave operating mode
- Programmable clock polarity and phase
- Programmable data order, MSB first or LSB first
- Dedicated transmit and receive flags that can trigger interrupts
- SPI bus busy status flag
- Motorola mode
- Interrupt-causing master mode faults, overloads
- Two 32 bits Rx and Tx FIFOs

# 2.15. SWD

The ARM SWD interface allows serial debugging tools to be connected to the PY32F002B.

# 3. Pin configuration



Figure 3-1 TSSOP20 Pinout1 PY32F002BF15P



Figure 3-2 QFN20 Pinout1 PY32F002BF15U



Figure 3-3 SOP16 Pinout1 PY32F002BW15S



Figure 3-4 SOP14 Pinout1 PY32F002BD15S



Figure 3-5 MSOP10 Pinout1 PY32F010MA15N

Table 3-1 Pin definition terminology and symbols

| T        | уре                   | Symbol | Definition                                                          |  |  |  |  |
|----------|-----------------------|--------|---------------------------------------------------------------------|--|--|--|--|
|          |                       | S      | Supply pin                                                          |  |  |  |  |
| Dor      | 4.4                   | G      | Ground pin                                                          |  |  |  |  |
| Por      | t type                | I/O    | Input/output pin                                                    |  |  |  |  |
|          |                       | NC     | Undefined                                                           |  |  |  |  |
| Donto    |                       | СОМ    | 5 V port, with internal input and output function                   |  |  |  |  |
| Port s   | tructure              | RST    | -                                                                   |  |  |  |  |
| NI       | otes                  |        | Unless other specified, all ports are used as analog inputs between |  |  |  |  |
| INC      | oles                  | 1      | and after reset                                                     |  |  |  |  |
| Port     | Multiplexing function | 1      | Function selected by GPIOx_AFR register                             |  |  |  |  |
| function | Additional            |        | Directly selected or enabled through peripheral registers           |  |  |  |  |
|          | features              | -      | Directly selected of enabled through peripheral registers           |  |  |  |  |

Table 3-2 Pin definition

| Pacl     | kage       |             |           |                   |          | Port function            |                     |  |  |
|----------|------------|-------------|-----------|-------------------|----------|--------------------------|---------------------|--|--|
| QFN20 F1 | TSSOP20 F1 | Reset       | Port type | Port<br>structure | Notes    | Multiplexing<br>function | Additional features |  |  |
|          |            |             |           |                   |          | USART_CK                 |                     |  |  |
| 18       | 1          | PA5         | I/O       | СОМ               |          | TIM1_CH1                 |                     |  |  |
|          |            |             |           |                   |          | TIM14_CH1                |                     |  |  |
|          |            | PA6 I/O     |           |                   |          | SPI_NSS                  | ADC_IN3             |  |  |
| 19       | 2          |             | I/O COM   |                   | USART_TX | External_clock_in        |                     |  |  |
|          |            |             |           |                   |          | EVENTOUT                 | External_olook_iii  |  |  |
|          |            |             |           |                   |          | SPI_MOSI                 |                     |  |  |
|          |            |             |           |                   |          | USART_TX                 |                     |  |  |
| 20       | 3          | PA7         | I/O       | COM               |          | USART_RX                 | ADC_IN4             |  |  |
|          |            |             |           |                   |          | TIM1_CH4                 |                     |  |  |
|          |            |             |           |                   |          | MCO                      |                     |  |  |
|          | 4          |             |           | RST               |          | SWDIO                    | NRST                |  |  |
| 1        |            | PC0-NRST    | I/O       |                   | (1)      | TIM1_CH1N                | ADC_IN5             |  |  |
|          |            |             |           |                   |          | EVENTOUT                 | ADC_INS             |  |  |
| 2        | 5          | PC1-OSCIN   | I/O       | COM               |          | SPI_MISO                 | OSCIN               |  |  |
| 3        | 6          | PB7-OSCOUT  | I/O       | COM               |          | SPI_MOSI                 | OSCOUT              |  |  |
| 3        | b          | PB7-030001  |           | COIVI             |          | TIM14_CH1                | 030001              |  |  |
| 4        | 7          | Vss         | S         |                   |          | Ground                   |                     |  |  |
|          |            |             |           |                   |          | SPI_MISO                 |                     |  |  |
| 5        | 8          | PB6(SWDIO)  | I/O       | СОМ               |          | USART_TX                 | ADC_IN6             |  |  |
| 5        | 0          | F B0(3WDIO) | 1/0       | COIVI             |          | I <sup>2</sup> C_SDA     | ADC_INO             |  |  |
|          |            |             |           |                   |          | SWDIO                    |                     |  |  |
| 6        | 9          | Vcc         | S         |                   |          | Digital <sub>I</sub>     | power supply        |  |  |
|          |            |             |           |                   |          | SPI_NSS                  |                     |  |  |
| 7        | 10         | PB5         | I/O       | COM               |          | USART_RX                 |                     |  |  |
| '        | 10         | 1 00        | 1/0       | COW               |          | TIM1_CH3                 |                     |  |  |
|          |            |             |           |                   |          | TIM14_CH1                |                     |  |  |
|          |            |             |           |                   |          | USART_TX                 |                     |  |  |
| 8        | 11         | PB4         | I/O       | СОМ               |          | I <sup>2</sup> C_SDA     |                     |  |  |
|          |            |             |           |                   |          | TIM1_BKIN                |                     |  |  |
|          |            |             |           |                   |          | USART_CK                 |                     |  |  |
| 9        | 12         | PB3         | I/O       | COM               |          | I <sup>2</sup> C_SCL     |                     |  |  |
| 3        | 14         | L DO        | 1/0       | COIVI             |          | TIM1_ETR                 |                     |  |  |
|          |            |             |           |                   |          | CMP1_OUT                 |                     |  |  |
| 10       | 13         | PB2         | I/O       | СОМ               |          | SPI_SCK                  |                     |  |  |
| 10       | 13         | FDZ         | 1/0       | COIVI             |          | USART_CTS                |                     |  |  |

| Pacl     | kage       |            |           |                   |       | Por                      | t function          |          |
|----------|------------|------------|-----------|-------------------|-------|--------------------------|---------------------|----------|
| QFN20 F1 | TSSOP20 F1 | Reset      | Port type | Port<br>structure | Notes | Multiplexing<br>function | Additional features |          |
|          |            |            |           |                   |       | TIM1_CH1N                |                     |          |
|          |            |            |           |                   |       | TIM1_CH3                 |                     |          |
|          |            |            |           |                   |       | USART_RTS                | ADC_IN0             |          |
| 11       | 14         | PB1        | I/O       | СОМ               |       | TIM1_CH2N                | CMP1_INP            |          |
| ''       | 14         | 1 01       | 1/0       | COM               | 00    |                          | TIM1_CH4            | CMP1_INM |
|          |            |            |           |                   |       | MCO                      | CIVIP I_INIVI       |          |
|          |            |            |           | СОМ               |       | SPI_SCK                  |                     |          |
| 12       | 15         | PB0        | I/O       |                   |       | USART_CK                 | ADC_IN7             |          |
| 12       |            |            |           |                   |       | TIM1_CH2                 | CMP1_INM            |          |
|          |            |            |           |                   |       | TIM1_CH3N                |                     |          |
| 13       | 16         | PA0        | I/O       | СОМ               |       | SPI_MOSI                 |                     |          |
| 13       | 10         | PAU        | 1/0       | COIVI             |       | TIM1_CH1                 |                     |          |
| 14       | 17         | PA1        | I/O       | СОМ               |       | SPI_MISO                 |                     |          |
| 14       | 17         | FAI        | 1/0       | COIVI             |       | TIM1_CH2                 |                     |          |
|          |            |            |           |                   |       | USART_RX                 |                     |          |
|          |            |            |           |                   |       | I <sup>2</sup> C_SCL     |                     |          |
| 15       | 18         | PA2(SWCLK) | I/O       | COM               |       | SWCLK                    |                     |          |
|          |            |            |           |                   |       | TIM1_CH4                 |                     |          |
|          |            |            |           |                   |       | CMP2_OUT                 |                     |          |
|          |            |            |           |                   |       | USART_TX                 | ADC_IN1             |          |
| 16       | 19         | PA3        | 1/0       | COM               |       | USART_TX                 | CMP2_INP            |          |
|          |            |            |           |                   |       | TIM1_CH2                 | CMP2_INM            |          |
|          |            |            |           |                   |       | USART_RX                 | ADC_IN2             |          |
| 17       | 20         | PA4        | I/O       | СОМ               |       | TIM1_CH3                 | CMP2_INM            |          |
|          |            |            |           |                   |       | TIM14_CH1                | GIVIF Z_IINIVI      |          |

Table 3-3 SOP16/SOP14/MSOP10 pin definition

| Pac      | Package type |           |       |           |                |       | Port                     | function            |
|----------|--------------|-----------|-------|-----------|----------------|-------|--------------------------|---------------------|
| SOP16 F1 | SOP14 F1     | MSOP10 F1 | Reset | Port type | Port structure | Notes | Multiplexing<br>function | Additional features |
| 12       | 10           | 8         | PA6   | I/O       | СОМ            |       | SPI_NSS<br>USART_TX      | ADC_IN3             |

| Pac      | kage t   | ype       |                 |           |                |       | Port                     | function            |          |  |
|----------|----------|-----------|-----------------|-----------|----------------|-------|--------------------------|---------------------|----------|--|
| SOP16 F1 | SOP14 F1 | MSOP10 F1 | Reset           | Port type | Port structure | Notes | Multiplexing<br>function | Additional features |          |  |
|          |          |           |                 |           |                |       | EVENTOUT                 | External_clock_in   |          |  |
|          |          |           |                 |           |                |       |                          |                     | SPI_MOSI |  |
|          |          |           |                 |           |                |       | USART_TX                 |                     |          |  |
| 13       | 11       | 9         | PA7             | I/O       | СОМ            |       | USART_RX                 | ADC_IN4             |          |  |
|          |          |           |                 |           |                |       | TIM1_CH4                 |                     |          |  |
|          |          |           |                 |           |                |       | MCO                      |                     |          |  |
|          |          |           |                 |           |                |       | SWDIO                    | NRST                |          |  |
| 13       | 11       | 9         | PC0-NRST        | I/O       | RST            | (1)   | TIM1_CH1N                |                     |          |  |
|          |          |           |                 |           |                |       | EVENTOUT                 | ADC_IN5             |          |  |
| 14       | 12       | ı         | PC1-OSCIN       | I/O       | СОМ            |       | SPI_MISO                 | OSCIN               |          |  |
| 15       | 13       | _         | PB7-OSCOUT      | I/O       | COM            |       | SPI_MOSI                 | OSCOUT              |          |  |
| 13       | 13       | _         | FB7-030001      | 1/0       | COIVI          |       | TIM14_CH1                | 030001              |          |  |
| 16       | 14       | 10        | V <sub>SS</sub> | S         |                |       | Ground                   |                     |          |  |
|          | 8        |           |                 |           | СОМ            |       | SPI_MISO                 |                     |          |  |
| 10       |          | 6         | PB6(SWDIO)      | I/O       |                |       | USART_TX                 | ADC_IN6             |          |  |
| 10       |          |           | 1 50(377510)    | 1/0       |                |       | I <sup>2</sup> C_SDA     | ADC_INO             |          |  |
|          |          |           |                 |           |                |       | SWDIO                    |                     |          |  |
| 1        | 1        | 1         | Vcc             | S         |                |       | Digital <sub>l</sub>     | power supply        |          |  |
|          |          |           |                 |           |                |       | USART_TX                 |                     |          |  |
| 2        | -        | -         | PB4             | I/O       | СОМ            |       | I <sup>2</sup> C_SDA     |                     |          |  |
|          |          |           |                 |           |                |       | TIM1_BKIN                |                     |          |  |
|          |          |           |                 |           |                |       | USART_CK                 |                     |          |  |
| 3        | _        | -         | PB3             | I/O       | СОМ            |       | I <sup>2</sup> C_SCL     |                     |          |  |
|          |          |           |                 |           |                |       | TIM1_ETR                 |                     |          |  |
|          |          |           |                 |           |                |       | CMP1_OUT                 |                     |          |  |
|          |          |           |                 |           |                |       | SPI_SCK                  |                     |          |  |
| 4        | 2        | 4         | PB2             | I/O       | СОМ            |       | USART_CTS                |                     |          |  |
|          |          |           |                 |           |                |       | TIM1_CH1N                |                     |          |  |
|          |          |           |                 |           |                |       | TIM1_CH3                 |                     |          |  |
|          |          |           |                 |           |                |       | USART_RTS                | ADC_IN0             |          |  |
| 5        | 3        | 3 3       | 3 PB1           | I/O       | СОМ            |       | TIM1_CH2N                | CMP1_INP            |          |  |
|          |          |           |                 |           |                |       | TIM1_CH4                 | CMP1_INM            |          |  |
|          |          |           |                 |           |                |       | MCO                      | _                   |          |  |
| 6        | 4        | 2         | PB0             | I/O       | СОМ            |       | SPI_SCK                  | ADC_IN7             |          |  |
|          |          |           |                 |           |                |       | USART_CK                 |                     |          |  |

| Pac      | Package type |           |            |           |                |       | Port                     | function            |
|----------|--------------|-----------|------------|-----------|----------------|-------|--------------------------|---------------------|
| SOP16 F1 | SOP14 F1     | MSOP10 F1 | Reset      | Port type | Port structure | Notes | Multiplexing<br>function | Additional features |
|          |              |           |            |           |                |       | TIM1_CH2                 | CMP1_INM            |
|          |              |           |            |           |                |       | TIM1_CH3N                |                     |
| 7        | 5            | _         | PA0        | I/O       | СОМ            |       | SPI_MOSI                 |                     |
|          | ,            |           | 1710       | 1/0       |                |       | TIM1_CH1                 | <b>\</b>            |
| 8        | 6            | _         | PA1        | I/O       | СОМ            |       | SPI_MISO                 |                     |
|          | Ů            |           | TAI        | 1/0       | OOW            |       | TIM1_CH2                 |                     |
|          |              |           |            |           |                |       | USART_RX                 |                     |
|          |              |           |            |           |                |       | I <sup>2</sup> C_SCL     |                     |
| 11       | 7            | 5         | PA2(SWCLK) | I/O       | СОМ            | (2)   | SWCLK                    |                     |
|          |              |           |            |           |                |       | TIM1_CH4                 |                     |
|          |              |           |            |           |                |       | CMP2_OUT                 |                     |
|          |              |           |            |           |                |       | USART_RX                 | ADC_IN2             |
| 9        | 9            | 7         | PA4        | I/O       | СОМ            |       | TIM1_CH3                 | CMP2_INM            |
|          |              |           |            |           |                |       | TIM14_CH1                | CIVIF Z_IIVIVI      |

- 1. Selecting PC0 or NRST/SWDIO is configured through option bytes.
- 2. After reset (when option byte configures 0/0,0/1,1/0), the two pins of PB6 and PA2 are configured as SWDIO and SWCLK AF function, the former internal pull-up resistor, the latter pull-down resistor is activated.
- 3. After reset (when option byte configures 1/1), the two pins of PC0 and PA2 are configured as SWDIO and SWCLK AF function, the former internal pull-up resistor, the latter pull-down resistor is activated.

# 3.1. 3.1. Port A multiplexing function mapping

Table 3-4 Port multiplexing function mapping

| Port | AF0      | AF1      | AF2      | AF3      | AF4      | AF5       | AF6                  | AF7        |
|------|----------|----------|----------|----------|----------|-----------|----------------------|------------|
| PA0  | SPI_MOSI | -        | TIM1_CH1 | -        | -        | -         | -                    | -          |
| PA1  | SPI_MISO | -        | TIM1_CH2 | -        | -        | -         | -                    | -          |
| PA2  | SWC      | USART_RX | TIM1_CH4 | -        | CMP2_OUT | -         | I <sup>2</sup> C_SCL | -          |
| PA3  | -        | USART_TX | TIM1_CH2 | -        | -        | -         | -                    |            |
| PA4  | -        | USART_RX | TIM1_CH3 | -        | -        | TIM14_CH1 | <b>-</b>             | <b>.</b>   |
| PA5  | -        | USART_CK | TIM1_CH1 | -        | -        | TIM14_CH1 | -                    | <b>9</b> . |
| PA6  | SPI_NSS  | USART_TX | -        | -        | -        | - (       |                      | EVENTOUT   |
| PA7  | SPI_MOSI | USART_TX | TIM1_CH4 | USART_RX | MCO      | ·         | -                    |            |

# 3.2. 3.2. Port B multiplexing function mapping

Table 3-5 Port B multiplexing function mapping

| Port | AF0      | AF1       | AF2       | AF3       | AF4      | AF5       | AF6                  | AF7 |
|------|----------|-----------|-----------|-----------|----------|-----------|----------------------|-----|
| PB0  | SPI_SCK  | USART_CK  | TIM1_CH2  | TIM1_CH3N | -        | -         | -                    | -   |
| PB1  | -        | USART_RTS | TIM1_CH2N | TIM1_CH4  | МСО      | -         | -                    | -   |
| PB2  | SPI_SCK  | USART_CTS | TIM1_CH1N | TIM1_CH3  | -        | -         | -                    | -   |
| PB3  | -        | USART_CK  | TIM1_ETR  | -         | CMP1_OUT | -         | I <sup>2</sup> C_SCL | -   |
| PB4  | -        | USART_TX  | TIM1_BKIN | -         | -        | -         | I <sup>2</sup> C_SDA | -   |
| PB5  | SPI_NSS  | USART_RX  | TIM1_CH3  | -         | -        | TIM14_CH1 | -                    | -   |
| PB6  | SWD      | USART_TX  | SPI_MISO  | -         | -        | -         | I <sup>2</sup> C_SDA | -   |
| PB7  | SPI_MOSI | -         | -         | -         | -        | TIM14_CH1 | -                    | -   |

# 3.3. Port C multiplexing function mapping

Table 3-6 multiplexing function mapping

| Port      | AF0      | AF1 | AF2       | AF3 | AF4 | AF5 | AF6 | AF7      |
|-----------|----------|-----|-----------|-----|-----|-----|-----|----------|
| PC0-NRST  | SWD      | -   | TIM1_CH1N | -   | -   | -   | -   | EVENTOUT |
| PC1-OSCIN | SPI_MISO | -   | -         | -   | -   | -   | -   | -        |

# 4. Memory map



Figure 4-1 Memory map

Table 4-1 Memory address

| Туре | Boundary Address        | Size      | Memory Area                                                                      | Description                                                                            |
|------|-------------------------|-----------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| CDAM | 0x2000 C000-0x3FFF FFFF | -         | Reserved                                                                         | -                                                                                      |
| SRAM | 0x2000 0000-0x2000 0BFF | 3 KBytes  | SRAM                                                                             | -                                                                                      |
|      | 0x1FFF 0300-0x1FFF FFFF | -         | Reserved                                                                         | -                                                                                      |
|      | 0x1FFF 0280-0x1FFF 02FF | 128 Bytes | USER OTP memory                                                                  | Store user data                                                                        |
|      | 0x1FFF 0180-0x1FFF 01FF | 128 Bytes | Factory config. bytes                                                            | Sore triming data (include HSI triming data), Poweron read check code                  |
|      | 0x1FFF 0100-0x1FFF 017F | 128 Bytes | Factory config. bytes                                                            | Store the HSI trimming data used by users, flash erasing time configuration parameters |
| Code | 0x1FFF 0080-0x1FFF 00FF | 128 Bytes | Option bytes                                                                     | Chip software and hardware option bytes information                                    |
|      | 0x1FFF 0000-0x1FFF 007F | 128 Bytes | UID                                                                              | Unique ID                                                                              |
|      | 0x0800 6000-0x1FFE FFFF | -         | Reserved                                                                         | -                                                                                      |
|      | 0x0800 0000-0x0800 5FFF | 24 KBytes | Main flash memory                                                                | -                                                                                      |
|      | 0x0000 6000-0x07FF FFFF | -         | Reserved                                                                         | -                                                                                      |
|      | 0x0000 0000-0x0000 5FFF | 24 KBytes | According to the boot configuration:  1) Main flash memory 2) Load flash 3) SRAM | -                                                                                      |

1. Except for 0x1FFF 0E00-0x1FFF 0E7F, the above spaces are marked as reserved spaces, which cannot be written and read as 0 with response error.

Table 4-2 Peripheral register address

| Bus    | Boundary Address        | Size       | Peripheral              |
|--------|-------------------------|------------|-------------------------|
| -      | 0xE000 0000-0xE00F FFFF | 1 Mbytes   | M0+                     |
| IODODT | 0x5000 1800-0x5FFF FFFF | 256 MBytes | Reserved <sup>(1)</sup> |
| IOPORT | 0x5000 1400-0x5000 17FF | 1 KBytes   | Reserved <sup>(1)</sup> |

| Bus  | Boundary Address        | Size        | Peripheral              |
|------|-------------------------|-------------|-------------------------|
|      | 0x5000 1000-0x5000 13FF | 1 KBytes    | Reserved <sup>(1)</sup> |
|      | 0x5000 0C00-0x5000 0FFF | 1 Kbytes    | Reserved <sup>(1)</sup> |
|      | 0x5000 0800-0x5000 0BFF | 1 Kbytes    | GPIOC                   |
|      | 0x5000 0400-0x5000 07FF | 1 Kbytes    | GPIOB                   |
|      | 0x5000 0000-0x5000 03FF | 1 Kbytes    | GPIOA                   |
|      | 0x4002 3400-0x4FFF FFFF | -           | Reserved                |
|      | 0x4002 300C-0x4002 33FF | 414         | Reserved                |
|      | 0x4002 3000-0x4002 3008 | 1 Kbytes    | CRC                     |
|      | 0x4002 2400-0x4002 2FFF | -           | Reserved                |
|      | 0x4002 2000-0x4002 23FF | - (1)       | Flash                   |
|      | 0x4002 1C00-0x4002 1FFF | 3 KBytes    | Reserved                |
|      | 0x4002 1900-0x4002 1BFF |             | Reserved                |
| AHB  | 0x4002 1800-0x4002 18FF | 1 Kbytes    | EXTI <sup>(2)</sup>     |
|      | 0x4002 1400-0x4002 17FF | 1 Kbytes    | Reserved                |
|      | 0x4002 1080-0x4002 13FF | 4100        | Reserved                |
|      | 0x4002 1000-0x4002 107F | 1 KBytes    | RCC <sup>(2)</sup>      |
|      | 0x4002 0C00-0x4002 0FFF | 1 KBytes    | Reserved                |
|      | 0x4002 0040-0x4002 03FF | 4 I/D: to a | Reserved                |
|      | 0x4002 0000-0x4002 003C | 1 KBytes    | Reserved                |
|      | 0x4001 5C00-0x4001 FFFF | 32 KBytes   | Reserved                |
| A DD | 0x4001 5880-0x4001 5BFF | 4 I/D: 4c - | Reserved                |
| APB  | 0x4001 5800-0x4001 587F | 1 KBytes    | DBG                     |
|      | 0x4001 4C00-0x4001 57FF | 3 KBytes    | Reserved                |

| Bus | Boundary Address        | Size      | Peripheral |
|-----|-------------------------|-----------|------------|
|     | 0x4001 4850-0x4001 4BFF | 4 KD to   | Reserved   |
|     | 0x4001 4800-0x4001 484C | 1 KBytes  | Reserved   |
|     | 0x4001 4450-0x4001 47FF | 41/0      | Reserved   |
|     | 0x4001 4400-0x4001 404C | 1 KBytes  | Reserved   |
|     | 0x4001 3C00-0x4001 43FF | 2 KBytes  | Reserved   |
|     | 0x4001 381C-0x4001 3BFF |           | Reserved   |
|     | 0x4001 3800-0x4001 3018 | 1 KBytes  | USART1     |
|     | 0x4001 3400-0x4001 37FF | 1 Kbytes  | Reserved   |
|     | 0x4001 3010-0x4001 33FF |           | Reserved   |
|     | 0x4001 3000-0x4001 300C | 1 Kbytes  | SPI1       |
|     | 0x4001 2C50-0x4001 2FFF |           | Reserved   |
|     | 0x4001 2C00-0x4001 2C4C | 1 Kbytes  | TIM1       |
|     | 0x4001 2800-0x4001 2BFF | 1 Kbytes  | Reserved   |
|     | 0x4001 270C-0x4001 27FF |           | Reserved   |
|     | 0x4001 2400-0x4001 2708 | 1 Kbytes  | ADC        |
|     | 0x4001 0400-0x4001 23FF | 8 Kbytes  | Reserved   |
|     | 0x4001 0220-0x4001 03FF |           | Reserved   |
|     | 0x4001 0200-0x4001 021F | 1 KBytes  | COMP1/2    |
|     | 0x4001 0000-0x4001 01FF |           | SYSCFG     |
|     | 0x4000 B400-0x4000 FFFF | 19 KBytes | Reserved   |
|     | 0x4000 B000-0x4000 B3FF | 1 KBytes  | Reserved   |
|     | 0x4000 8400-0x4000 AFFF | 11 KBytes | Reserved   |
|     | 0x4000 7C28-0x4000 7FFF | 1 KBytes  | Reserved   |

| Bus | Boundary Address        | Size      | Peripheral         |
|-----|-------------------------|-----------|--------------------|
|     | 0x4000 7C00-0x4000 7C24 |           | LPTIM              |
|     | 0x4000 7400-0x4000 7BFF | 2 KBytes  | Reserved           |
|     | 0x4000 7018-0x4000 73FF | 41/0      | Reserved           |
|     | 0x4000 7000-0x4000 7014 | 1 KBytes  | PWR <sup>(3)</sup> |
|     | 0x4000 5800-0x4000 6FFF | 6 KBytes  | Reserved           |
|     | 0x4000 5434-0x4000 57FF | 4100      | Reserved           |
|     | 0x4000 5400-0x4000 5430 | 1 KBytes  | I <sup>2</sup> C   |
|     | 0x4000 4800-0x4000 53FF | 3 KBytes  | Reserved           |
|     | 0x4000 441C-0x4000 47FF | 4 I/Dutes | Reserved           |
|     | 0x4000 4400-0x4000 4418 | 1 KBytes  | Reserved           |
|     | 0x4000 3C00-0x4000 43FF | 1 KBytes  | Reserved           |
|     | 0x4000 3810-0x4000 3BFF |           | Reserved           |
|     | 0x4000 3800-0x4000 380C | 1 KBytes  | Reserved           |
|     | 0x4000 3400-0x4000 37FF | 1 KBytes  | Reserved           |
|     | 0x4000 3014-0x4000 33FF | 4 KDvtoo  | Reserved           |
|     | 0x4000 3000-0x4000 0010 | 1 KBytes  | IWDG               |
|     | 0x4000 2C0C-0x4000 2FFF | 4 KDvtoo  | Reserved           |
|     | 0x4000 2C00-0x4000 2C08 | 1 KBytes  | Reserved           |
|     | 0x4000 2830-0x4000 2BFF | 4 KDvtoo  | Reserved           |
|     | 0x4000 2800-0x4000 282C | 1 KBytes  | Reserved           |
|     | 0x4000 2420-0x4000 27FF | 1 KPvtoc  | Reserved           |
|     | 0x4000 2400-0x4000 241C | 1 KBytes  | Reserved           |
|     | 0x4000 2054-0x4000 23FF | 1 KBytes  | Reserved           |

| Bus | Boundary Address        | Size        | Peripheral |
|-----|-------------------------|-------------|------------|
|     | 0x4000 2000-0x4000 0050 |             | TIM14      |
|     | 0x4000 1800-0x4000 1FFF | 2 KBytes    | Reserved   |
|     | 0x4000 1400-0x4000 17FF | 1 KBytes    | Reserved   |
|     | 0x4000 1030-0x4000 13FF | 4 KDvtoo    | Reserved   |
|     | 0x4000 1000-0x4000 102C | 1 KBytes    | Reserved   |
|     | 0x4000 0800-0x4000 0FFF | 2 KBytes    | Reserved   |
|     | 0x4000 0450-0x4000 07FF | A IZh. da - | Reserved   |
|     | 0x4000 0400-0x4000 044C | 1 Kbytes    | Reserved   |
|     | 0x4000 0000-0x4000 03FF | 1 KBytes    | Reserved   |

- 1. The address space marked as Reserved by AHB in the above table cannot be written, read is 0, and a hardfault is generated. The address space marked as Reserved by APB cannot be written, read back as 0, but no hardfault will be generated.
- 2. Not only supports 32 bits word access, but also supports halfword and byte access.
- 3. Not only supports 32 bits word access, but also supports half word access

## 5. Electrical characteristics

## 5.1. Test conditions

All voltage is referenced to V<sub>SS</sub> unless otherwise specified.

#### **5.1.1.** Min and Max

Unless otherwise specified, the chip is screened by mass production testing at ambient temperature TA =25°C and TA =TA(max), guaranteed to reach the minimum value and maximum value under the worst ambient temperature, supply voltage and clock frequency conditions.

Based on electrical characterization results, design simulations, and/or process parameters noted below the table, not tested in production. Minimum and maximum values are referenced to sample testing and averaged plus or minus three times the standard deviation.

## 5.1.2. Typical value

Unless otherwise specified, typical data is based on TA =25°C and  $V_{\rm CC}$  = 3.3 V. These data are for design guidance only and have not been tested.

Typical ADC accuracy values are obtained by sampling a standard batch, tested under all temperature ranges, and 95% of the chip error is less than or equal to the given value.

# 5.2. Absolute maximum ratings

If the applied voltage exceeds the absolute maximum value given in the table below, it may cause permanent damage to the chip. Only the strength ratings that can be tolerated are listed here, and it does not imply that the functional operation of the device is correct under these conditions. Operating under maximum conditions for a long time may affect the reliability of the chip.

Table 5-1 Voltage characteristics<sup>(1)</sup>

| Symbol | Describe                    |         | Maximu  | Unit |
|--------|-----------------------------|---------|---------|------|
|        |                             | m value | m value |      |
| Vcc    | External mains power supply | -0.3    | 6.25    | V    |
| VIN    | Input voltage of other pins | -0.3    | Vcc+0.3 | V    |

 Power supply V<sub>CC</sub> and ground V<sub>SS</sub> pins must always be connected to the external power supply within the allowable range.

Table 5-2 Current characteristics

| Symbol   | Description                                                |     | Unit |
|----------|------------------------------------------------------------|-----|------|
|          |                                                            | m   |      |
| Ivcc     | Total current flowing into Vcc pin supply current)(1)      | 80  | mA   |
| Ivss     | Total current flowing out of Vss pin (outflow current) (1) | 80  | mA   |
|          | Output sink current for all IOs                            | 20  | 4    |
| IIO(PIN) | Source current for all IOs                                 | -20 | mA   |

 Power supply V<sub>CC</sub> and ground V<sub>SS</sub> pins must always be connected to the external power supply within the allowable range.

Table 5-3 Temperature characteristics

| Symbol           | Description                  | Value      | Unit |
|------------------|------------------------------|------------|------|
| T <sub>STG</sub> | Storage temperature range    | -65 ~ +150 | °C   |
| To               | Range of working temperature | -40 ~ +85  | °C   |

# 5.3. Operating conditions

# 5.3.1. General operating conditions

Table 5-4 General operating conditions

| Symbol    | Parameter                    | Condition | Minimum                               | Maximum   | Unit   |
|-----------|------------------------------|-----------|---------------------------------------|-----------|--------|
| - Cymison | T didiliotoi                 | Condition | · · · · · · · · · · · · · · · · · · · | value     | O.I.I. |
| fhclk     | Internal AHB clock frequency |           | 0                                     | 48        | MHz    |
| fpclk     | Internal APB clock frequency | -         | 0                                     | 48        | MHz    |
| Vcc       | Standard working voltage     | -         | 1.7                                   | 5.5       | V      |
| VIN       | IO input voltage             | -         | -0.3                                  | Vcc + 0.3 | V      |
| Та        | Ambient temperature          | -         | -40                                   | 85        | °C     |
| TJ        | Junction temperature         | -         | -40                                   | 90        | °C     |

# 5.3.2. Power on and down operating conditions

Table 5-5 Power on and Power down operation conditions

| Symbol | Parameter                 | Condition | Minimum | Maximum value | Unit |
|--------|---------------------------|-----------|---------|---------------|------|
| tvcc   | V <sub>CC</sub> rise rate | -         | 0       | ∞             | µs/V |
|        | V <sub>CC</sub> fall rate | -         | 20      | ∞             |      |

## 5.3.3. Embedded reset module features

Table 5-6 Embedded Reset Module Features

| Symbol                   | Parameter               | Condition                       | Mini | Typical | Maximum | Unit |
|--------------------------|-------------------------|---------------------------------|------|---------|---------|------|
|                          |                         |                                 | mum  | value   | value   |      |
| VPOR/PDR                 | POR/PDR reset threshold | Rising edge                     | 1.5  | 1.6     | 1.7     | V    |
|                          |                         | Falling edge                    | 1.45 | 1.55    | 1.65    | V    |
| V <sub>PDRhyst</sub> (1) | PDR hysteresis          | -                               | -    | 50      | -       | mV   |
| VBOR                     | BOR threshold voltage   | BOR_LEV[2:0]=000 (Rising edge)  | 1.7  | 1.8     | 1.9     | V    |
|                          |                         | BOR_LEV[2:0]=000 (Falling edge) | 1.6  | 1.7     | 1.8     | V    |
|                          |                         | BOR_LEV[2:0]=001 (Rising edge)  | 1.9  | 2       | 2.1     | V    |
|                          |                         | BOR_LEV[2:0]=001 (Falling edge) | 1.8  | 1.9     | 2       | V    |
|                          |                         | BOR_LEV[2:0]=010 (Rising edge)  | 2.1  | 2.2     | 2.3     | V    |
|                          |                         | BOR_LEV[2:0]=010 (Falling edge) | 2    | 2.1     | 2.2     | V    |
|                          |                         | BOR_LEV[2:0]=011 (Rising edge)  | 2.3  | 2.4     | 2.5     | V    |
|                          |                         | BOR_LEV[2:0]=011 (Falling edge) | 2.2  | 2.3     | 2.4     | V    |
|                          |                         | BOR_LEV[2:0]=100 (Rising edge)  | 2.5  | 2.6     | 2.7     | V    |
|                          |                         | BOR_LEV[2:0]=100 (Falling edge) | 2.4  | 2.5     | 2.6     | V    |
|                          |                         | BOR_LEV[2:0]=101 (Rising edge)  | 2.7  | 2.8     | 2.9     | V    |
|                          |                         | BOR_LEV[2:0]=101 (Falling edge) | 2.6  | 2.7     | 2.8     | V    |
|                          |                         | BOR_LEV[2:0]=110 (Rising edge)  | 2.9  | 3       | 3.1     | V    |
|                          |                         | BOR_LEV[2:0]=110 (Falling edge) | 2.8  | 2.9     | 3       | V    |
|                          |                         | BOR_LEV[2:0]=111 (Rising edge)  | 3.1  | 3.2     | 3.3     | V    |
|                          |                         | BOR_LEV[2:0]=111 (Falling edge) | 3    | 3.1     | 3.2     | V    |
| V_BOR_hyst               | BOR hysteresis          | -                               | -    | 100     | -       | mV   |

- 1. Guaranteed by design, not tested in production.
- 2. Data is based on assessment results and is not tested in production.

# 5.3.4. Operating current characteristics

Table 5-7 Run mode current

|                       | Conditio     | n              |          |       |                  |                | Typical              | Maximum |      |
|-----------------------|--------------|----------------|----------|-------|------------------|----------------|----------------------|---------|------|
| Symbol                | System clock | Frequency      | Code     | Run   | Peripheral clock | FLASH<br>sleep | value <sup>(1)</sup> | value   | Unit |
|                       | HSI          | 24 MHz         | While(1) | Flash | ON               | DISABLE        | 1.1                  | -       | A    |
|                       |              |                |          |       | OFF              | DISABLE        | 0.9                  | -       | mA   |
| l(rup)                | LSI          | 32.768 kHz     |          |       | ON               | DISABLE        | 160.4                | -//     |      |
| I <sub>DD</sub> (run) |              |                |          |       | OFF              | DISABLE        | 159.6                |         | μΑ   |
| _                     | LSI          | LSI 32.768 kHz |          |       | ON               | ENABLE         | 108.3                | -       |      |
|                       |              |                |          |       | OFF              | ENABLE         | 107.7                | -       | μΑ   |

<sup>1.</sup> Data is based on assessment results and is not tested in production.

Table 5-8 Sleep mode current

|            | Table 6 6 Stoop Matte State of |            |             |         |                      |         |      |  |  |
|------------|--------------------------------|------------|-------------|---------|----------------------|---------|------|--|--|
|            | Condition                      |            |             |         | Typical              | Maximum |      |  |  |
| Symbol     | System                         | Frequency  | Peripheral  | FLASH   | value <sup>(1)</sup> | value   | Unit |  |  |
|            | clock                          | rrequericy | clock sleep |         |                      |         |      |  |  |
|            | HSI                            | 24 MHz     | ON          | DISABLE | 0.8                  | -       | mA   |  |  |
|            |                                | 24 1011 12 | OFF         | DISABLE | 0.5                  | -       |      |  |  |
| IDD(sleep) | LSI                            | 32.768 kHz | ON          | DISABLE | 159.3                | -       |      |  |  |
| iDD(sieep) | LSI                            |            | OFF         | DISABLE | 158.9                | -       | μΑ   |  |  |
|            | LSI                            | 32.768 kHz | ON          | ENABLE  | 85.3                 | -       | μA   |  |  |
|            | LOI                            |            | OFF         | ENABLE  | 84.8                 | -       | μΑ   |  |  |

<sup>1.</sup> Data is based on assessment results and is not tested in production.

Table 5-9 Stop mode current

| Symbol    | Condition       | Condition |     |                  |                      | Maximum | Unit |  |
|-----------|-----------------|-----------|-----|------------------|----------------------|---------|------|--|
|           | V <sub>CC</sub> | MR/LPR    | LSI | Peripheral clock | value <sup>(1)</sup> | value   | Oill |  |
| IDD(stop) | 1.7~5.5 V       | 1.7~5.5 V | MR  | -                | -                    | 75.3    | -    |  |
|           |                 |           | ON  | IWDG+LPTIM       | 1.7                  | -       | μΑ   |  |
|           |                 |           |     | IWDG             | 1.7                  | -       |      |  |

| Symbol | Condition       |        |     |                  | Typical              | Maximum | Unit |
|--------|-----------------|--------|-----|------------------|----------------------|---------|------|
|        | V <sub>CC</sub> | MR/LPR | LSI | Peripheral clock | value <sup>(1)</sup> | value   | Onit |
|        |                 |        |     | LPTIM            | 1.7                  | -       |      |
|        |                 |        | OFF | No               | 1.5                  | -       |      |

1. Data is based on assessment results and is not tested in production.

#### 5.3.5. Low power mode wake-up time

Table 5-10 Low power mode wake-up time

| Symbol   | Parameter | s <sup>(1)</sup> | Condition                                            | Typical value <sup>(2)</sup> | Maximum value | unit |
|----------|-----------|------------------|------------------------------------------------------|------------------------------|---------------|------|
| Twusleep | Wake-up   | time from        | -                                                    | 0.6                          | -             |      |
| _        | Wake-up   | Powered by MR    | Execute program in Flash, HSI(24 Mhz)as system clock | 6.4                          | -             | μs   |
| Twustop  | time from | Powered by LPR   | Execute program in Flash, HIS as system clock(24 M)  | 10.6                         | -             |      |

- 1. The wake-up time is measured from the wake-up time until the first instruction is read by the user program.
- 2. Data is based on assessment results and is not tested in production.

#### 5.3.6. External clock sourse characteristics

#### 5.3.6.1. External high-speed clcok

In the external clock input mode of the HSE, (The HSEEN of RCC\_CR is set), the corresponding IO serves as the external clock input port.



Figure 5-1 External high-speed clock timing diagram

| Symbol               | Parameters <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Minimum   | Typical | Maximum   | Unit |
|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|-----------|------|
|                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |           | value   | value     |      |
| f <sub>HSE_ext</sub> | User external clock frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 0         | 4       | 32        | MHz  |
| V <sub>HSEH</sub>    | Input pin high level voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0.7 * Vcc | -       | Vcc       | ٧    |
| V <sub>HSEL</sub>    | Input pin low level voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Vss       | -       | 0.3 * Vcc | ٧    |
| tw(HSEH)             | Fatantish and surfine                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 45        |         |           |      |
| tw(HSEL)             | Enter high or low time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 15        | -       | -         | ns   |
| $t_{r(HSE)}$         | E de alle de la constitución de |           |         | 20        |      |
| t <sub>f(HSE)</sub>  | Enter the rise or fall time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -         | -       | 20        | ns   |

Table 5-11 External high-speed clock features

1. Guaranteed by design, not tested in production.

#### **5.3.6.2.** External low-speed clock

In the bypass mode of LSE (the LSEBYP of RCC\_BDCR is set), when the low-speed start-up circuit in the chip stops working, the corresponding IO is used as a standard GPIO.



Figure 5-2 External low-speed clock timing diagram

Table 5-12 External low-speed clock features

| Symbol               | Parameters <sup>(1)</sup>     | Minimum               | Typical | Maximum               | Unit |
|----------------------|-------------------------------|-----------------------|---------|-----------------------|------|
|                      |                               |                       | value   |                       |      |
| f <sub>LSE_ext</sub> | User external clock frequency | -                     | 32.768  | 1000                  | KHz  |
| V <sub>LSEH</sub>    | Input pin high level voltage  | 0.7 * V <sub>CC</sub> | -       | -                     | V    |
| V <sub>LSEL</sub>    | Input pin low level voltage   | -                     | -       | 0.3 * V <sub>CC</sub> | ٧    |
| tw(LSEH)             | Enter high or low time        | 450                   |         |                       | 20   |
| t <sub>W(LSEL)</sub> | Enter high or low time        | 450                   | -       | -                     | ns   |
| $t_{r(LSE)}$         | Enter the rise or fall time   |                       |         | 50                    | 20   |
| t <sub>f(LSE)</sub>  | Enter the rise of fail time   | -                     | -       | 50                    | ns   |

1. Guaranteed by design, not tested in production.

#### 5.3.6.3. External low-speed crystal

An external 32.768 KHz crystal/ceramic resonator. In the application, the crystal and load capacitors should be as close as possible to the pins to minimize output distortion and start-up settling time.

**Symbol** Condition<sup>(1)</sup> **Parameter Minimum Typical Maximum** Unit value  $LSE_DRIVER[1:0] = 00$ 100 700  $LSE_DRIVER[1:0] = 01$ LSE power  $I_{DD}^{(4)}$ nΑ consumption LSE\_DRIVER [1:0] = 10 1200 LSE\_DRIVER [1:0] = 11 1600  $t_{SU(LSE)}^{(3)}$  (4) Start Time 3 s

Table 5-13 External low-speed crystal characteristics

- 1. Crystal/ceramic resonator characteristics are based on the manufacturer datasheet.
- 2. Guaranteed by design, not tested in production.
- t<sub>SU</sub>(LSE) is the start-up time from enable (by software) to the clock oscillation reaches stability, measured for a standard crystal/resonator, which can vary greatly from one crystal/resonator to another.
- 4. Data is based on assessment results and is not tested in production.

### 5.3.7. Internal high frequency clock sourse HSI characteristics

Table 5-14 Internal high frequency clock source characteristics

| Symbol             | Parameter                              | Condition                                                                                       | Minimum                  | Typical value | Maximum          | Unit |
|--------------------|----------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------|---------------|------------------|------|
| fhsi               | LICI for more and                      | $T_A = 25^{\circ}C, V_{CC} = 3.3$                                                               | 23.83(2)                 | 24            | 24.17(2)         | MHz  |
|                    | HSI frequency                          | V                                                                                               | 47.66(2)                 | 48            | 48.34(2)         |      |
| $\Delta$ Temp(HSI) | HSI frequency temperature drift 24 MHz | $V_{CC} = 2.0 \text{ V} \sim 5.5 \text{ V}$ $T_A = -40^{\circ}\text{C} \sim 85^{\circ}\text{C}$ | -2(2)                    | -             | 2 <sup>(2)</sup> |      |
|                    |                                        | $V_{CC} = 1.7 \text{ V} \sim 5.5 \text{ V}$ $T_A = 0^{\circ}\text{C} \sim 85^{\circ}\text{C}$   | -2(2)                    | -             | 2 <sup>(2)</sup> | %    |
|                    |                                        | $V_{CC} = 1.7 \text{ V} \sim 5.5 \text{ V}$ $T_A = -40^{\circ}\text{C} \sim 85^{\circ}\text{C}$ | <b>-4</b> <sup>(2)</sup> | -             | 2 <sup>(2)</sup> |      |

| Symbol                           | Parameter                | Condition | Minimum | Typical value | Maximum          | Unit |
|----------------------------------|--------------------------|-----------|---------|---------------|------------------|------|
| f <sub>TRIM</sub> <sup>(1)</sup> | HSI fine-tuning accuracy | -         | -       | 0.1           | -                | %    |
| D <sub>HSI</sub> <sup>(1)</sup>  | Duty cycle               | -         | 45      | -             | 55               | %    |
| t <sub>Stab(HSI)</sub>           | HSI stabilization time   | -         | -       | 2             | 4 <sup>(1)</sup> | μs   |
| I <sub>DD(HSI)</sub> (2)         | HSI power consumption    | 24 MHz    | -       | 193           | -                | μΑ   |

- 1. Guaranteed by design, not tested in production.
- 2. Date is based on assessment results and is not tested in production.

## 5.3.8. Internal low frequency clock source LSI characteristics

Table 5-15 Internal low frequency clock characteristics

| Symbol                           | Parameter                 | Condition                                                                                        | Minimum            | Typical value | Maximum           | Unit |
|----------------------------------|---------------------------|--------------------------------------------------------------------------------------------------|--------------------|---------------|-------------------|------|
| f <sub>LSI</sub>                 | LSI frequency             | $T_A = 25^{\circ}C, V_{CC} = 3.3 \text{ V}$                                                      | 31.6               | 32.6          | 33.6              | KHz  |
| $\Delta$ Temp(LSI)               | LSI frequency temperature | $V_{CC} = 1.7 \text{ V} \sim 5.5 \text{ V}$<br>$T_A = 0^{\circ}\text{C} \sim 85^{\circ}\text{C}$ | -10 <sup>(2)</sup> | -             | 10 <sup>(2)</sup> | 0/   |
|                                  | drift                     | $V_{CC} = 1.7 \text{ V} \sim 5.5 \text{ V}$ $T_A = -40^{\circ}\text{C} \sim 85^{\circ}\text{C}$  | -20(2)             | -             | 20(2)             | %    |
| f <sub>TRIM</sub> <sup>(1)</sup> | LSI fine-tuning accuracy  | -                                                                                                | -                  | 0.2           | -                 | %    |
| t <sub>Stab(LSI)</sub> (1)       | LSI stabilization time    | -                                                                                                | -                  | 150           | -                 | μs   |
| I <sub>DD(LSI)</sub> (1)         | LSI power consumption     | -                                                                                                | -                  | 210           | -                 | nA   |

- 1. Guaranteed by design, not tested in production.
- 2. Data is based on assessment results and is not tested in production.

## 5.3.9. Mmemory chaeracteristics

Table 5-16 Memory characteristics

| Symbol            | Parameter              | Condition | Typical | Maximum <sup>(1)</sup> | Unit |
|-------------------|------------------------|-----------|---------|------------------------|------|
|                   |                        |           | value   |                        |      |
| t <sub>prog</sub> | Page program           | -         | 1.0     | 1.5                    | ms   |
| terase            | Page/sector/mass erase | -         | 3.5     | 5.0                    | ms   |

| Symbol          | Parameter              | Condition | Typical value | Maximum <sup>(1)</sup> | Unit |
|-----------------|------------------------|-----------|---------------|------------------------|------|
| I <sub>DD</sub> | Page programe          | -         | 2.1           | 2.9                    |      |
|                 | Page/sector/mass erase | -         | 2.1           | 2.9                    | mA   |

<sup>1.</sup> Guaranteed by design, not tested in production.

Table 5-17 Memory erase times and date retention

| Symbol           | Parameter             | Condtion                        | Minimum <sup>(1)</sup> | Unit   |
|------------------|-----------------------|---------------------------------|------------------------|--------|
| N <sub>END</sub> | Erase and write time  | T <sub>A</sub> = -40°C ~ 85°C   | 100                    | Kcycle |
| t <sub>RET</sub> | Date retention period | 10 Kcycle T <sub>A</sub> = 55°C | 20                     | Year   |

<sup>1.</sup> Data is based on assessment results and is not tested in production.

#### 5.3.10. EFT characteristics

| Symbol       | Parameter | Condition    | Grade | Typical value | Unit |
|--------------|-----------|--------------|-------|---------------|------|
| EFT to IO    | -         | IEC61000-4-4 | Α     | 2             | KV   |
| EFT to Power | -         | IEC61000-4-4 | Α     | 4             | KV   |

## 5.3.11. ESD & LU characteristics

Table 5-18 ESD & LU characteristics

| Symbol    | Parameter                                          | Condition              | Typical value | Unit |
|-----------|----------------------------------------------------|------------------------|---------------|------|
| Vesd(HBM) | Static Discharge Voltage(human body model)         | ESDA/JEDEC JS-001-2017 | 6             | KV   |
| Vesd(cdm) | Static Discharge Voltage(charging equipment model) | ESDA/JEDEC JS-002-2018 | 1             | KV   |
| Vesd(MM)  | Static discharge voltage(machine model)            | JESD22-A115C           | 200           | V    |
| LU        | Static Latch-Up                                    | JESD78E                | 200           | mA   |

#### 5.3.12. Port characteristics

Table 5-19 IO static characteristics

| Symbol                          | Parameter                  | Condtion            | Minimum               | Typical value | Maximum               | Unit |
|---------------------------------|----------------------------|---------------------|-----------------------|---------------|-----------------------|------|
| VIH                             | Input high level voltage   | Vcc = 1.7 V ~ 5.5 V | 0.7 * V <sub>CC</sub> | -             | -                     | V    |
| V <sub>IL</sub>                 | Input low level voltage    | Vcc = 1.7 V ~ 5.5 V | -                     | -             | 0.3 * V <sub>CC</sub> | ٧    |
| V <sub>hys</sub> <sup>(1)</sup> | Schmitt hysteresis voltage | 1                   | -                     | 200           | -                     | mV   |
| l <sub>ikg</sub>                | Input leakage current      | -                   | -                     | -             | 1                     | μΑ   |
| R <sub>PU</sub>                 | Pull-up resistor           | -                   | 30                    | 50            | 70                    | ΚΩ   |
| R <sub>PD</sub>                 | Pull-down resistor         | -                   | 30                    | 50            | 70                    | ΚΩ   |
| C <sub>IO</sub> <sup>(1)</sup>  | Pin capacitance            | -                   |                       | 5             | -                     | pF   |

<sup>1.</sup> Guaranteed by design, not tested in production.

Table 5-20 Output Voltage Characteristics

| Symbol                         | Parameter <sup>(1)</sup> | Condtion                                            | Minimum              | Maximum value | Unit |
|--------------------------------|--------------------------|-----------------------------------------------------|----------------------|---------------|------|
| V <sub>OL</sub> (2)            | COM IO output low        | $I_{OL} = 20 \text{ mA}, V_{CC} \geq 5.0 \text{ V}$ | -                    | 0.4           | ٧    |
| V <sub>OL</sub>                | COM IO output low level  | $I_{OL} = 8 \text{ mA}, V_{CC} \ge 2.7 \text{ V}$   | 1                    | 0.4           | >    |
| V <sub>OL</sub> (2)            | level                    | $I_{OL} = 4 \text{ mA}, V_{CC} = 1.8 \text{ V}$     | -                    | 0.5           | V    |
| V <sub>OH</sub> <sup>(2)</sup> | COM IO system to bigh    | $I_{OH} = 18 \text{ mA}, V_{CC} \geq 5.0 \text{ V}$ | V <sub>CC</sub> -0.6 | -             | V    |
| Vон                            | COM IO output high       | $I_{OH} = 8 \text{ mA}, V_{CC} \ge 2.7 \text{ V}$   | Vcc-0.4              | -             | V    |
| Voh (2)                        | level                    | I <sub>OH</sub> = 4 mA, V <sub>CC</sub> = 1.8 V     | Vcc-0.5              | -             | V    |

<sup>1.</sup> IO types can refer to the terms and symbols defined by the pins.

# 5.3.13. NRST pin characteristics

<sup>2.</sup> Guaranteed by design, not tested in production.

Table 5-21 NRST pin characteristics

| Symbol                          | Parameter                  | Condition                       | Minimum   | Typical value | Maximu<br>m | Unit |
|---------------------------------|----------------------------|---------------------------------|-----------|---------------|-------------|------|
| VIH                             | Input high level voltage   | Vcc = 1.7 V ~ 5.5 V             | 0.7 * Vcc | -             | -           | V    |
| VIL                             | Input low level voltage    | V <sub>CC</sub> = 1.7 V ~ 5.5 V | -         | -             | 0.2 * Vcc   | V    |
| V <sub>hys</sub> <sup>(1)</sup> | Schmitt hysteresis voltage | -                               | -         | 300           | -           | mV   |
| likg                            | Input leakage current      | -                               | -         | -             | 1           | μA   |
| R <sub>PU</sub> <sup>(1)</sup>  | Pull-up resistor           | -                               | 30        | 50            | 70          | ΚΩ   |
| R <sub>PD</sub> <sup>(1)</sup>  | Pull-down resistor         | -                               | 30        | 50            | 70          | ΚΩ   |
| Сю                              | Pin capacitance            | -                               | -         | 5             | . 0         | pF   |

<sup>1.</sup> Guaranteed by design, not tested in production.

### 5.3.14. ADC characteristics

Table 5-22 ADC characteristics

| Symbol                         | Parameter                           | Condition                       | Minim<br>um | Typical value | Maxim<br>um       | Unit               |
|--------------------------------|-------------------------------------|---------------------------------|-------------|---------------|-------------------|--------------------|
| I <sub>DD</sub>                | Power consumption                   | @1 MSPS                         | -           | 300           | -                 | uA                 |
| C <sub>IN</sub> <sup>(1)</sup> | Internal sample and hold capacitors |                                 | -           | 5             | -                 | pF                 |
| Е                              | Convert clock                       | Vcc = 1.7 V ~ 2.0 V             | 1           | 4             | 8(2)              | MHz                |
| F <sub>ADC</sub>               | frequency                           | V <sub>CC</sub> = 2.0 V ~ 5.5 V | 1           | 8             | 16 <sup>(2)</sup> | MHz                |
|                                | . \'O                               | F <sub>ADC</sub> =8 MHz         | 0.438       | -             | 29.94             | μs                 |
| Toomp(1)                       |                                     | Vcc = 1.7 V ~ 2.0 V             | 3.5         | -             | 239.5             | 1/F <sub>ADC</sub> |
| Tsamp <sup>(1)</sup>           |                                     | F <sub>ADC</sub> =16 MHz        | 0.219       | -             | 14.97             | μs                 |
|                                |                                     | Vcc = 2.0 V ~ 5.5 V             | 3.5         | -             | 239.5             | 1/F <sub>ADC</sub> |
| Tconv <sup>(1)</sup>           | -                                   | -                               | -           | 12 * Tclk     | -                 | -                  |
| Teoc <sup>(1)</sup>            | -                                   | -                               | -           | 0.5 * Tclk    | -                 | -                  |
| DNL <sup>(2)</sup>             | -                                   | -                               | -           | ±2            | -                 | LSB                |
| INL <sup>(2)</sup>             | -                                   | -                               | -           | ±3            | -                 | LSB                |
| Offset <sup>(2)</sup>          | -                                   | -                               | -           | ±2            | -                 | LSB                |

<sup>1.</sup> Guaranteed by design, not tested in production.

2. Data is based on assessment results and is not tested in production.

## 5.3.15. Comparator characteristics

Table 5-23 Comparator features(1)

| Symbol              | Parameter                                             | Condition          | Minimu | Typical | Maximu  | Unit |
|---------------------|-------------------------------------------------------|--------------------|--------|---------|---------|------|
|                     |                                                       |                    | m      | value   | m       |      |
| V <sub>IN</sub>     | Input voltage range                                   | -                  | 0      | -       | Vcc-1.5 | ٧    |
| <b>t</b> start      | Startup time to reach propagation delay specification | -                  | -      | -       | 5       | μs   |
| 1                   | Decreasing dates                                      | Output low to high | -      | -       | 200     |      |
| t <sub>D</sub>      | Propagation delay                                     | Output high to low | -      | -       | 150     | ns   |
| V <sub>offset</sub> | Offset error                                          | -                  | -      | ±5      | -       | mV   |
| V <sub>hys</sub>    | hysteresis                                            | No hysteresis      |        | 0       | -       | mV   |
| I <sub>DD</sub>     | Consumption                                           | -                  | -      | 70      | -       | μΑ   |

<sup>1.</sup> Guaranteed by design, not tested in production.

## 5.3.16. Temperature sensor characteristics

Table 5-24 Temperature sensor characteristics

| Symbol                        | Parameter                                      | Minimum | Typical value | Maximum | Unit  |
|-------------------------------|------------------------------------------------|---------|---------------|---------|-------|
| T <sub>L</sub> <sup>(1)</sup> | VTS linearity with temperature                 | -       | ±1            | ±2      | °C    |
| Avg_Slope <sup>(1)</sup>      | Average slope                                  | 2.3     | 2.5           | 2.7     | mV/ ° |
| V <sub>30</sub>               | Voltage at 30°C (±5°C)                         | 0.74    | 0.76          | 0.78    | V     |
| tstart <sup>(1)</sup>         | Start-up time entering in continuous mode      | -       | 70            | 120     | μs    |
| ts_temp <sup>(1)</sup>        | ADC sampling time when reading the temperature | 9       | -             | -       | μs    |

- 1. Guaranteed by design, not tested in production.
- 2. Data is based on assessment results and is not tested in production.

## 5.3.17. Internal reference voltage characteristics

Table 5-25 Internal reference voltage characteristics

| Symbol                     | Parameter                                | Minimum | Typical value | Maximum | Unit   |
|----------------------------|------------------------------------------|---------|---------------|---------|--------|
| V <sub>REFINT</sub>        | Internal reference voltage               | 1.17    | 1.2           | 1.23    | V      |
| T <sub>start_vrefint</sub> | Start time of internal reference voltage | -       | 10            | 15      | μs     |
| T <sub>coeff</sub>         | Temperature coefficient                  | -       | -             | 100(1)  | ppm/°C |
| I <sub>vcc</sub>           | Current consumption from V <sub>CC</sub> | -       | 12            | 20      | μΑ     |

<sup>1.</sup> Guaranteed by design, not tested in production.

## 5.3.18. ADC internal reference voltage characteristics

Table 5-26 Internal reference voltage characteristics

| Symbol                      | Parameter                                | Condition                                        | Minimu<br>m | Typical value | Maximu<br>m        | Unit       |
|-----------------------------|------------------------------------------|--------------------------------------------------|-------------|---------------|--------------------|------------|
| VREF15                      | Internal 1.5 V reference voltage         | T <sub>A</sub> = 25°C<br>V <sub>CC</sub> = 3.3 V | 1.485       | 1.5           | 1.515              | V          |
| Tcoeff                      | Temperature coefficient                  | T <sub>A</sub> = -40°C ~ 85°C                    | -           | -             | 120 <sup>(1)</sup> | ppm/<br>°C |
| T <sub>start_</sub> VREFBUF | Start time of internal reference voltage | -                                                | -           | 10            | 15                 | μs         |

<sup>1.</sup> Guaranteed by design, not tested in production.

## 5.3.19. COMP internal reference voltage characteristics (4bit DAC)

Table 5-28 Internal reference voltage characteristics

| Symbol           | Parameter          | Condition | Minimu<br>m | Typical value | Maximu<br>m | Unit |
|------------------|--------------------|-----------|-------------|---------------|-------------|------|
| $\Delta V_{abs}$ | Absolute variation | -         | -           | -             | ±0.5        | LSB  |

| Symbol         | Parameter                                | Condition | Minimu<br>m | Typical value | Maximu<br>m | Unit |
|----------------|------------------------------------------|-----------|-------------|---------------|-------------|------|
| Tstart_VREFCMP | Start time of internal reference voltage | -         | -           | 10            | 15          | μs   |

<sup>1.</sup> Guaranteed by design, not tested in production.

#### 5.3.20. Timer characteristics

Table 5-27 Timer characteristics

|                  | _                       |                               |          |            |                      |
|------------------|-------------------------|-------------------------------|----------|------------|----------------------|
| Symbol           | Parameter               | Condition                     | Minimum  | Maximum    | Unit                 |
|                  | T'                      | -                             | 1        | -          | t <sub>TIMxCLK</sub> |
| tres(TIM)        | Timer resolution time   | f <sub>TIMxCLK</sub> = 24 MHz | 41.667   | -          | ns                   |
|                  | Timer external clock    | -                             | -        | fтімхськ/2 |                      |
| f <sub>EXT</sub> | frequency on CH1 to CH4 | ftimxclk = 24 MHz             | -        | 12         | MHz                  |
| Restim           | Timer resolution        | TIM1/14                       | -        | 16         | bit                  |
| tcounter         | 16 bits counter clock   |                               | 1        | 65536      | tтімхськ             |
|                  | period                  | ftimxclk = 24 MHz             | 0.041667 | 2730       | μs                   |

Table 5-28 LPTIM characteristics (clock selection LSI)

| Prescaler | PRESC[2:0] | Minimum overflow value | Maximum overflow value | Unit |
|-----------|------------|------------------------|------------------------|------|
| /1        | 0          | 0.0305                 | 1998.848               |      |
| /2        | 1          | 0.0610                 | 3997.696               |      |
| /4        | 2          | 0.1221                 | 8001.9456              |      |
| /8        | 3          | 0.2441                 | 15997.3376             |      |
| /16       | 4          | 0.4883                 | 32001.2288             | ms   |
| /32       | 5          | 0.9766                 | 64002.4576             |      |
| /64       | 6          | 1.9531                 | 127998.3616            |      |
| /128      | 7          | 3.9063                 | 256003.2768            |      |

Table 5-29 IWDG characteristics (clock selection LSI)

| Prescaler | PR[2:0] | Minimum overflow value | Maximum overflow value | Unit |
|-----------|---------|------------------------|------------------------|------|
| /4        | 0       | 0.122                  | 499.712                |      |
| /8        | 1       | 0.244                  | 999.424                |      |
| /16       | 2       | 0.488                  | 1998.848               |      |
| /32       | 3       | 0.976                  | 3997.696               | ms   |
| /64       | 4       | 1.952                  | 7995.392               |      |
| /128      | 5       | 3.904                  | 15990.784              |      |
| /256      | 6 or 7  | 7.808                  | 31981.568              |      |

### 5.3.21. Communication port characteristics

#### **5.3.21.1.** I<sup>2</sup>Cbus interface features

I<sup>2</sup>C interface meets the requirements of the I<sup>2</sup>C bus specification and user manual:

Standard-mode (Sm): 100 Kbit/s

■ Fast-mode (Fm): 400 Kbit/s

Timing is guaranteed by design, provided the I<sup>2</sup>C peripheral is properly configured and the I<sup>2</sup>C CLK frequency is greater than the minimum required in the table below.

Table 5-30 Minimum I<sup>2</sup>C CLK frequency

| Symbol                    | Parameter                               | Condition     | Minimum | Unit |
|---------------------------|-----------------------------------------|---------------|---------|------|
| f <sub>I2CCLK</sub> (min) | Minimum 120 OH ( ( )                    | Standard-mode | 2       | MHz  |
|                           | Minimum I <sup>2</sup> C CLK freq uency | Fast-mode     | 9       |      |

I<sup>2</sup>C SDA and SCL pins have analog filtering, see table below.

Table 5-31 I<sup>2</sup>C filter characteristics

| Symbol          | Parameter                                                     | Minimum | Maximum | Unit |
|-----------------|---------------------------------------------------------------|---------|---------|------|
| t <sub>AF</sub> | Limiting duration of spikes suppressed by the filter (Spikers | 50      | 260     | ns   |
|                 | shorter than the limiting duration are suppressed)            | 30      |         |      |

#### **5.3.21.2.** Serial Peripheral Interface SPI Characterisitcs

Table 5-32 SPI characteristics

| Symbol                     | Parameter                        | Condition                                            | Minimum | Maimum | Unit |  |
|----------------------------|----------------------------------|------------------------------------------------------|---------|--------|------|--|
| f <sub>SCK</sub>           | ODL de d'Arres                   | Master mode                                          | -       | 24     | MUZ  |  |
| 1/t <sub>c(SCK)</sub>      | SPI clock frequency              | Slave mode                                           | -       | 12     | MHz  |  |
| t <sub>r(SCK)</sub>        | SPI clock rise and fall time     |                                                      |         | 6      | ns   |  |
| $t_{f(SCK)}$               |                                  | Capacitive load: C = 15 pF                           | -       |        |      |  |
| t <sub>su(NSS)</sub>       | NSS setup time                   | Slave mode                                           | -       | -      | ns   |  |
| t <sub>h(NSS)</sub>        | NSS hold time                    | Slave mode                                           | -       | -      | ns   |  |
| t <sub>su(MI)</sub>        |                                  | Master mode, f <sub>PCLK</sub> = 48<br>MHz,presc = 4 | -       |        |      |  |
| $t_{\text{su}(\text{SI})}$ | Data input setup time            | Slave mode, f <sub>PCLK</sub> = 48<br>MHz,presc = 4  | -       |        | ns   |  |
| t <sub>h(MI)</sub>         | Data input hold time             | Master mode                                          | -       | -      | ns   |  |
| th(SI)                     |                                  | Slave mode                                           | _       | -      |      |  |
| t <sub>a(SO)</sub>         | Data output access time          | Slave mode, presc = 4                                | -       | -      | ns   |  |
| t <sub>dis(SO)</sub>       | Data output disable time         | Slave mode                                           | -       | -      | ns   |  |
| t <sub>v(SO)</sub>         | Data output valid ime            | Slave mode (after enable edge), presc = 4            | -       | -      | ns   |  |
| t <sub>v(MO)</sub>         | Data output valid ime            | Master mode (after enable edge)                      | -       | -      | ns   |  |
| th(SO)                     | Data output hold time            | Slave mode, presc = 4                                | -       | -      | ns   |  |
| t <sub>h(MO)</sub>         |                                  | Master mode                                          | -       | -      |      |  |
| DuCy(SCK)                  | SPI slave input clock duty cycle | Slave mode                                           | 45      | 55     | %    |  |

- 1. The Master generates 1 pclk to receive control signal before the receive edge.
- Slave has a maximum of 1 PCLK based on the sending edge of SCK delay, considering IO delay, etc., define 1.5 PCLK.
- In the case that the SCK duty cycle sent by the Master is wide between the receiving edge and the sending edge, the Slave updates the data before the sending edge.



Figure 5-3 SPI timing diagram-slave mode and CPHA=0



Figure 5-4 SPI timing diagram-slave mode and CPHA=1



Figure 5-5 SPI timing diagram-master mode

# 6. Package information

# 6.1. QFN20 package information



# 6.2. TSSOP20 package information



# 6.3. SOP16 package information



# 6.4. SOP14 package information



# 6.5. MSOP10 package information



# 7. Ordering inforamation



# 8. Version history

| Version | Date       | Description                |
|---------|------------|----------------------------|
| V0.1    | 2022.12.16 | Initial version            |
| V0.2    | 2023.05.06 | Added cover                |
| V0.3    | 2023.07.07 | Updated Tables 3-1 and 5-8 |
|         |            |                            |
|         |            |                            |
|         |            |                            |
|         |            |                            |
|         |            |                            |
|         |            |                            |
|         |            |                            |
|         |            |                            |



Puya Semiconductor Co., Ltd.

#### **IMPORTANT NOTICE**

Puya Semiconductor reserves the right to make changes without further notice to any products or specifications herein. Puya Semiconductor does not assume any responsibility for use of any its products for any particular purpose, nor does Puya Semiconductor assume any liability arising out of the application or use of any its products or circuits. Puya Semiconductor does not convey any license under its patent rights or other rights nor the rights of others.