| Renesas Confidential   | INT-SLD-16010                            | Rev.          | 1.2 | 1/59   |
|------------------------|------------------------------------------|---------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-007 |     | 075-01 |

# **Internal Specification**

# **Development of Error Control Module** (ECM) for RH850/P1M

(v1.2)

<u>Summary:</u>
This document describes the Detail Design Specification of Error Control Module (ECM).

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 2/59   |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

|     |                                                                                    | Refe                                | erence Manuals                                                                                                                                                       |                                                                                                                                                         |
|-----|------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| No. | Title name                                                                         | Document number                     | Description                                                                                                                                                          | Path                                                                                                                                                    |
|     | SC-HEAP_E3 Modeling<br>guideline (Rev. 4.00)                                       | IDF-14-010278-01                    | This document describes the Guideline for peripheral macro development which is connected to SC-HEAP_E3 simulator ( <i>File</i> : SC-HEAP_E3_Modeling_Guideline.pdf) | DMS: Documents/1. General Documents/010_ENG/ 140_FrontEnd/Project/ 01_SLD/2_SLD_Proje ct/Model_Documents/                                               |
| 2   | SC-HEAP_E3 PYTHON I/F function specification (v2.0)                                | LLWEB-00105192<br>MSS-SG-12-0062-02 | The document describes how to use python interface ( <i>File</i> : SC-HEAP_E3 Python IF_t.pdf)                                                                       | 02_MCS_Project/From<br>_MCS                                                                                                                             |
| 3   | M40PF common requirement (Rev1.11)                                                 | REQ-SLD-12-010                      | The common requirement for M40PF models ( <i>File</i> : REQ-SLD-12010_M40PF_Common.ppt)                                                                              | DMS: Documents/1. General Documents/010_ENG/ 140_FrontEnd/Project/ 01_SLD/2_SLD_Proje ct/Model_Documents/ 01_Project_Document _Management/REQ/2 012     |
| 4   | RH850 P1M/ECM model development:<br>Requirement Specification (Rev1.0)             | REQ-SLD-16010                       | Detail requirement of ECM model ( <i>File</i> : REQ-SLD-16010_P1M_ECM.pptx)                                                                                          | DMS: Documents/1. General Documents/010_ENG/ 140_FrontEnd/Project/ 01_SLD/2_SLD_Proje ct/Model_Documents/ 01_Project_Document _Management/REQ/2 016     |
| 5   | RH850/P1x Group user's manual (Rev.1.20)                                           | -                                   | User's manual for RH850/P1x Group ( <i>File</i> : r01uh0436ej0120-rh850p1x.pdf)                                                                                      | <u>Server:</u><br>/shsv/sld/ipp/From_RT                                                                                                                 |
| 6   | Difference points between<br>ECM of CC-Cube and<br>P1M                             | -                                   | Difference points between ECM of P1H-C and P1M ( <i>File</i> : ECM difference_P1M_P1H-C_161031v1.xlsx)                                                               | /P1M_ECM/                                                                                                                                               |
| 7   | P1M/ECM target specification                                                       | -                                   | Target specification of ECM ( <u>File</u> : P1M_1chip_TS_V02.41_ECM.pdf)                                                                                             | Redmine #71996                                                                                                                                          |
|     | P1M/ECM's implemented classes: detail specification                                | -                                   | Detail specification of ECM's implemented classes ( <i>File</i> : INT-SLD-16010_refman.pdf)                                                                          | DMS: Documents/1. General Documents/010_ENG/ 140_FrontEnd/Project/ 01_SLD/2_SLD_Proje ct/Model_Documents/ 01_Project_Document _Management/INT/20 16/PDF |
| 9   | M40-PF Error Control<br>Module "uhiapecm0020"<br>Target Specification<br>(Rev.1.0) | LLWEB-00026493                      | Target specification of ECM ( <i>File</i> : uhiapecm0020_target_speicfication_ver 1.pdf)                                                                             | -                                                                                                                                                       |
| 10  | PFC1A Error Control<br>Module target<br>specifications (Rev.1.2)                   | -                                   | Target specification of ECM ( <i>File</i> : PFC1A_ECM_translated.pdf)                                                                                                | DMS: Documents/1. General Documents/010_ENG/ 140_FrontEnd/Project/ 01_SLD/2_SLD_Proje ct/RVC_documents/20                                               |

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 3/59   |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

|    |                                                                            |                           |                                                                                                 | 1109_M40PF/                                                                                                                                             |
|----|----------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11 | Internal Specification for<br>ECM improvement Phase<br>3 (CC-Cube) (v1.18) | INT-SLD-13018             | Internal Specification for ECM improvement Phase 3 (CC-Cube) ( <i>File</i> : INT-SLD-13018.pdf) | DMS: Documents/1. General Documents/010_ENG/ 140_FrontEnd/Project/ 01_SLD/2_SLD_Proje ct/Model_Documents/ 01_Project_Document _Management/INT/20 13/PDF |
| 12 | Confirmation list for P1M/ECM                                              | CFM-SLD-<br>16010_ECM_P1M | Confirmation points for ECM (P1M) ( <i>File</i> : CFM-SLD-16010_ECM_P1M.xlsx)                   | DMS: Documents/1. General Documents/010_ENG/ 140_FrontEnd/Project/ 01_SLD/2_SLD_Proje ct/Model_Documents/ 01_Project_Document _Management/CFM/2 016     |

# **Table of Contents**

| 1. | Mod   | del summary                                           | 8  |
|----|-------|-------------------------------------------------------|----|
| 2. | Sup   | pported features                                      | 8  |
| 3. | Blo   | ck diagram                                            | 10 |
| 4. | List  | of implemented registers                              | 13 |
| 5. | Por   | t behavior                                            | 22 |
| į  | 5.1.  | List of implemented ports                             | 22 |
| ;  | 5.2.  | Clock                                                 | 23 |
| ţ  | 5.3.  | Reset                                                 | 23 |
| ;  | 5.4.  | "ecmterrin" input port - Error source input           | 24 |
| ţ  | 5.5.  | "ecmttin" input port - Timer input for dynamic mode   | 24 |
| ţ  | 5.6.  | "svaccess" input port - Emulation break               | 24 |
| ţ  | 5.7.  | "ecmtresz" output port - Internal reset request       | 24 |
| į  | 5.8.  | "ecmti" and "ecmtnmi" output ports - Interrupt output | 26 |
| į  | 5.9.  | "ecmterroz" output port - Error output compare        | 26 |
| į  | 5.10. | "ecmterroutz" output port - ERROROUT output           | 28 |
| 6. | Dire  | ection for users                                      | 29 |
| (  | 3.1.  | File structures                                       | 29 |
| (  | 6.2.  | Input/Output file                                     | 30 |
| (  | 5.3.  | How to connect Verification Environment               | 30 |
| (  | 6.4.  | Commands and parameters                               | 30 |
| (  | 6.5.  | Message style                                         | 35 |
| (  | 6.6.  | Defined macro and template                            | 39 |
| 7. | Flov  | w diagram                                             | 40 |
| -  | 7.1.  | Sequence flow                                         | 40 |
| -  | 7.2.  | State diagram                                         | 41 |
| -  | 7.3.  | Reset flow                                            | 42 |
| -  | 7.4.  | Command/parameter configuration operation flow        | 44 |
| -  | 7.5.  | Input error source flow                               | 47 |
| -  | 7.6.  | Interrupt control flow                                | 48 |
| -  | 7.7.  | Internal reset control flow                           | 50 |
| -  | 7.8.  | Error output control flow                             | 51 |

|    | Internal Specification    | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075-01 |
|----|---------------------------|------------------------------------------|-------------------|
| _  | 7.9. Write to write-prote | oted register flow                       | 52                |
|    | •                         | cted register flow                       |                   |
| 7  | 7.10. Trigger set error   | low                                      | 55                |
| 7  | 7.11. Trigger clear erro  | r flow                                   | 56                |
| 8. | Functions description     |                                          | 57                |
| 9. | Limitation                |                                          | 57                |

Limitation ......57

INT-SLD-16010

Renesas Confidential

Rev.

1.2

Page 5 Renesas Confidential

# **Index of Figures**

| Figure 3.1: General block diagram                                   | 10 |
|---------------------------------------------------------------------|----|
| Figure 3.2: Disposing input signals                                 | 11 |
| Figure 3.3: Disposing output signals                                | 12 |
| Figure 5.1: Error status updating                                   | 24 |
| Figure 5.2: Internal reset issuing (1/2)                            | 25 |
| Figure 5.3: Internal reset issuing (2/2)                            | 25 |
| Figure 5.4: Interrupt issuing                                       | 26 |
| Figure 5.5: Error compare output issuing (1/2)                      | 27 |
| Figure 5.6: Error compare output issuing (2/2)                      | 27 |
| Figure 5.7: ERROROUT output issuing                                 | 28 |
| Figure 6.1: File structure                                          | 29 |
| Figure 6.2: An example of python interface usage                    | 33 |
| Figure 6.3: An example of command interface usage                   | 34 |
| Figure 7.1: Sequence flow                                           | 40 |
| Figure 7.2: State diagram                                           | 41 |
| Figure 7.3: Reset flow                                              | 42 |
| Figure 7.4: Relationship between software reset and hardware reset  | 43 |
| Figure 7.5: Command/parameter configuration operation flow (1/5)    | 44 |
| Figure 7.6: Command/parameter configuration operation flow (2/5)    |    |
| Figure 7.7: Command/parameter configuration operation flow (3/5)    | 45 |
| Figure 7.8: Command/parameter configuration operation flow (4/5)    |    |
| Figure 7.9: Command/parameter configuration operation flow (5/5)    |    |
| Figure 7.10: Input error source flow                                | 47 |
| Figure 7.11: Interrupt control flow                                 | 48 |
| Figure 7.12: Internal reset control flow                            | 50 |
| Figure 7.13: Error output control flow                              | 51 |
| Figure 7.14: Write to write-protected register flow (without break) |    |
| Figure 7.15: Trigger set error flow                                 | 55 |
| Figure 7.16: Trigger clear error flow                               | 56 |

# **Index of Tables**

| Table 2.1: Feature of model                               | 8  |
|-----------------------------------------------------------|----|
| Table 4.1: List of implemented registers                  | 13 |
| Table 5.1: List of implemented ports                      | 22 |
| Table 6.1: File description                               | 29 |
| Table 6.2: List of parameters                             | 30 |
| Table 6.3: List of commands                               | 30 |
| Table 6.4: Dumping model command help message description | 35 |
| Table 6.5: Dumping register help message description      | 35 |
| Table 6.6: Dumping target help message description        | 35 |
| Table 6.7: Dumping Register RW message description        | 36 |
| Table 6.8: Error and debugging message description        | 36 |
| Table 6.9: Error and debug messages                       | 36 |

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 8/59   |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

# 1. Model summary

- > The Error Control Module (ECM) collects error signals coming from different error sources and monitoring circuits. It also outputs error signals and generates interrupts and internal reset signals.
- ➤ This model is developed for RH850/P1M.
- Registers of model can be accessed to read/write via target sockets (of TLM target interface).
- ➤ Both loosely time (LT) mode and approximately time (AT) mode are supported.
- > This model supports little endian mode as the endian of APB bus interface.

**Note**: Hereafter, Error Control Module is simply called "ECM".

# 2. Supported features

Table 2.1: Feature of model

| Feature               | Description                                         |                                  | HWM          |
|-----------------------|-----------------------------------------------------|----------------------------------|--------------|
|                       | Hardware                                            | Model                            | chapter      |
| Max frequency of APB  | 80 MHz                                              | Unlimited frequency. There is no | 12.2/Table   |
| bus clock (pclk clock |                                                     | setting condition.               | 12.1(ref[5]) |
| port is connected to  |                                                     |                                  |              |
| CLK_HSB clock signal) |                                                     |                                  |              |
| Read/Write registers  | Use bus interface                                   | Use TLM target socket            | -            |
| Reset                 | Hardware reset (assert/negate                       | Hardware reset (assert/negate    | -            |
|                       | reset signal)                                       | reset signal)                    |              |
|                       |                                                     | Software reset (set by command   |              |
|                       |                                                     | AssertReset) (*)                 | 00.477.44    |
| Safety processing     | Error flag set                                      | <-                               | 32.1/Table   |
|                       | El level (mask-able) interrupt                      | <-                               | 32.1(ref[5]) |
|                       | generation: El level interrupt                      |                                  |              |
|                       | generation can be controlled                        |                                  |              |
|                       | (enabled/disabled) for individual                   |                                  |              |
|                       | errors                                              |                                  | _            |
|                       | FE level (non-mask-able)                            | <-                               |              |
|                       | interrupt generation: FE level                      |                                  |              |
|                       | interrupt generation can be                         |                                  |              |
|                       | controlled (enabled/disabled) for individual errors |                                  |              |
|                       | Internal reset (ECMRES)                             | <-                               | 1            |
|                       | generation: Internal reset                          | \ <u>\</u>                       |              |
|                       | (ECMRES) generation can be                          |                                  |              |
|                       | controlled (enabled/disabled) for                   |                                  |              |
|                       | individual errors                                   |                                  |              |
|                       | ERROROUT output: Pin output                         | <-                               | †            |
|                       | mask can be controlled                              |                                  |              |
|                       | (enabled/disabled) for individual                   |                                  |              |
|                       | errors. Output can be toggled in                    |                                  |              |
|                       | response to a timer input or                        |                                  |              |
|                       | made at a fixed level                               |                                  |              |
| Error status          | The ECM incorporates the ECM                        | <-                               | 1            |
|                       | master/checker error source                         |                                  |              |
|                       | status register, which can be                       |                                  |              |
|                       | used to confirm the error status                    |                                  |              |
|                       | from the error flag                                 |                                  |              |

| Renesas Confidential   | INT-SLD-16010                            | Rev.            | 1.2 | 9/59   |
|------------------------|------------------------------------------|-----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D 01 D 1440 000 |     | 075-01 |

| Debug, self-diagnosis | Pseudo errors can be generated    | <- |  |
|-----------------------|-----------------------------------|----|--|
|                       | for debug and self-diagnosis      |    |  |
|                       | The status of the ERROROUT        | <- |  |
|                       | pin is monitored by a loopback    |    |  |
|                       | function and reflected to an      |    |  |
|                       | internal register and can be      |    |  |
|                       | confirmed by reading the          |    |  |
|                       | register                          |    |  |
| Timeout function      | The ECM incorporates a            | <- |  |
|                       | function that generates an        |    |  |
|                       | ERROROUT output or internal       |    |  |
|                       | reset (ECMRES) when the           |    |  |
|                       | count value of the delay timer    |    |  |
|                       | matches with the delay timer      |    |  |
|                       | compare register                  |    |  |
| Register protection   | A write-protection with a special | <- |  |
|                       | sequence is incorporated to       |    |  |
|                       | protect registers from            |    |  |
|                       | inadvertent write access          |    |  |
| Others                | The ECM is duplexed.              | <- |  |
|                       | The ECM incorporates the          |    |  |
|                       | ERROROUT pin.                     |    |  |
|                       | The ERROROUT outputs from         |    |  |
|                       | the ECM master and ECM            |    |  |
|                       | checker are constantly            |    |  |
|                       | compared. If they do not match,   |    |  |
|                       | an ECM compare error (error       |    |  |
|                       | source 29) occurs                 |    |  |
|                       |                                   |    |  |

### Notes:

- The symbol "<-" means that these features are supported as description in the hardware manual (ref[5]/Chapter 32.1/Table 32.1).
- All features described in HWM (ref[5]/Chapter 32.1/Table 32.1) are listed in "Table 2.1/column Hardware" and they are supported in model as description in "Table 2.1/column Model".
  - (\*) This command is described in Chapter 6.4

| Renesas Confidential   | INT-SLD-16010                            | Rev.  | 1.2     | 10/59  |
|------------------------|------------------------------------------|-------|---------|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD | )-M40-0 | 075-01 |

# 3. Block diagram



Figure 3.1: General block diagram

#### **Explanation**:

- ECM model has 3 target sockets used for read/write accessing to model's registers:
  - ECM's registers are allocated on 3 address areas: Common address area (the base address is indicated by <ECM\_base>), Master address area (the base address is <ECMM\_base>) and Checker address area (the base address is <ECMC\_base>)
     (1\*). (refer to Table 4.1 for more detail about register address of this model)
  - Each target socket is corresponding to an address area of ECM model (m\_tgt\_sockets[0] is used to access Common address area; m\_tgt\_sockets[1] is used to access Master address area; m\_tgt\_sockets[2] is used to access Checker address area).

| Renesas Confidential   | INT-SLD-16010                            | Rev.  | 1.2     | 11/59  |
|------------------------|------------------------------------------|-------|---------|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD | )-M40-0 | 075-01 |

Data from bus is transferred to this model via TLM target interface (target sockets).
 Then, the data is arbitrated to transfer to Master block (ECM\_M) or Checker block (ECM\_C).

#### > ECM includes 7 blocks:

- "Clock handler" block receives external input clock (pclk) and provides the clock to other blocks.
- "Reset Handler" block handles reset signals (preset\_n, extresetz) and correlative reset commands.
- "Command IF" block handles commands and parameters which are input from users.
   (refer to Chapter 6.4 for the list of commands and parameters)
- "ECM\_M" and "ECM\_C" blocks has their own registers. The read/write accessing to registers is handle by themselves. Besides, these blocks control model's operation (e.g: interrupt issuing, error output issuing, internal reset issuing...).
- "Input handler" block receives external input signals. After disposing those input signals, this block will transfer signals to "ECM\_M" and "ECM\_C" blocks. (refer Figure 3.2)
- After signals are received in the "Input handler" block, "ECM\_M" and "ECM\_C" blocks will process operation and notify operation result to "Output handler" block. The "Output handler" block will dispose the results (e.g. compare the results) and output signals to other models. (refer Figure 3.3)

<u>Note</u>: - (1\*) The address area for common registers is used for both master and checker registers. Writing to this common area is performed by master and checker registers simultaneously. Reading from the common area reads the master register's value.



Figure 3.2: Disposing input signals



Figure 3.3: Disposing output signals

| Renesas Confidential   | INT-SLD-16010                            | Rev.  | 1.2     | 13/59  |
|------------------------|------------------------------------------|-------|---------|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLC | )-M40-0 | 075-01 |

# 4. List of implemented registers Table 4.1: List of implemented registers

|                                | ble 4.1: List of implemented                                                                                                                                                                                                                                           |               |             |                         |                        |        |              |                                                                  |                                                                                                                                                                                                                                                                                                                 |  |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|-------------|-------------------------|------------------------|--------|--------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Register name (1*)             | Address offset (3*)                                                                                                                                                                                                                                                    | Initial value | Size (byte) | Write Access size (bit) | Read Access size (bit) | R/W    | Bit position | Bit name (1*)                                                    | Explanation                                                                                                                                                                                                                                                                                                     |  |
| Error set trigger (4a*)(4b*)   | <ecmm_base> + 0x00 (2*)</ecmm_base>                                                                                                                                                                                                                                    | 0x0           | _           | 8                       | 8 16 32                | R:0 W1 | 0            | ECMmEST                                                          | Error Set Trigger  + 0x0: Writing 0 is invalid  + 0x1: Set the output level from the ERROROUT pin to active level  Read value is always 0 The ERROROUT cannot be masked (not depend on setting of ECMEMK0/1 Register)                                                                                           |  |
| Error clear trigger (4a*)(4b*) | <ecmm_base> + 0x04 (2*)</ecmm_base>                                                                                                                                                                                                                                    | 0x0           | 1           | 8                       | 8 16 32                | R:0 W1 | 0            | ECMmECT                                                          | Error Clear Trigger  + 0x0: Writing 0 is invalid  + 0x1: Set the output level from the ERROROUT pin to inactive level  Read value is always 0 Clearing of the ERROROUT output is only possible if all errors not masked by ECMEMK0/1, and the ECMmSSE130 bit in the ECMmESSTR1 register are cleared beforehand. |  |
| ECMMESSTR0<br>Error status 0   | _base> + 0x08 (2*)                                                                                                                                                                                                                                                     | 0x0           | 4           | •                       | 8 16 32                | R      | 24:14 31:26  | ECMmSSE031<br>to<br>ECMmSSE026<br>ECMmSSE024<br>to<br>ECMmSSE014 | Error Source Status Corresponds to error sources 31 to 26. + 0x0: Error not occurred + 0x1: Error occurred  Error Source Status Corresponds to error sources 24 to 14. + 0x0: Error not occurred                                                                                                                |  |
|                                | <ecmm_< td=""><td></td><td></td><td></td><td></td><td></td><td>12:4</td><td>ECMmSSE012<br/>to<br/>ECMmSSE004</td><td>+ 0x1: Error occurred  Error Source Status  Corresponds to error sources 12 to 4.  + 0x0: Error not occurred  + 0x1: Error occurred</td></ecmm_<> |               |             |                         |                        |        | 12:4         | ECMmSSE012<br>to<br>ECMmSSE004                                   | + 0x1: Error occurred  Error Source Status  Corresponds to error sources 12 to 4.  + 0x0: Error not occurred  + 0x1: Error occurred                                                                                                                                                                             |  |
|                                |                                                                                                                                                                                                                                                                        |               |             |                         |                        |        | 1:0          | ECMmSSE001,<br>ECMmSSE000                                        | Error Source Status Corresponds to error sources 1 and 0. + 0x0: Error not occurred + 0x1: Error occurred                                                                                                                                                                                                       |  |

| Renesas Confidential   | INT-SLD-16010                            | Rev.  | 1.2     | 14/59  |
|------------------------|------------------------------------------|-------|---------|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLE | )-M40-0 | 075-01 |

| *                                        | *                                   |               |             | Ð                       | ø                      |                                                                                                           |               | Bit name (1*)                                                                                              | Explanation                                                                                                                                                              |
|------------------------------------------|-------------------------------------|---------------|-------------|-------------------------|------------------------|-----------------------------------------------------------------------------------------------------------|---------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register name (1*                        | Address offset (3*                  | Initial value | Size (byte) | Write Access size (bit) | Read Access size (bit) | R/W                                                                                                       | Bit position  | ` ,                                                                                                        |                                                                                                                                                                          |
| ECMMESSTR1 Error status 1                | <pre></pre>                         | 0×0           | 4           | -                       | 8 16 32                | R                                                                                                         | 30 31         | ECMmSSE131 ECMmSSE130                                                                                      | The status of the ERROROUT pin + 0x0: ERROROUT is low level + 0x1: ERROROUT is high level Indicates the ECMmESET write status + 0x0: No error + 0x1: Error is set by the |
|                                          |                                     |               |             | 29                      | ECMmSSE129             | Delay timer overflow status + 0x0: Delay timer overflow not occurred + 0x1: Delay timer overflow occurred |               |                                                                                                            |                                                                                                                                                                          |
|                                          |                                     |               |             |                         |                        | 10:4                                                                                                      | to ECMmSSE104 | Error Source Status Corresponds to error sources 42 to 36. + 0x0: Error not occurred + 0x1: Error occurred |                                                                                                                                                                          |
|                                          |                                     |               |             |                         |                        |                                                                                                           | 2:0           | to ECMmSSE100                                                                                              | Error Source Status Corresponds to error sources 34 to 32. + 0x0: Error not occurred + 0x1: Error occurred                                                               |
| ECMmPCMD0 Write-Protection Command       | <ecmm_base> + 0x10 (2*)</ecmm_base> | 0x0 (2*)      | 4           | 32                      | •                      | W                                                                                                         | 7:0           | ECMmREG0                                                                                                   | Write protection command Protection command that enables writing to write-protection target registers                                                                    |
| ECMEPCFG Error pulse configuration (4b*) | <ecm_base></ecm_base>               | 0x0           | 1           | 8                       | 8 16 32                | R/W                                                                                                       | 0             | ECMSL0                                                                                                     | ERROROUT Pin Output Operation Configuration Operation setting for the ERROROUT pin + 0x0: Non-dynamic mode + 0x1: Dynamic mode                                           |

| Renesas Confidential   | INT-SLD-16010                            | Rev.              | 1.2 | 15/59 |  |
|------------------------|------------------------------------------|-------------------|-----|-------|--|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075-01 |     |       |  |

|                                                  |                                                                       |               |             | -                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                       |                           | Rit name (4*)                                                                                                                                         | Evaluation                                                                                                                                            |
|--------------------------------------------------|-----------------------------------------------------------------------|---------------|-------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register name (1*)                               | Address offset (3*)                                                   | Initial value | Size (byte) | Write Access size (bit) | Read Access size (bit)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | R/W                                                                                                                                                   | Bit position              | Bit name (1*)                                                                                                                                         | Explanation                                                                                                                                           |
| ECMMICFG0 ration 0 (4b*)                         | > + 0x04                                                              | 0x0           | 4           | 32                      | 8 16 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W                                                                                                                                                   | 31:26                     | ECMMIE031 to<br>ECMMIE026                                                                                                                             | El Level Interrupt Generation Control Corresponds to error sources 31 to 26. + 0x0: Interrupt generation disabled + 0x1: Interrupt generation enabled |
| <b>ECN</b><br>configuration                      | ECM_base> + 0x04                                                      |               |             |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                       | 24:14                     | ECMMIE024 to<br>ECMMIE014                                                                                                                             | El Level Interrupt Generation Control Corresponds to error sources 24 to 14. + 0x0: Interrupt generation disabled + 0x1: Interrupt generation enabled |
| El level interrupt configuration 0 (4b*)         | <                                                                     |               |             |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | •                                                                                                                                                     | 12:4                      | ECMMIE012 to<br>ECMMIE004                                                                                                                             | El Level Interrupt Generation Control Corresponds to error sources 12 to 4. + 0x0: Interrupt generation disabled + 0x1: Interrupt generation enabled  |
| Elleve                                           | El level                                                              |               |             |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                       | 1:0                       | ECMMIE001,<br>ECMMIE000                                                                                                                               | El Level Interrupt Generation Control Corresponds to error sources 1 and 0. + 0x0: Interrupt generation disabled + 0x1: Interrupt generation enabled  |
| ECMMICFG1 uration1(4b*)                          | 0x0 0x0                                                               | 4             | 32          | 8 16 32                 | R/W                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 10:4                                                                                                                                                  | ECMMIE110 to<br>ECMMIE104 | El Level Interrupt Generation Control Corresponds to error sources 42 to 36. + 0x0: Interrupt generation disabled + 0x1: Interrupt generation enabled |                                                                                                                                                       |
| ECMMICFG1 EI level interrupt configuration1(4b*) | <ecm_base></ecm_base>                                                 |               |             |                         | + 0x1: Interrupt generation en    Composition of the content of th | El Level Interrupt Generation Control Corresponds to error sources 34 to 32. + 0x0: Interrupt generation disabled + 0x1: Interrupt generation enabled |                           |                                                                                                                                                       |                                                                                                                                                       |
| ECMNMICFG0                                       | > + 0x0C                                                              | 0×0           | 4           | 32                      | 8 16 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | R/W                                                                                                                                                   | 31:26                     | to<br>ECMNMIE026                                                                                                                                      | FE Level Interrupt Generation Control Corresponds to error sources 31 to 26. + 0x0: Interrupt generation disabled + 0x1: Interrupt generation enabled |
| <b>ECMP</b><br>configuration                     | <ecm_base> + 0x0C</ecm_base>                                          |               |             |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                       | 24:14                     | ECMNMIE024<br>to<br>ECMNMIE014                                                                                                                        | FE Level Interrupt Generation Control Corresponds to error sources 24 to 14. + 0x0: Interrupt generation disabled + 0x1: Interrupt generation enabled |
| interrupt c                                      | FE level interrupt configuration 0 (4b*) <ecm_base> + 0x0C</ecm_base> |               |             |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                       | 12:4                      | ECMNMIE012<br>to<br>ECMNMIE004                                                                                                                        | FE Level Interrupt Generation Control Corresponds to error sources 12 to 4. + 0x0: Interrupt generation disabled + 0x1: Interrupt generation enabled  |
| FEleve                                           |                                                                       |               |             |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _                                                                                                                                                     | 1:0                       | ECMNMIE001,<br>ECMNMIE000                                                                                                                             | FE Level Interrupt Generation Control Corresponds to error sources 1 and 0. + 0x0: Interrupt generation disabled + 0x1: Interrupt generation enabled  |

|                                                     |                       |                                                                                                       |                                                                                                                                                                      | <b>6</b>                | <i>a</i> .             |     |              | Bit name (1*)                  | Explanation                                                                                                                                                          |  |  |  |  |       |                           |                                                                                                                                                                      |
|-----------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------|-----|--------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|-------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register name (1*)                                  | Address offset (3*    | Initial value                                                                                         | Size (byte)                                                                                                                                                          | Write Access size (bit) | Read Access size (bit) | R/W | Bit position |                                |                                                                                                                                                                      |  |  |  |  |       |                           |                                                                                                                                                                      |
| ECMNMICFG1                                          | > + 0x10              | 0x0                                                                                                   | 4                                                                                                                                                                    | 32                      | 8 16 32                | R/W | 10:4         | to<br>ECMNMIE104               | FE Level Interrupt Generation Control Corresponds to error sources 42 to 36. + 0x0: Interrupt generation disabled + 0x1: Interrupt generation enabled                |  |  |  |  |       |                           |                                                                                                                                                                      |
| ECMNMICFG1 FE level interrupt configuration 1 (4b*) | <ecm_base></ecm_base> |                                                                                                       |                                                                                                                                                                      |                         |                        |     | 2:0          | ECMNMIE102<br>to<br>ECMNMIE100 | FE Level Interrupt Generation Control Corresponds to error sources 34 to 32. + 0x0: Interrupt generation disabled + 0x1: Interrupt generation enabled                |  |  |  |  |       |                           |                                                                                                                                                                      |
| ECMIRCFG0 ration 0 (4b*)                            | 3> + 0x14             | 0xF                                                                                                   | 4                                                                                                                                                                    | 32                      | 8 16 32                | R/W | 31:26        | ECMIRE031 to<br>ECMIRE026      | Internal Reset (ECMRES) Generation Control Corresponds to error sources 31 to 26. + 0x0: internal reset generation disabled + 0x1: internal reset generation enabled |  |  |  |  |       |                           |                                                                                                                                                                      |
| <b>ECI</b><br>configurati                           | ECM_base>             |                                                                                                       |                                                                                                                                                                      |                         |                        |     |              |                                |                                                                                                                                                                      |  |  |  |  | 24:14 | ECMIRE024 to<br>ECMIRE014 | Internal Reset (ECMRES) Generation Control Corresponds to error sources 24 to 14. + 0x0: Internal reset generation disabled + 0x1: Internal reset generation enabled |
| ECMIRCFG0 Internal reset configuration 0 (4b*)      | <                     |                                                                                                       |                                                                                                                                                                      |                         |                        | -   | 12:4         | ECMIRE012 to<br>ECMIRE004      | Internal Reset (ECMRES) Generation Control Corresponds to error sources 12 to 4. + 0x0: Internal reset generation disabled + 0x1: Internal reset generation enabled  |  |  |  |  |       |                           |                                                                                                                                                                      |
| Inter                                               |                       |                                                                                                       |                                                                                                                                                                      |                         |                        |     | 1:0          | ECMIRE001,<br>ECMIRE000        | Internal Reset (ECMRES) Generation Control Corresponds to error sources 1 and 0. + 0x0: Internal reset generation disabled + 0x1: Internal reset generation enabled  |  |  |  |  |       |                           |                                                                                                                                                                      |
| ECMIRCFG1 ration 1 (4b*)                            | e> + 0x18             | 0x0                                                                                                   | 4                                                                                                                                                                    | 32                      | 8 16 32                | R/W | 29           | ECMIRE129                      | Internal Reset (ECMRES) Generation Control Corresponds to delay timer overflow. + 0x0: internal reset generation disabled + 0x1: Internal reset generation enabled   |  |  |  |  |       |                           |                                                                                                                                                                      |
| <b>ECI</b><br>configuration                         | ECM_base>             | ECMIRE110 to Internal Reset (ECMRES)  ECMIRE104 Corresponds to error source + 0x0: Internal reset gen | Internal Reset (ECMRES) Generation Control Corresponds to error sources 42 to 36. + 0x0: Internal reset generation disabled + 0x1: Internal reset generation enabled |                         |                        |     |              |                                |                                                                                                                                                                      |  |  |  |  |       |                           |                                                                                                                                                                      |
| ECMIRCFG1 Internal reset configuration 1 (4b*       | <b>&gt;</b>           |                                                                                                       |                                                                                                                                                                      |                         |                        |     | 2:0          | ECMIRE102 to<br>ECMIRE100      | Internal Reset (ECMRES) Generation Control Corresponds to error sources 34 to 32. + 0x0: Internal reset generation disabled + 0x1: Internal reset generation enabled |  |  |  |  |       |                           |                                                                                                                                                                      |

| Renesas Confidential   | INT-SLD-16010                            | Rev.  | 1.2     | 17/59  |
|------------------------|------------------------------------------|-------|---------|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD | )-M40-0 | 075-01 |

|                                    |                         |               |             |                         |                        |       |                   | D:4 mars = /4*\                                                                                                                                 | Funlay attack                                                                                                                                     |     |                           |                                                                                                                                     |
|------------------------------------|-------------------------|---------------|-------------|-------------------------|------------------------|-------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| Register name (1*)                 | Address offset (3*)     | Initial value | Size (byte) | Write Access size (bit) | Read Access size (bit) | R/W   | Bit position      | Bit name (1*)                                                                                                                                   | Explanation                                                                                                                                       |     |                           |                                                                                                                                     |
| Error mask 0 (4b*)                 | > + 0x1C                | 0x0           | 4           | 32                      | 8 16 32                | R/W   | 31:26             | ECMEMK031 to<br>ECMEMK026                                                                                                                       | ERROROUT Output Mask Control Corresponds to error sources 31 to 26. + 0x0: ERROROUT output not masked + 0x1: ERROROUT output masked               |     |                           |                                                                                                                                     |
| <b>E</b> rror mas                  | <ecm_base></ecm_base>   |               |             |                         |                        | •     | 24:14             | ECMEMK024 to<br>ECMEMK014                                                                                                                       | ERROROUT Output Mask Control Corresponds to error sources 24 to 14. + 0x0: ERROROUT output not masked + 0x1: ERROROUT output masked               |     |                           |                                                                                                                                     |
|                                    | =>                      |               |             |                         |                        | •     | 12:4              | ECMEMK012 to<br>ECMEMK004                                                                                                                       | ERROROUT Output Mask Control Corresponds to error sources 12 to 4. + 0x0: ERROROUT output not masked + 0x1: ERROROUT output masked                |     |                           |                                                                                                                                     |
|                                    |                         |               |             |                         |                        |       | 1:0               | ECMEMK001,<br>ECMEMK000                                                                                                                         | ERROROUT Output Signal Mask Control Corresponds to error sources 1 and 0. + 0x0: Error signal output not masked + 0x1: Error signal output masked |     |                           |                                                                                                                                     |
| <b>ECMEMK1</b> ask 1 (4b*)         | > + 0x20                | 0x0           | 4           | 32                      | 8 16 32                | R/W   | 29                | ECMEMK129                                                                                                                                       | ERROROUT Output Mask Control Corresponds to delay timer overflow. + 0x0: ERROROUT output not masked + 0x1: ERROROUT output masked                 |     |                           |                                                                                                                                     |
| Error mask 1 (4b*)                 | <ecm_base></ecm_base>   |               |             |                         |                        |       | 10:4              | ECMEMK110 to<br>ECMEMK104                                                                                                                       | ERROROUT Output Mask Control Corresponds to error sources 42 to 36. + 0x0: ERROROUT output not masked + 0x1: ERROROUT output masked               |     |                           |                                                                                                                                     |
|                                    | <                       |               |             |                         |                        | -     |                   |                                                                                                                                                 |                                                                                                                                                   | 2:0 | ECMEMK102 to<br>ECMEMK100 | ERROROUT Output Mask Control Corresponds to error sources 34 to 32. + 0x0: ERROROUT output not masked + 0x1: ERROROUT output masked |
| MESSTC0<br>er 0 (4b*)              | > + 0x24                | 0x0           | 4           | 32                      | •                      | W     | 31:26             | ECMCLSSE031<br>to<br>ECMCLSSE026                                                                                                                | Error Status Clear Corresponds to error sources 31 to 26. + 0x0: Corresponding error status unchanged + 0x1: Corresponding error status cleared   |     |                           |                                                                                                                                     |
| ECN<br>clear trigg                 | <ecm_base> +</ecm_base> |               |             |                         |                        | 24:14 | to<br>ECMCLSSE014 | Error Status Clear Corresponds to error sources 24 to 14. + 0x0: Corresponding error status unchanged + 0x1: Corresponding error status cleared |                                                                                                                                                   |     |                           |                                                                                                                                     |
| Error status clear trigger 0 (4b*) | ⊽                       | ₩             |             |                         |                        |       | 12:4              | to ECMCLSSE004                                                                                                                                  | Error Status Clear Corresponds to error sources 12 to 4. + 0x0: Corresponding error status unchanged + 0x1: Corresponding error status cleared    |     |                           |                                                                                                                                     |
| Ш                                  |                         |               |             |                         |                        |       | 1:0               | ECMCLSSE000<br>ECMCLSSE000                                                                                                                      | Error Status Clear Corresponds to error sources 1 and 0. + 0x0: Corresponding error status unchanged + 0x1: Corresponding error status cleared    |     |                           |                                                                                                                                     |

| Renesas Confidential   | INT-SLD-16010                            | Rev.  | 1.2     | 18/59  |
|------------------------|------------------------------------------|-------|---------|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLE | )-M40-0 | 075-01 |

| *                                   | *                            |                       |             | ø                       | Φ                      |     |              | Bit name (1*)                   | Explanation                                                                                                                                                                                 |
|-------------------------------------|------------------------------|-----------------------|-------------|-------------------------|------------------------|-----|--------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register name (1*)                  | Address offset (3*           | Initial value         | Size (byte) | Write Access size (bit) | Read Access size (bit) | R/W | Bit position |                                 |                                                                                                                                                                                             |
| Error status clear trigger 1 (4b*)  | use> + 0x28                  | 0×0                   | 4           | 32                      | •                      | M   | 30:29        | ECMCLSSE130<br>,<br>ECMCLSSE129 | Error Status Clear Corresponds to the write status and delay timer overflow of the ECMmESET register. + 0x0: Corresponding error status unchanged + 0x1: Corresponding error status cleared |
| E<br>Itus clear tri                 | <ecm_base></ecm_base>        |                       |             |                         |                        |     | 10:4         | to ECMCLSSE104                  | Error Status Clear Corresponds to error sources 42 to 36. + 0x0: Corresponding error status unchanged + 0x1: Corresponding error status cleared                                             |
|                                     |                              |                       |             |                         |                        |     | 2:0          | to ECMCLSSE100                  | Error Status Clear Corresponds to error sources 34 to 32. + 0x0: Corresponding error status unchanged + 0x1: Corresponding error status cleared                                             |
| ECMPCMD1 Write-Protection Command   | <ecm_base> + 0x2C</ecm_base> | (* <del>2</del> ) 0x0 | 4           | 32                      | -                      | M   | 7:0          | ECMREG1                         | Write protection command Protection command that enables writing to write-protection target registers                                                                                       |
| ECMPS Write Sequence Status         | <ecm_base> + 0x30</ecm_base> | 0×0                   | -           | 1                       | 8 16 32                | ~   | 0            | ECMPRERR                        | Write Sequence Error Monitor Indicate the status of write sequence of the write-protection target registers + 0x0: A protection error does not occur + 0x1: A protection error does occur   |
| <b>ECMPE0</b>                       | >> + 0x34                    | 0x0                   | 4           | 32                      | ı                      | W   | 31:26        | ECMPE031 to<br>ECMPE026         | Pseudo error trigger Corresponds to error sources 31 to 26. + 0x0: Pseudo error not generated + 0x1: Corresponding pseudo error generated                                                   |
| ECMPE0 Pseudo error trigger 0 (4b*) | <ecm_base></ecm_base>        |                       |             |                         |                        |     | 24:14        | ECMPE024 to<br>ECMPE014         | Pseudo error trigger Corresponds to error sources 24 to 14. + 0x0: Pseudo error not generated + 0x1: Corresponding pseudo error generated                                                   |
| Pseudo                              | V                            |                       |             |                         |                        |     | 12:4         | ECMPE012 to<br>ECMPE004         | Pseudo error trigger Corresponds to error sources 12 to 4. + 0x0: Pseudo error not generated + 0x1: Corresponding pseudo error generated                                                    |

| Renesas Confidential   | INT-SLD-16010                            | Rev.  | 1.2     | 19/59  |
|------------------------|------------------------------------------|-------|---------|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLE | )-M40-0 | 075-01 |

|                                     |                              |               |             |                         |                        |     |              | D:4 marca /4*\          | Fundamentia m                                                                                                                                                                                                                                                                       |
|-------------------------------------|------------------------------|---------------|-------------|-------------------------|------------------------|-----|--------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register name (1*)                  | Address offset (3*)          | Initial value | Size (byte) | Write Access size (bit) | Read Access size (bit) | R/W | Bit position | Bit name (1*)           | Explanation                                                                                                                                                                                                                                                                         |
|                                     |                              |               |             |                         |                        |     | 1:0          | ECMPE001,<br>ECMPE000   | Pseudo Error Trigger Clear Corresponds to error sources 1 and 0. + 0x0: Pseudo error not generated + 0x1: Corresponding pseudo error generated                                                                                                                                      |
| ECMPE1<br>er 1 (4b*)                | > + 0x38                     | 0x0           | 4           | 32                      | -                      | W   | 29           | ECMPE129                | Pseudo Error Trigger Corresponds to delay timer overflow. + 0x0: Pseudo error not generated + 0x1: Corresponding pseudo error generated                                                                                                                                             |
| ECMPE1 Pseudo error trigger 1 (4b*) | <ecm_base></ecm_base>        |               |             |                         |                        |     | 10:4         | ECMPE110 to<br>ECMPE104 | Pseudo Error Trigger Corresponds to error sources 42 to 36. + 0x0: Pseudo error not generated + 0x1: Corresponding pseudo error generated                                                                                                                                           |
| Pseudo                              | ₹                            |               |             |                         |                        |     | 2:0          | ECMPE102 to<br>ECMPE100 | Pseudo Error Trigger Corresponds to error sources 34 to 32. + 0x0: Pseudo error not generated + 0x1: Corresponding pseudo error generated                                                                                                                                           |
| ECMDTMCTL Delay timer control (4b*) | <ecm_base> + 0x3C</ecm_base> | 0×0           | 1           | 8                       | -                      | W   | 1            | ECMSTP                  | Delay Timer Stop + 0x0: Delay timer is completed or not executed + 0x1: Stop request for delay timer is on execution Writing 1 to this bit initializes the delay timer register, causing the delay timer to stop. Simultaneously, the ECMSTA bit is set to 0. Writing 0 is ignored. |
|                                     |                              |               |             |                         |                        |     | 0            | ECMSTA                  | Delay Timer Start Writing 1 to this bit starts delay timer counting upon occurrence of an interrupt. The counting always starts from 0. (Writing 0 to this bit stops the delay timer).                                                                                              |
| ECMDTMR<br>Delay timer              | <ecm_base> + 0x40</ecm_base> | 0x0           | 2           | -                       | 8 16 32                | 8   | 15:0         | ECMDTMR                 | Delay timer counter value  Delay timer counter value is initialized by setting  ECMDTMCTL.ECMSTA from 1 to 0.                                                                                                                                                                       |

| Renesas Confidential   | Renesas Confidential INT-SLD-16010       |       |        |        |  |
|------------------------|------------------------------------------|-------|--------|--------|--|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD | -M40-0 | 075-01 |  |

|                                              |                              |               |             |                         |                        |     |              | D'1 (4.1)               |                                                                                                                                                                                                                                                                       |                         |                                                                                                                                                                      |
|----------------------------------------------|------------------------------|---------------|-------------|-------------------------|------------------------|-----|--------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Register name (1*)                           | Address offset (3*)          | Initial value | Size (byte) | Write Access size (bit) | Read Access size (bit) | R/W | Bit position | Bit name (1*)           | Explanation                                                                                                                                                                                                                                                           |                         |                                                                                                                                                                      |
| ECMDTMCMP Delay timer compare (4b*)          | <ecm_base> + 0x44</ecm_base> | 0×0           | 2           | 16                      | 8 16 32                | R/W | 15:0         | ECMDTMCMP               | Delay timer compare match value The writing value is used to compare with delay timer counter value When this value matches with the value of ECMDTMR, the ECMmSSE129 bit is set. Writing data to this register has to be conducted while the delay timer is stopped. |                         |                                                                                                                                                                      |
| ECMDTMCFG0<br>quration 0 (4b*)               | se> + 0x48                   | 0x0           | 4           | 32                      | 8 16 32                | R/W | 31:26        | ECMTE031 to<br>ECMTE026 | Delay Timer Start Control Corresponds to El level interrupts generated by error sources 31 to 26. + 0x0: Delay timer start disabled + 0x1: Delay timer start enabled                                                                                                  |                         |                                                                                                                                                                      |
| ECMDTMCFG0 Delay timer configuration 0 (4b*) | <ecm_base></ecm_base>        |               |             |                         |                        |     |              |                         | 24:14                                                                                                                                                                                                                                                                 | ECMTE024 to<br>ECMTE014 | Delay Timer Start Control Corresponds to El level interrupts generated by error sources 24 to 14. + 0x0: Delay timer start disabled + 0x1: Delay timer start enabled |
| Delay ti                                     |                              |               |             |                         |                        |     | 12:4         | ECMTE012 to<br>ECMTE004 | Delay Timer Start Control Corresponds to El level interrupts generated by error sources 24 to 4. + 0x0: Delay timer start disabled + 0x1: Delay timer start enabled                                                                                                   |                         |                                                                                                                                                                      |
|                                              |                              |               |             |                         |                        |     | 1,0          | ECMTE001,<br>ECMTE000   | Delay Timer Start Control Corresponds to El level interrupts generated by error sources 1 and 0. + 0x0: Delay timer start disabled + 0x1: Delay timer start enabled                                                                                                   |                         |                                                                                                                                                                      |
| ECMDTMCFG1                                   | se> + 0x4C                   | 0x0           | 4           | 32                      | 8 16 32                | R/W | 10:4         | ECMTE110 to<br>ECMTE104 | Delay Timer Start Control Corresponds to El level interrupts generated by error sources 42 to 36. + 0x0: Delay timer start disabled + 0x1: Delay timer start enabled                                                                                                  |                         |                                                                                                                                                                      |
| ECMDTMCFG1 Delay timer configuration 1 (4b*) | <ecm_base></ecm_base>        |               |             |                         |                        |     | 2:0          | ECMTE102 to<br>ECMTE100 | Delay Timer Start Control Corresponds to El level interrupts generated by error sources 34 to 32.  + 0x0: Delay timer start disabled  + 0x1: Delay timer start enabled                                                                                                |                         |                                                                                                                                                                      |

| Register name (1*)                           | Address offset (3*)   | Initial value | Size (byte) | Write Access size (bit) | Read Access size (bit) | R/W | Bit position | Bit name (1*)           | Explanation                                                                                                                                                            |
|----------------------------------------------|-----------------------|---------------|-------------|-------------------------|------------------------|-----|--------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MDTMCFG2 ation 2 (4b*)                       | se> + 0x50            | 0x0           | 4           | 32                      | 8 16 32                | R/W | 31:26        | ECMTE231 to<br>ECMTE226 | Delay Timer Start Control Corresponds to FE level interrupts generated by error sources 31 to 26. + 0x0: Delay timer start disabled + 0x1: Delay timer start enabled   |
| ECMDTMCFG2 Delay timer configuration 2 (4b*) | <ecm_base></ecm_base> |               |             |                         |                        |     | 24:14        | ECMTE224 to<br>ECMTE214 | Delay Timer Start Control Corresponds to FE level interrupts generated by error sources 24 to 14. + 0x0: Delay timer start disabled + 0x1: Delay timer start enabled   |
| Delay t                                      |                       |               |             |                         |                        |     | 12:4         | ECMTE212 to<br>ECMTE204 | Delay Timer Start Control Corresponds to FE level interrupts generated by error sources 12 to 4. + 0x0: Delay timer start disabled + 0x1: Delay timer start enabled    |
|                                              |                       |               |             |                         |                        |     | 1, 0         | ECMTE201,<br>ECMTE200   | Delay Timer Start Control Corresponds to FE level interrupts generated by error sources 1 and 0. + 0x0: Delay timer start disabled + 0x1: Delay timer start enabled    |
| ECMDTMCFG3                                   | se> + 0x54            | 0x0           | 4           | 32                      | 8 16 32                | R/W | 10:4         | ECMTE310 to<br>ECMTE304 | Delay Timer Start Control Corresponds to FE level interrupts generated by error sources 42 to 36. + 0x0: Delay timer start disabled + 0x1: Delay timer start enabled   |
| ECMDTMCFG3 Delay timer configuration 3 (4b*) | <ecm_base></ecm_base> |               |             |                         |                        |     | 2:0          | ECMTE302 to<br>ECMTE300 | Delay Timer Start Control Corresponds to FE level interrupts generated by error sources 34 to 32.  + 0x0: Delay timer start disabled  + 0x1: Delay timer start enabled |

<u>Notes</u>: - All registers described in HWM (ref[5]/Chapter 32.3 and Chapter 4.3.2.6) are supported in model (except ECMEPCTL register is supported in other model).

- (1\*) Register name/Bit name is name used in model.
- $-(2^*)$  m = M/C (Master/Checker).
- (3\*) <ECM\_base>, <ECMM\_base> and <ECMC\_base> are base address of register areas which be accessed by target sockets m\_tgt\_sockets[0] -> m\_tgt\_sockets[2] (refer to Chapter 3 and Table 5.1 for more detail about these target sockets). The address area for common registers is used for both master and checker registers. Writing to this common area is performed by master and checker registers simultaneously. Reading from the common area reads the master register's value.
- (4\*) Protected register: Writing to this register is protected by a special sequence of instructions by using the protection command register ((a): use ECMmPCMD0 register; (b): use ECMPCMD1 register)
  - (5\*) The initial value of this register in HWM (ref[5]) is "undefined". In modeling, its value is "0x0".

| Renesas Confidential   | INT-SLD-16010                            | Rev.  | 1.2     | 22/59  |
|------------------------|------------------------------------------|-------|---------|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLE | )-M40-0 | 075-01 |

# 5. Port behavior

# 5.1. List of implemented ports

Table 5.1: List of implemented ports

| Port name                          | I/O        | Туре                                  | Initial     | Active | Synchronous | Description                                                                                                                        |
|------------------------------------|------------|---------------------------------------|-------------|--------|-------------|------------------------------------------------------------------------------------------------------------------------------------|
| i oit ilailie                      | ",0        | Type                                  | IIIIIII     | Active | clock       | Description                                                                                                                        |
| Clock and Reset                    |            |                                       |             |        | 0.000       |                                                                                                                                    |
| pclk                               | ln         | sc_in <sc_dt::uint64></sc_dt::uint64> | -           | -      | -           | Delay timer clock/<br>APB bus clock (unit:<br>Hz)                                                                                  |
| preset_n                           | ln         | sc_in <bool></bool>                   | -           | (1*)   | pclk        | Delay timer reset/<br>APB Bus reset                                                                                                |
| extresetz                          | In         | sc_in <bool></bool>                   | -           | (1*)   | pclk        | External reset                                                                                                                     |
| APB I/F                            |            |                                       | T           |        |             |                                                                                                                                    |
| m_tgt_sockets[0]                   | In/<br>Out | tlm::tlm_target_sock<br>et            | -           | -      | pclk        | TLM target socket controls accessing to ECM Common area. The based address is indicated by <ecm_base></ecm_base>                   |
| m_tgt_sockets[1]                   | In/<br>Out | tlm::tlm_target_sock<br>et            | -           | -      | pclk        | TLM target socket<br>controls accessing<br>to ECM Master<br>area. The based<br>address is indicated<br>by <ecmm_base></ecmm_base>  |
| m_tgt_sockets[2]                   | In/<br>Out | tlm::tlm_target_sock<br>et            | -           | -      | pclk        | TLM target socket<br>controls accessing<br>to ECM Checker<br>area. The based<br>address is indicated<br>by <ecmc_base></ecmc_base> |
| Input and Output                   | ports      |                                       |             |        |             |                                                                                                                                    |
| ecmterrin<br>[emErrSrcP1M]<br>(2*) | In         | sc_in <bool> *</bool>                 | -           | High   | -           | Error source input (3*)                                                                                                            |
| ecmttin                            | In         | sc_in <bool></bool>                   | -           | -      | -           | Timer input for dynamic mode                                                                                                       |
| svaccess                           | In         | sc_in <bool></bool>                   | -           | High   | -           | Break                                                                                                                              |
| ecmterroz                          | Out        | sc_out <bool></bool>                  | Low<br>(4*) | Low    | Async       | Error output compare signal                                                                                                        |
| ecmterroutz                        | Out        | sc_out <bool></bool>                  | Low<br>(4*) | Low    | Async       | ERROROUT output                                                                                                                    |
| ecmti                              | Out        | sc_out <bool></bool>                  | Low         | High   | pclk        | Mask-able interrupt output                                                                                                         |
| ecmtnmi                            | Out        | sc_out <bool></bool>                  | Low         | High   | pclk        | Non-mask-able interrupt output                                                                                                     |
| ecmtresz                           | Out        | sc_out <bool></bool>                  | High        | Low    | Async       | ECM internal reset request                                                                                                         |

<u>Notes</u>: - (1\*) Active level of reset signals depend on defining macro IS\_RESET\_ACTIVE\_LOW (refer to Chapter 6.6).

<sup>-(2\*)</sup> emErrSrc\_P1M = 43

<sup>- (3\*)</sup> The error source are listed in ref[6]/"Error Sources" sheet/"P1M" column

| Renesas Confidential   | Renesas Confidential INT-SLD-16010       |       |        |        |  |
|------------------------|------------------------------------------|-------|--------|--------|--|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD | -M40-0 | 075-01 |  |

- The port list is implemented according signal description in HWM (ref[7]/ Figure 21-1 Connection image of ECM). In this list, below ports are not supported: "testmode", "scan\_enable" and "scanmode". Besides, APB I/F ports used to access ECM's registers are implemented by TLM target sockets.
- (4\*) The reset level is changed from High to Low at ref[11] v1.7 according to "uhiapecm0020\_target\_speicfication\_ver2.pdf".

#### 5.2. Clock

- ➤ ECM model has 1 clock port ("pclk") used to receive clock frequency signal (Hz) which is used to calculate the time required for transaction (register accessing) and internal behavior processing (e.g. count clock for delay timer, synchronization clock for interrupt and reset signals).
- When clock frequency is zero:
  - Model does not start operation
  - Model stops operation (e.g. delay timer stops counting)
  - No error message dumped. If any input ports which notify the internal process are active, a warning message is dumped.
  - Reset operation is executed immediately when reset port is activated.

<u>Note</u>: - A core dump error may be occurred when access to register (AT mode) due to "pclk" is register access clock.

#### 5.3. Reset

- ➤ This model has 2 reset ports ("preset\_n" and "extresetz") used to reset registers and operation of model. Parameters in Table 6.2 are not effected by reset operation (refer to Chapter 7.3 for detail of reset operation).
  - When "preset n" port is activated, all registers (except ECMmESSTR0/1) are reset.
  - When "extresetz" port is activated, ECMmESSTR0/1 registers are reset.
  - o When reset port is activated ("preset n" or "extresetz"), all output ports are initialized.
- ➤ Both "preset\_n" and "extresetz" ports are synchronized with "pclk" clock when "pclk" frequency is different from zero value.
- ➤ When "pclk" frequency is zero value, reset operation is executed immediately if reset port is activated.
- ➤ Active level of reset port depend on defining the macro IS\_RESET\_ACTIVE\_LOW (refer to Chapter 6.6).

Note: - During reset period, accessing to registers may not be allowed.

| Renesas Confidential   | Renesas Confidential INT-SLD-16010       |       |        |        |  |
|------------------------|------------------------------------------|-------|--------|--------|--|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD | -M40-0 | 075-01 |  |

#### 5.4. "ecmterrin" input port - Error source input

- ➤ ECM model collects error signals coming from different error sources via "ecmterrin" input ports.
- When an error source input is active, the corresponding error source status bit in ECMmESSTR0/1 registers is set. (refer to Chapter 7.5)



Figure 5.1: Error status updating

#### 5.5. "ecmttin" input port - Timer input for dynamic mode

- ➤ The "ecmttin" input port receives timer input signal used for dynamic mode of operation.
- ➤ When the "ecmterroutz" output port is configured for dynamic mode (by setting ECMEPCFG.ECMSL0 = 1) and error status is no error, the "ecmterroutz" output signal is issued depend on value of "ecmttin" input port. (refer to Chapters 5.10, 7.8)

#### 5.6. "svaccess" input port - Emulation break

- ➤ The "svaccess" input port receives break signal used for emulation break during "Write sequence". (refer to Chapter 7.9)
- ➤ If an emulation break occurs during write procedure to write-protected registers, the register protection is suspended until normal operation is resumed. Even if any register of ECM module is accessed during the break, the write sequence is not suspended and the ECMPS.ECMPRERR bit is not set to 1. (ref[5]/Chapter 4.3.1.4)

#### 5.7. "ecmtresz" output port - Internal reset request

- ➤ The "ecmtresz" output port is used to issue ECM internal reset request signal (ECMRES reset source).
- ➤ The internal reset request output signal ("ecmtresz") is issued accordingly with active level is result of **AND** operator between internal reset flags ("sgatresz") from Master and Checker sides: "ecmtresz" active level = "sgatresz (M)" & "sgatresz (C)"
- ➤ The "sgatresz" flag from each side (Master and Checker) is set to 0 in case an error source available (Error input source actives or Pseudo error actives or delay timer overflow occurs) and reset generation is enabled by set 1 to corresponding bit in ECMIRCFG0/1. (refer to Chapter 7.7)
- > Once this reset request is asserted, this value is kept until reset port ("extresetz" or "preset n") is asserted.



Figure 5.2: Internal reset issuing (1/2)



Figure 5.3: Internal reset issuing (2/2)

| Renesas Confidential   | Renesas Confidential INT-SLD-16010       |       |        |        |  |
|------------------------|------------------------------------------|-------|--------|--------|--|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD | -M40-0 | 075-01 |  |

#### 5.8. "ecmti" and "ecmtnmi" output ports - Interrupt output

The "ecmti" and "ecmtnmi" output ports are used to issue ECM interrupt output signals.



Figure 5.4: Interrupt issuing

- ➤ These ports are synchronized with "pclk" clock. The output signals issued from these ports are signals with 1 pulse of "pclk" clock.
- ➤ The interrupt output signals ("ecmti" and "ecmtnmi") are issued accordingly with active level is result of **OR** operator between interrupt flags ("sgati"/"sgatnmi") from Master and Checker sides.
  - "ecmti" active level = "sgati (M)" | "sgati (C)"
  - "ecmtnmi" active level = "sgatnmi (M)" | "sgatnmi (C)"
- ➤ The "sgati"/"sgatnmi" flag from each side (Master and Checker) is set to 1 in case there is at least 1 of interrupt generation condition is reached (\*) (refer to Chapter 7.6)
- ➤ Besides, if there is no interrupt generation condition is reached, "sgati"/"sgatnmi" flag is set to 0.

<u>Note</u>: - (\*) "The interrupt generation condition" = "error source available (Error input source actives or Pseudo error actives)" and "interrupt generation is enabled by set 1 to corresponding bit in ECMMICFG0/1 and/or ECMNMICFG0/1 register(s)".

#### 5.9. "ecmterroz" output port - Error output compare

- ➤ The "ecmterroz" output port is used to issue Error output compare signal.
- ➤ The error output compare signal ("ecmterroz") is issued accordingly with active level is result of **AND** operator between error output flags ("sgaterroz") from Master and Checker sides: "ecmterroz" active level = "sgaterroz (M)" & "sgaterroz (C)".

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 27/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

- ➤ The "sgaterroz" flag from each side (Master and Checker) is set to 0 (active level) in case an error source available (Error input source actives or Pseudo error actives or delay timer overflow occurs) and corresponding bit of error source in ECMEMK0/1 is 0.
- ➤ The "sgaterroz" flag can be set/clear directly by using "port" command (refer to Chapter 6.4) or write 1 into ECMmESET/ECMmECLR reigister.
- ➤ The timer input signal ("ecmttin") does not affect even if the ECM is set for dynamic mode. (refer to Chapter 7.8)



Figure 5.5: Error compare output issuing (1/2)



Figure 5.6: Error compare output issuing (2/2)

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 28/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

#### 5.10. "ecmterroutz" output port - ERROROUT output

- ➤ The "ecmterroutz" output port is used to issue ERROROUT output signal.
- ➤ When error occurs or in non-dynamic mode, the ERROROUT output signal ("ecmterroutz") is issued accordingly with active level is result of AND operator between error output flags ("sgaterroutz") from Master and Checker sides: "ecmterroutz" active level = "sgaterroutz (M)" & "sgaterroutz (C)".
- ➤ When there is no error occurs in dynamic mode, the "ecmterroutz" is affected by timer input port ("ecmttin"): "ecmterroutz" = ~("ecmttin") (refer to Chapter 7.8)
- ➤ Same as "sgaterroz", the "sgaterroutz" flag from each side (Master and Checker) is set to 0 (active level) in case an error source available (Error input source actives or Pseudo error actives or delay timer overflow occurs) and corresponding bit of error source in ECMEMK0/1 is 0. The "sgaterroutz" flag is not changed from 0 to 1 if error source released or all bits in ECMEMK0 and ECMEMK1 registers are changed to 1.
- ➤ Besides, "sgaterroutz" flag can be set/clear directly by using "port" command (refer to Chapter 6.4) or write 1 into ECMmESET/ECMmECLR reigister.



Figure 5.7: ERROROUT output issuing

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 29/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

# 6. Direction for users

#### 6.1. File structures



Figure 6.1: File structure

Table 6.1: File description

| File name          | CVS tag      | Implementation | Description                                        |
|--------------------|--------------|----------------|----------------------------------------------------|
| ecm_p1m.h          | -            | Developed      | Header file of ECM wrapper                         |
| ecm_p1m.cpp        | -            | Developed      | Implementation file of ECM wrapper                 |
| ecm_core.h         | -            | Developed      | Header file of ECM function                        |
| ecm_core.cpp       | -            | Developed      | Implementation file of ECM function                |
| ecm_p1m_regif.h    | -            | Generated (1*) | Header file of ECM register interface              |
| ecm_p1m_regif.cpp  | -            | Generated (1*) | Implementation file of ECM register interface      |
| ecm_p1m_cmdif.h    | -            | Generated (1*) | Implementation file of command interface and       |
|                    |              |                | re_printf function                                 |
| PY_ECM_P1M.h       | -            | Generated (1*) | Header file of ECM Python interface                |
| PY_ECM_P1M.cpp     | -            | Generated (1*) | Implementation file of ECM Python interface        |
| Python.h           | -            | Reused         | Header file of python library                      |
| re_register.h      | v2016_09_21  | Reused         | Header file of the re_register class               |
| re_register.cpp    |              | Reused         | Implement the attributes and the operations of     |
|                    |              |                | common register class                              |
| reg_super.h        |              | Reused         | General class for models to access to the          |
|                    |              |                | memory array                                       |
| tlm_tgt_if.h       | v2016_08_11  | Reused         | Header file of the tlm_tgt_if class                |
| tlm_if.h           | _b_frm_v201  | Reused         | Header file of the tlm_if class                    |
| tlm_tgt_if_unit.h  | 4_04_02      | Reused         | Header file of the tlm_tgt_if_unit class           |
| tlm_if_command.h   |              | Reused         | Header file of the tlm_if_command class            |
| re_security.h      | v100419      | Reused         | Additional file of tlm_ini_if class and tlm_tgt_if |
| re_security.cpp    |              | Reused         | class                                              |
| re_define.h        | v1.2         | Reused         | Define common define macro, enum and so on         |
|                    | (2012/01/30) |                |                                                    |
| Cgeneral_timer.h   | v2012_05_17  | Reused         | Header file of Cgeneral_timer                      |
| Cgeneral_timer.cpp |              | Reused         | Implementation file of Cgeneral_timer              |

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 30/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

<u>Note</u>: - (1\*) Files ecm\_core\_regif.h/.cpp are generated from Register IF Generator (v2014\_12\_01). Files ecm\_p1m\_cmdif.h and PY\_ECM\_P1M.h/.cpp are generated from Command IF Generator (v2015\_02\_12). After that they are modified for suitableness of the model.

#### 6.2. Input/Output file

There is no input or output file.

#### 6.3. How to connect Verification Environment

There are 3 basic steps to connect ECM model to a verification environment.

- Step 1: Declare an instance of ECM class "Cecm\_p1m\_wp".
- > Step 2: Bind the TLM target sockets m\_tgt\_sockets[0] -> m\_tgt\_sockets[2].
- > Step 3: Bind the input/output ports (refer to Table 5.1 for list of implemented ports).

#### 6.4. Commands and parameters

Table 6.2: List of parameters

| Category | Parameter                                                                                                     | Default     | Description                                                                                                                                                                           |
|----------|---------------------------------------------------------------------------------------------------------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| command  | MessageLevel<br><fatal error warning info></fatal error warning info>                                         | fatal error | Select debug message level ("fatal", "error", "warning" and "info") (1*)                                                                                                              |
| reg      | MessageLevel<br>  <fatal error warning info></fatal error warning info>                                       |             | One or more than levels can be connected by vertical bar (Example "fatal error")                                                                                                      |
| reg      | <pre><register_name> MessageLevel <fatal error warning info></fatal error warning info></register_name></pre> |             |                                                                                                                                                                                       |
| reg      | DumpRegisterRW <true false=""></true>                                                                         | false       | Enable/disable dumping access register (2*) + false: Not dump register access information + true: Dump register access information                                                    |
| command  | DumpInterrupt <enable></enable>                                                                               | false       | Enable/disable interrupt information display when an interrupt is sent + false: Not dump interrupt information + true: Dump interrupt information                                     |
| command  | EnableTransInfo <enable></enable>                                                                             | false       | Enable/disable error input information (error source name) display when an error input port is updated + false: Not dump error input information + true: Dump error input information |

Table 6.3: List of commands

|          | able 6.5. List of confinialities                 |                                                                         |  |  |  |  |  |  |
|----------|--------------------------------------------------|-------------------------------------------------------------------------|--|--|--|--|--|--|
| Category | Command                                          | Description                                                             |  |  |  |  |  |  |
| command  | AssertReset <rst_name></rst_name>                | Assert and negate reset signal                                          |  |  |  |  |  |  |
|          | <start_time> <period></period></start_time>      | + <rst_name>: name of reset signal</rst_name>                           |  |  |  |  |  |  |
|          |                                                  | + <start-time>: the time until asserting reset signal from</start-time> |  |  |  |  |  |  |
|          |                                                  | current time. The unit is "ns"                                          |  |  |  |  |  |  |
|          |                                                  | + <period>: the time from asserting reset signal to de-</period>        |  |  |  |  |  |  |
|          |                                                  | assert it. The unit is "ns"                                             |  |  |  |  |  |  |
| command  | SetCLKfreq <clk_name></clk_name>                 | Set clock frequency                                                     |  |  |  |  |  |  |
|          | <clk_freq> [<unit>]</unit></clk_freq>            | + <clk_name>: name of clock signal</clk_name>                           |  |  |  |  |  |  |
|          |                                                  | + < clk_freq>: clock frequency                                          |  |  |  |  |  |  |
|          |                                                  | + <unit>: frequency unit ("Hz", "KHz", "MHz" or "GHz"). If</unit>       |  |  |  |  |  |  |
|          |                                                  | this argument is not specified, frequency unit is "Hz" as               |  |  |  |  |  |  |
|          |                                                  | default                                                                 |  |  |  |  |  |  |
| command  | GetCLKfreq <clk_name></clk_name>                 | Get clock frequency                                                     |  |  |  |  |  |  |
|          |                                                  | + <clk_name>: name of clock signal</clk_name>                           |  |  |  |  |  |  |
| reg      | [ <master checker="">]</master>                  | Force register with setting value                                       |  |  |  |  |  |  |
|          | <reg_name> force <value> (3*)</value></reg_name> | + <master checker="">: Select Master or Checker side</master>           |  |  |  |  |  |  |

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 31/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

| reg [ <master checker="">] Release register from force value</master>                                                                                                                                                                                   |                                                  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|
|                                                                                                                                                                                                                                                         |                                                  |
| <pre></pre>                                                                                                                                                                                                                                             |                                                  |
| reg [ <master checker="">] Read value from register + <master checker="">: Select Master or Check ("master" or "checker"). If this argument is not s Master and Checker sides are selected. + <reg_name>: name of register</reg_name></master></master> |                                                  |
| reg [ <master checker="">] Dump register names of model + <master checker="">: Select Master or Check ("master" or "checker"). If this argument is not s name of registers from both Master and Check dumped.</master></master>                         | specified, All                                   |
| tgt set_param <term> <value> Set simulation information about access to targ</value></term>                                                                                                                                                             | rgnt  <br>_phase_mode<br>_out_lvl<br>v_req_phase |
| tgt get_param <term> Get simulation information about access to targ</term>                                                                                                                                                                             |                                                  |
| tgt init_param Initialize simulation information                                                                                                                                                                                                        |                                                  |
| command help Dump the direction how to use parameters and                                                                                                                                                                                               | d commands                                       |
| reg [ <master checker="">] help + <master checker="">: Select Master or Check</master></master>                                                                                                                                                         |                                                  |
| tgt help ("master" or "checker"). If this argument is not s<br>Master side is selected.                                                                                                                                                                 | specified,                                       |
| command port [ <master checker="">]</master>                                                                                                                                                                                                            | ker side<br>specified,                           |
| command DumpStatInfo Dump ECM output information (error output, information)                                                                                                                                                                            | terrupt, reset)                                  |

#### Notes:

- (1\*) The setting value MessageLevel is not effected when REGIF\_SC\_REPORT macro is defined.
- (2\*) The message belong to dumping register information is not only effected by setting of MessageLevel parameter but also DumpRegisterRW parameter.
- (3\*) The writing to a register by calling this command is not call the callback function of this register. Its means, the value of register just be updated without processing to any operation of model.

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 32/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

- (4\*) When this command is used, the error output ports (ecmterroz/ecmterroutz) are not masked (same as writing 1 to ECMmESET/ECMmECLR Register). Its mean setting of ECMEMK0/1 Register does not effect.

#### *How to use*: Below example describes how to use commands/parameters

Python interface (setting in .py file).

```
SCHEAP.ECM_MessageLevel("RH850.ecm p1m", "")
                                                                      #Get message level
SCHEAP.ECM_MessageLevel("RH850.ecm_plm", "info|error|warning|fatal") #Set message level
SCHEAP.ECM_reg("RH850.ecm_p1m","MessageLevel")
                                                                     #Get message level
SCHEAP.ECM_reg("RH850.ecm_plm", "MessageLevel info|error") #Set message level SCHEAP.ECM_reg("RH850.ecm_plm", "ECMDTMCFG0 MessageLevel") #Get message level SCHEAP.ECM_reg("RH850.ecm_plm", "ECMDTMCFG0 MessageLevel info|error") #Set message level
########DumpRegisterRW######
SCHEAP.ECM_reg("RH850.ecm_p1m","DumpRegisterRW")
                                                                      #Get setting value
SCHEAP.ECM reg("RH850.ecm plm", "DumpRegisterRW true")
                                                                     #Set value
########DumpInterrupt######
SCHEAP.ECM DumpInterrupt("RH850.ecm p1m","")
                                                                     #Get setting value
SCHEAP.ECM DumpInterrupt("RH850.ecm plm","true")
                                                                    #Set value
#######EnableTransInfo######
SCHEAP.ECM EnableTransInfo("RH850.ecm p1m","")
                                                                    #Get setting value
SCHEAP.ECM EnableTransInfo("RH850.ecm plm","true")
                                                                     #Set value
#########AssertReset#########
SCHEAP.ECM_AssertReset("RH850.ecm_p1m","preset_n 100 20")
#########SetCLKfreq############
SCHEAP.ECM SetCLKfreq("RH850.ecm plm", "pclk 250 Hz")
SCHEAP.ECM SetCLKfreq("RH850.ecm plm", "pclk 50")
########GetCLKfreq########
SCHEAP.ECM GetCLKfreq("RH850.ecm p1m","pclk")
########ForceRegister#######
SCHEAP.ECM reg("RH850.ecm plm", "ECMDTMCFG0 force 0xFF")
                                                                     # All side
SCHEAP.ECM_reg("RH850.ecm_plm", "master_ECMDTMCFG0_force_0xFF")
                                                                   #Master side
SCHEAP.ECM reg("RH850.ecm plm", "checker ECMDTMCFG0 force 0xFF") #Checker side
########ReleaseRegister#####
SCHEAP.ECM reg("RH850.ecm p1m","ECMDTMCFG0 release")
                                                                     # All side
#Checker side
SCHEAP.ECM_reg("RH850.ecm_p1m","ECMDTMCFG0 0xFF")
                                                                    # All side
SCHEAP.ECM_reg("RH850.ecm_plm", "master ECMDTMCFG0 0xFF")
SCHEAP.ECM_reg("RH850.ecm_plm", "checker ECMDTMCFG0 0xFF")
                                                                    #Master side
                                                                    #Checker side
########ReadRegister#######
SCHEAP.ECM_reg("RH850.ecm_p1m","ECMDTMCFG0")
SCHEAP.ECM_reg("RH850.ecm_p1m","master ECMDTMCFG0")
                                                                    # All side
                                                                    #Master side
SCHEAP.ECM reg("RH850.ecm plm", "checker ECMDTMCFG0")
                                                                    #Checker side
#########ListRegister########
SCHEAP.ECM_reg("RH850.ecm_p1m","")
                                                                    #All sides
SCHEAP.ECM reg("RH850.ecm p1m", "master")
                                                                     #Master side
SCHEAP.ECM reg("RH850.ecm p1m", "checker")
                                                                     #Checker side
#########set_param############
SCHEAP.ECM_tgt("RH850.ecm_p1m","set_param m_wr_latency=100,SC_NS")
SCHEAP.ECM tgt("RH850.ecm plm", "get param m bus clk")
SCHEAP.ECM tgt("RH850.ecm plm","init param")
SCHEAP.ECM help("RH850.ecm p1m")
                                                         #Model command help message
SCHEAP.ECM_reg("RH850.ecm_p1m", "help")
SCHEAP.ECM_reg("RH850.ecm_p1m", "master help")
                                                         #Register I/F help message
SCHEAP.ECM reg("RH850.ecm p1m", "checker help")
```

| Renesas Confide    | ntial     | INT-SLD-16010                         | Rev.  | 1.2            | 33/59 |
|--------------------|-----------|---------------------------------------|-------|----------------|-------|
| Internal Specifica | tion Erro | or Control Module (ECM) for RH850/P1M | D-SLE | D-SLD-M40-0075 |       |

Figure 6.2: An example of python interface usage

- Command interface (setting in .cmd file).
  - o Instance name of model is necessary to put in front of the each keyword.
  - If the target is model, it is necessary to put the keyword "command" in front of each command.
  - If the target is register I/F, it is necessary to put the keyword "reg" in front of each command.
  - And if the target is TLM target I/F, it is necessary to put the keyword "tgt" in front of each command.
  - If a command is required to be broadcast to all targets, the keyword should be empty

```
#Instance
                keyword command/parameter
########MessageLevel########
reslx.ecm p1m
                        MessageLevel
                                                                        #Get general message
reslx.ecm plm command MessageLevel
                                                                        #Get message level
reslx.ecm_plm_command MessageLevel info|error|warning|fatal #Set message level
reslx.ecm_p1m reg MessageLevel #Get message level reslx.ecm_p1m reg MessageLevel fatal|error|warning|info #Set message level reslx.ecm_p1m reg ECMDTMCFG0 MessageLevel #Get message level reslx.ecm_p1m reg ECMDTMCFG0 MessageLevel info|error #Set message level
########DumpRegisterRW######
reslx.ecm_p1m reg DumpRegisterRW reslx.ecm_p1m reg DumpRegisterRW true
                                                                       #Get setting value
                                                                       #Set value
#########DumpInterrupt######
reslx.ecm plm command DumpInterrupt
                                                                       #Get setting value
reslx.ecm plm command DumpInterrupt true
                                                                       #Set value
########EnableTransInfo######
reslx.ecm plm command EnableTransInfo
                                                                      #Get setting value
reslx.ecm plm command EnableTransInfo true
                                                                       #Set value
#########AssertReset#########
reslx.ecm_plm_command AssertReset PRESETn 100 20
#########SetCLKfreq###########
reslx.ecm plm command SetCLKfreq pclk 250 Hz
reslx.ecm plm command SetCLKfreq pclk 50
########GetCLKfreq###########
reslx.ecm plm command GetCLKfreq pclk
########ForceRegister#######
reslx.ecm_plm reg ECMDTMCFG0 force 0xFF reslx.ecm_plm reg master ECMDTMCFG0 force 0xFF checker ECMDTMCFG0 force 0xFF
                        checker ECMDTMCFG0 force 0xFF
########ReleaseRegister#####
reslx.ecm_plm reg reslx.ecm_plm reg master ECMDTMCFG0 release reslx.ecm_plm reg checker ECMDTMCFG0 release
########ReadRegister########
reslx.ecm plm reg
                        ECMDTMCFG0
```

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 34/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

```
reslx.ecm_p1m reg master ECMDTMCFG0 reslx.ecm_p1m reg checker ECMDTMCFG0
#########ListRegister########
reslx.ecm_p1m reg
reslx.ecm_p1m reg master
reslx.ecm p1m reg checker
reslx.ecm plm tgt set param m wr latency=100,SC NS
#########get_param###########
reslx.ecm plm tgt init param
reslx.ecm p1m help
                                                #General help message
reslx.ecm plm command help
                                                #Model command help message
reslx.ecm_plm reg help
reslx.ecm_plm reg master help
                                                #Register I/F help message
reslx.ecm_plm reg checker help reslx.ecm plm tgt help
                                                #Target I/F help message
########Port###########
reslx.ecm plm command port sgatresz 1
                                             #Set "sgatresz (M & C)" flag = 1
reslx.ecm_plm command port checker sgatresz
                                             #Get value "sgatresz (C)" flag
#########DumpStatInfo############
reslx.ecm_p1m command DumpStatInfo
```

Figure 6.3: An example of command interface usage

| Renesas Confidential   | INT-SLD-16010                            | Rev.  | 1.2    | 35/59  |
|------------------------|------------------------------------------|-------|--------|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD | -M40-0 | 075-01 |

## 6.5. Message style

#### 6.5.1. Help messages

### 6.5.1.1. Model command help messages

Table 6.4: Dumping model command help message description

| Condition                                                                                                           | This message is dumped out when model command "help" is called. |                                                        |  |  |  |
|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------|--|--|--|
| Output                                                                                                              | This message's kind is printed to standard output (console).    |                                                        |  |  |  |
| command                                                                                                             | command                                                         |                                                        |  |  |  |
| help                                                                                                                |                                                                 | Show direction                                         |  |  |  |
| MessageLevel <fatal error warning info></fatal error warning info>                                                  |                                                                 | Select debug message level (Default: fatal,error)      |  |  |  |
| DumpInterrupt <enable></enable>                                                                                     |                                                                 | Enable/disable interrupt information display when an   |  |  |  |
| interrupt is sent (Default: false)                                                                                  |                                                                 |                                                        |  |  |  |
| EnableTransInfo <ena< th=""><td>able&gt;</td><td>Enable/disable error input information display when an</td></ena<> | able>                                                           | Enable/disable error input information display when an |  |  |  |
| error input port is updated (Default:false)                                                                         |                                                                 |                                                        |  |  |  |
| AssertReset <rst_name> <start_time> <period></period></start_time></rst_name>                                       |                                                                 | Assert and negate reset signal                         |  |  |  |
| SetCLKfreq <clk_name> <clk_freq> [<unit>]</unit></clk_freq></clk_name>                                              |                                                                 | Set clock frequency                                    |  |  |  |
| GetCLKfreq <clk_name></clk_name>                                                                                    |                                                                 | Get clock frequency                                    |  |  |  |
| DumpStatInfo                                                                                                        |                                                                 | Dump ECM output information (error output, interrupt,  |  |  |  |
| reset)                                                                                                              |                                                                 |                                                        |  |  |  |
| port <port_name> [<value>]</value></port_name>                                                                      |                                                                 | Set/Get value to a specified internal port             |  |  |  |

### 6.5.1.2. Register I/F help messages

Table 6.5: Dumping register help message description

| Table diet Bamping regioter neip meesage aeseripmen                                                                      |                                                                |                                                                |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------------------------------------------------------|--|--|--|
| Condition                                                                                                                | This message is dumped out when register I/F "help" is called. |                                                                |  |  |  |
| Output                                                                                                                   | This message's kind is printed to standard output (console).   |                                                                |  |  |  |
| reg                                                                                                                      | reg                                                            |                                                                |  |  |  |
| reg MessageLevel <fatal error warning info> Select debug message level (Default: fatal error)</fatal error warning info> |                                                                |                                                                |  |  |  |
| reg DumpRegisterRW <true false="">  Select dump register access information (Default: false)</true>                      |                                                                |                                                                |  |  |  |
| reg <register name=""> MessageLevel <fatal error warning info></fatal error warning info></register>                     |                                                                |                                                                |  |  |  |
|                                                                                                                          |                                                                | Select debug message level for register (Default: fatal error) |  |  |  |
| reg <register_name> force <value></value></register_name>                                                                |                                                                | Force register with setting value                              |  |  |  |
| reg <register_name> release</register_name>                                                                              |                                                                | Release register from force value                              |  |  |  |
| reg <register_name> <value></value></register_name>                                                                      |                                                                | Write a value into register                                    |  |  |  |
| reg <register_name></register_name>                                                                                      |                                                                | Read value of register                                         |  |  |  |
| reg help                                                                                                                 |                                                                | Show a direction                                               |  |  |  |

#### 6.5.1.3. TLM Target I/F help messages

Table 6.6: Dumping target help message description

| Condition                                                              | This message is dumped out when TLM target I/F "help" is called. |  |  |  |
|------------------------------------------------------------------------|------------------------------------------------------------------|--|--|--|
| Output                                                                 | This message's kind is printed to standard output (console).     |  |  |  |
| <model's instance=""> has the following target I/F commands.</model's> |                                                                  |  |  |  |
| Command Description                                                    |                                                                  |  |  |  |
|                                                                        |                                                                  |  |  |  |
|                                                                        | alue> : Set simulation information about access to target.       |  |  |  |
| <term> : m_bus_clk   m_bus_gnt   m_bus_rgnt   m_buf_size</term>        |                                                                  |  |  |  |
| m_wr_latency   m_rd_latency   m_phase_mode                             |                                                                  |  |  |  |
| m_p_log_file   m_wr_log   m_rd_log   m_msg_out_lvl                     |                                                                  |  |  |  |
| m_wr_req_latency   m_rd_req_latency   m_fw_req_phase                   |                                                                  |  |  |  |
| m_info_displayed                                                       |                                                                  |  |  |  |
| <value> : Please see tlm_common_class spec sheet.</value>              |                                                                  |  |  |  |
| get_param <term></term>                                                | : Get simulation information about access to target.             |  |  |  |
| init_param                                                             | : Initialize simulation information.                             |  |  |  |

| Renesas Confidential   | INT-SLD-16010                            | Rev.  | 1.2    | 36/59  |
|------------------------|------------------------------------------|-------|--------|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD | -M40-0 | 075-01 |

## 6.5.2. Register RW messages

Table 6.7: Dumping Register RW message description

| Table 6.7. Dumping itegister it withessage description                                                                               |                                                                            |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--|
| Condition                                                                                                                            | This message is outputted when register of model is accessed and parameter |  |  |  |
|                                                                                                                                      | DumpRegisterRW is set "true".                                              |  |  |  |
| Output                                                                                                                               | This message's kind is printed to standard output (console).               |  |  |  |
| Format: Info: <hier_instance_name>: [<time>ps] REG [<reg_name>] R Size = <size> Addr =</size></reg_name></time></hier_instance_name> |                                                                            |  |  |  |
| <reg_address> Data = <reg_value></reg_value></reg_address>                                                                           |                                                                            |  |  |  |
| Info: <hier_instance_name>: [<time>ps] REG [<reg_name>] W Size = <size> Addr =</size></reg_name></time></hier_instance_name>         |                                                                            |  |  |  |
| <reg_address> Data = <reg_value> : <old_value> =&gt; <new_value></new_value></old_value></reg_value></reg_address>                   |                                                                            |  |  |  |
| Tag name                                                                                                                             | Description                                                                |  |  |  |
| hier_instance_name                                                                                                                   | Hierarchy instance name of model is being used.                            |  |  |  |
| time                                                                                                                                 | Simulation time                                                            |  |  |  |
| reg_name                                                                                                                             | Name of accessed register.                                                 |  |  |  |
| size                                                                                                                                 | Access size.                                                               |  |  |  |
| reg_address                                                                                                                          | Register's address.                                                        |  |  |  |
| reg_value                                                                                                                            | Register's value.                                                          |  |  |  |
| old_value                                                                                                                            | Register's value before writing.                                           |  |  |  |
| new_value                                                                                                                            | Register's value after writing.                                            |  |  |  |

# 6.5.3. Error and debugging messages

## 6.5.3.1. Error and debugging messages style

Table 6.8: Error and debugging message description

| Table 6.6. Error and debugging message description                                                                                    |                                                                                 |  |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--|--|
| Condition                                                                                                                             | This message's kind is output when error occurs or some important events occur. |  |  |  |
|                                                                                                                                       | It's depended on setting of parameter MessageLevel.                             |  |  |  |
|                                                                                                                                       | Detailed conditions are described in the "Description" column of Table 6.9.     |  |  |  |
| Output                                                                                                                                | This message's kind is printed to standard output (console).                    |  |  |  |
| Format: <severity>: <hier_instance_name>: [<time><unit>] <message content=""></message></unit></time></hier_instance_name></severity> |                                                                                 |  |  |  |
| Tag name                                                                                                                              | Description                                                                     |  |  |  |
| severity                                                                                                                              | Kind of message's severity.                                                     |  |  |  |
| hier_instance_name                                                                                                                    | Hierarchy instance name of model is being used.                                 |  |  |  |
| time                                                                                                                                  | Simulation time.                                                                |  |  |  |
| unit                                                                                                                                  | Simulation time's unit.                                                         |  |  |  |
| Message content                                                                                                                       | Message content (message list is described in Table 6.9).                       |  |  |  |

## 6.5.3.2. List of error and debugging messages

Table 6.9: Error and debug messages

|     | Table 0.5. Error and debug messages |      |                                                                                                                               |                                                                  |  |  |
|-----|-------------------------------------|------|-------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--|--|
| No. | Level                               | Туре | Message                                                                                                                       | Description                                                      |  |  |
| 1   | error                               | user | Invalid access address <address></address>                                                                                    | Users access the model's register with invalid address.          |  |  |
| 2   | error                               | user | Invalid access address <address> with access size <size> bytes</size></address>                                               | Users access the model's register with invalid address and size. |  |  |
| 3   | error                               | user | Invalid access size: <size> bytes</size>                                                                                      | Users access the model's register with invalid size.             |  |  |
| 4   | error                               | user | Writing access size to<br><register_name> at address<br/><address> is wrong: <size> byte(s).</size></address></register_name> | Users write the value to register with unsupported size.         |  |  |
| 5   | error                               | user | Reading access size to<br><register_name> at address<br/><address> is wrong: <size> byte(s).</size></address></register_name> | Users read the value in register with unsupported size.          |  |  |
| 6   | error                               | user | command name " <input_command>" is invalid (*)</input_command>                                                                | Users call command with invalid command.                         |  |  |

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 37/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

| 7   | Orror      | 1100"    | command name: has too much                                         | Hears call command with number of                     |
|-----|------------|----------|--------------------------------------------------------------------|-------------------------------------------------------|
| 7   | error      | user     | <pre><command name=""/> has too much</pre>                         | Users call command with number of                     |
| 8   | 02202      | 1100"    | arguments (*) <command name=""/> command needs                     | argument is wrong. Users call command with invalid    |
| 0   | error      | user     |                                                                    |                                                       |
| 9   | error      | user     | an argument [true/false] (*) Register name < register_name > is    | arguments.  Users call command of register I/F with   |
| 9   | enoi       | usei     | Negister Hame <register_hame> is<br/>  invalid (*)</register_hame> | register name is wrong. The register                  |
|     |            |          | iiivalid ( )                                                       | names are list in Table 4.1.                          |
| 10  | orror      | ucor     | Invalid force value (*)                                            | Users call force command of register                  |
| 10  | error      | user     | invalid force value ( )                                            | I/F with invalid arguments.                           |
| 11  | orror      | ucor     | Invalid write value (*)                                            | Users call release command of register                |
| ''' | error      | user     | invalid write value ( )                                            | I/F with invalid arguments.                           |
| 12  | error      | user     | Wrong command :                                                    | Users call command of register I/F                    |
| 12  | CITOI      | usci     | ( <input_command> (*)</input_command>                              | which is unsupported.                                 |
| 13  | error      | user     | wrong argument: <argument (s)=""></argument>                       | Users call command with invalid                       |
|     | 01101      | door     | ( <input_command>): Type</input_command>                           | arguments.                                            |
|     |            |          | <model_name> help (*)</model_name>                                 | argamonia                                             |
| 14  | error      | user     | wrong argument                                                     |                                                       |
|     | <b>.</b> . |          | ( <input_command> ) : Type</input_command>                         |                                                       |
|     |            |          | <model_name> help (*)</model_name>                                 |                                                       |
| 15  | error      | user     | wrong number of arguments                                          | Users call command with invalid                       |
|     |            |          | ( <input_command> ) : Type</input_command>                         | number arguments.                                     |
|     |            |          | <model_name> help (*)</model_name>                                 |                                                       |
| 16  | -          | user     | Wrong number of argument for                                       | Users call command (via python I/F)                   |
|     |            |          | <command name=""/> command.                                        | with invalid number arguments.                        |
| 17  | warning    | user     | <register_name> is blocked writing</register_name>                 | Users try to write to forced register.                |
|     |            |          | from Bus I/F.                                                      |                                                       |
| 18  | warning    | user     | Cannot launch call-back function                                   | Users read the register during reset                  |
|     |            |          | during reset period                                                | period.                                               |
| 19  | warning    | user     | Cannot write 1 to reserved bit                                     | Users write value to reserved bit of                  |
| -00 |            |          | Operationity designs as a second                                   | register.                                             |
| 20  | warning    | user     | Cannot write during reset period                                   | Users write value to register during reset operation. |
| 21  | warning    | user     | Should read all bit in a register                                  | Users read the register with read                     |
| 21  | wairiiig   | usei     | Should read all bit in a register                                  | access size if smaller than register                  |
|     |            |          |                                                                    | Size.                                                 |
| 22  | warning    | user     | Clock name ( <clock_name>) is</clock_name>                         | Users call SetCLKfreq or GetCLKfreq                   |
|     | wairining  | 4501     | invalid.                                                           | command with clock name is wrong.                     |
| 23  | warning    | user     | Frequency unit ( <unit>) is wrong;</unit>                          | Users call SetCLKfreq with frequency                  |
| _0  |            | 300.     | frequency unit (Hz) is set as default.                             | unit is wrong. The frequency unit must                |
|     |            |          |                                                                    | be Hz, KHz, MHz, GHz.                                 |
| 24  | warning    | user     | The <value> period is less than 1</value>                          | Users issue clock period is less than 1               |
|     |            |          | unit time of system.                                               | unit time of system.                                  |
| 25  | warning    | user     | Reset name ( <reset_name>) is</reset_name>                         | Users call AssertReset command with                   |
|     |            |          | invalid.                                                           | reset name is wrong.                                  |
| 26  | warning    | user     | The AssertReset command of                                         | Users call AssertReset command                        |
|     |            |          | <reset_name> is called in the reset</reset_name>                   | during reset operation.                               |
|     |            |          | operation ( <reset_name>) of the</reset_name>                      |                                                       |
|     |            |          | model. So this calling is ignored.                                 |                                                       |
| 27  | warning    | internal | The error output signals from                                      | "sgaterroz" flags sent from Master and                |
|     |            |          | Master and Checker are different.                                  | Checker sides are different. This is the              |
|     |            |          |                                                                    | cause of "ECM compare error" occurs                   |
|     |            |          |                                                                    | inside model.                                         |
| 28  | warning    | user     | Write to write protection register at                              | Users write to a different register in                |
|     |            |          | address <address> fails by the write</address>                     | same module during write procedure to                 |

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 38/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

| access to other address <address>.  a write-protected register. (re Chapter 7.9)  Write to write protection register at address <address> fails at step <a href="text-address">twith wrong sequence. (refer to the twint wrong with wrong sequence. (refer to the twint wrong sequence. (refer to the twint wrong with wrong sequence.)  Users write to a write-protected with wrong with wrong sequence. (refer to the twint to a write-protected with wrong sequence. (refer to the twint wrong with wrong sequence. (refer to the twint to a write-protected with wrong sequence. (refer to the twint wrong to the twint wrong sequence. (refer to the twint wrong sequence.)  Users write to a write to a write-protected with wrong sequence. (refer to the twint wrong sequence.)  Users write to a write-protected with wrong sequence. (refer to the twint wrong with wrong sequence. (refer to 7.9)  Users write to a write-protected with wrong sequence.</a></address></address>                                                                                               | ed register<br>to Chapter R register<br>ar error s not the |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|
| 29   warning   user   Write to write protection register at address <address> fails at step <a href="text-address">(step&gt;.</a>   Users write to a write-protect with wrong sequence. (refer to 7.9)    </address>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | to Chapter R register ar error s not the                   |
| address <address> fails at step</address>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | to Chapter R register ar error s not the                   |
| Step>.   7.9   30   warning   user   Clearing of the ERROROUT output is not possible.   All errors not masked by   ECMEMK0/1, or the ECMmSSE130   bit in the ECMmESSTR1 register   are not cleared beforehand.   ECMmSSE130 bit in the ECMmESSTR1 register are rocleared beforehand.   Step   Cleared beforehand   Users write to ECMDTMCFG   register to enable delay timer (errors no. 4 to 11).   32   warning   user   Port name ( <port_name>) is invalid.   Users write to ECMDTM wrong.   Users call "port" command with name is wrong.   33   warning   user   The delay timer clock is changed   Users change clock used for   Users change clock</port_name>    | R register<br>ar error<br>s not<br>the                     |
| 30 warning user Clearing of the ERROROUT output is not possible. All errors not masked by ECMEMK0/1, or the ECMmSSE130 bit in the ECMmESSTR1 register are not cleared beforehand.  31 warning user Do not set the delay timer for clock monitor upper limit/lower limit errors (errors no. 4 to 11).  32 warning user Port name ( <port_name>) is invalid.  33 warning user The delay timer clock is changed Users write 1 to ECMmECLR or call "port" command to clear output ports ("ecmterroz", "ecmterroutz") when all errors masked by ECMEMK0/1, or the ECMmSSE130 bit in the ECMmESSTR1 register are resolved beforehand.  Users write 1 to ECMmECLR or call "port" command to clear output ports ("ecmterroz") when all errors masked by ECMEMK0/1, or the ECMmSSE130 bit in the ECMmESSTR1 register are resolved beforehand.  Users write 1 to ECMmECLR or call "port" command to clear output ports ("ecmterroutz") when all errors masked by ECMEMK0/1, or the ECMmSSE130 bit in the ECMmESSTR1 register are resolved beforehand.  Users write 1 to ECMmECLR or call "port" command to clear output ports ("ecmterroutz") when all errors masked by ECMEMK0/1, or the ECMmSSE130 bit in the ECMmESSTR1 register are resolved beforehand.  Users write 1 to ECMmECLR or call "port" command to clear output ports ("ecmterroutz") when all errors masked by ECMEMK0/1, or the ECMmSSE130 bit in the ECMmESSTR1 register are resolved beforehand.  Users write 1 to ECMmECLR output ports ("ecmterroutz") when all errors masked by ECMEMK0/1, or the ECMmSSE130 bit in the ECMmeSSTR1 register are resolved beforehand.  Users write 1 to ECMmSSE130 output ports ("ecmterroutz") when all errors masked by ECMEMK0/1, or the ECMmSSE130 bit in the EC</port_name> | ar error<br>s not<br>the                                   |
| is not possible. All errors not masked by ECMEMK0/1, or the ECMmSSE130 bit in the ECMmESSTR1 register are not cleared beforehand.  31 warning user Do not set the delay timer for clock monitor upper limit/lower limit errors (errors no. 4 to 11).  32 warning user Port name ( <port_name>) is invalid.  33 warning user The delay timer clock is changed Users change clock used for</port_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ar error<br>s not<br>the                                   |
| All errors not masked by ECMEMK0/1, or the ECMmSSE130 bit in the ECMmESSTR1 register are not cleared beforehand.  31 warning user Do not set the delay timer for clock monitor upper limit/lower limit errors (errors no. 4 to 11).  32 warning user Port name ( <port_name>) is invalid.  33 warning user The delay timer clock is changed Users change clock used for editional country.  34 warning user The delay timer clock is changed Users change clock used for editional country.  35 output ports ("ecmterroz", "ecmterroutz") when all errors masked by ECMEMK0/1, or the ECMmSSE130 bit in the ECMmESSTR1 register are recleared beforehand.  36 Users write to ECMDTMCFG register to enable delay timer source no.4 to 11.  37 warning user The delay timer clock is changed Users change clock used for eccenterious.</port_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | s not<br>the                                               |
| BCMEMK0/1, or the ECMmSSE130 bit in the ECMmESSTR1 register are not cleared beforehand.  31 warning user Do not set the delay timer for clock monitor upper limit/lower limit errors (errors no. 4 to 11).  32 warning user Port name ( <port_name>) is invalid.  33 warning user The delay timer clock is changed Users change clock used for maked by ECMEMK0/1, or to ECMmSSE130 bit in the ECMmESSTR1 register are recleared beforehand.  Users write to ECMDTMCFG register to enable delay timer source no.4 to 11.  Users call "port" command with name is wrong.</port_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | the                                                        |
| bit in the ECMmESSTR1 register are not cleared beforehand.    Second Color   C              | the                                                        |
| are not cleared beforehand.  ECMmSSE130 bit in the ECMmESSTR1 register are r cleared beforehand.  31 warning user Do not set the delay timer for clock monitor upper limit/lower limit errors (errors no. 4 to 11).  32 warning user Port name ( <port_name>) is invalid.  33 warning user The delay timer clock is changed Users change clock used for</port_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                            |
| BCMmESSTR1 register are r cleared beforehand.  31 warning user Do not set the delay timer for clock monitor upper limit/lower limit errors (errors no. 4 to 11).  32 warning user Port name ( <port_name>) is invalid. Users call "port" command winame is wrong.  33 warning user The delay timer clock is changed Users change clock used for</port_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | not                                                        |
| State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | not                                                        |
| 31   warning   user   Do not set the delay timer for clock monitor upper limit/lower limit errors register to enable delay timer source no.4 to 11).   32   warning   user   Port name ( <port_name>) is invalid.   Users call "port" command winame is wrong.   33   warning   user   The delay timer clock is changed   Users change clock used for</port_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                            |
| monitor upper limit/lower limit errors register to enable delay timer source no.4 to 11).  32 warning user Port name ( <port_name>) is invalid. Users call "port" command winame is wrong.  33 warning user The delay timer clock is changed Users change clock used for</port_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                            |
| (errors no. 4 to 11).   source no. 4 to 11.     32   warning   user   Port name ( <port_name>) is invalid.   Users call "port" command winame is wrong.     33   warning   user   The delay timer clock is changed   Users change clock used for</port_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | i0/2                                                       |
| 32 warning user Port name ( <port_name>) is invalid. Users call "port" command winame is wrong.  33 warning user The delay timer clock is changed Users change clock used for</port_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | r for error                                                |
| name is wrong.  33 warning user The delay timer clock is changed Users change clock used for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                            |
| 33 warning user The delay timer clock is changed Users change clock used for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ith port                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                            |
| I will a diament a mountain a later than the second and the second              | timer                                                      |
| while timer is running. during timer running.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                            |
| 34 info user Error status is cleared while error Users write to ECMESSTC0/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1 register                                                 |
| input source still active. to clear error flag(s) in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                            |
| ECMmESSTR0/1 register wh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | nen error                                                  |
| input source still active.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                            |
| 35 info user <clock_name> frequency is Users call GetCLKFreq with v</clock_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | valid clock                                                |
| <pre><frequency> <unit>.</unit></frequency></pre> <pre>name.</pre>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                            |
| 36 info user <clock_name> frequency is zero. Users do an action when clock</clock_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ck                                                         |
| frequency is zero value.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                            |
| 37 info user The model will be reset Users call AssertReset comm                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | nand with                                                  |
| ( <reset_name>) for <period_time> start reset time and reset period_time&gt;</period_time></reset_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | iod.                                                       |
| ns after <delay_time> ns.</delay_time>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                            |
| 38 info internal The model is reset by AssertReset Reset by AssertReset comma                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | and is                                                     |
| command of <reset_name>. active.</reset_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                            |
| 39 info user The reset signal of <reset_name> is Users activate reset signal.</reset_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                            |
| asserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                            |
| 40 info user The reset signal of <reset_name> is Users deactivate reset signal</reset_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | l                                                          |
| negated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                            |
| 41 info internal Reset period of <reset_name> is Reset period of reset which is</reset_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | s set by                                                   |
| over. AssertReset is over.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                            |
| 42 info internal Initialize <register_name> (<value>) Registers are initialized by re</value></register_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | set                                                        |
| signal(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                            |
| 43 info internal INT [ <interrupt_name>] Assert. Interrupt information is dumper</interrupt_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | ed when                                                    |
| INT [ <interrupt_name>] Negate. parameter DumpInterrupt is s</interrupt_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                            |
| and interrupt signal is change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                            |
| 44 info internal Error input [ <error_name>] Assert. Error input information is dum</error_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                            |
| Error input [ <error_name>] Negate. parameter EnableTransInfo is</error_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | s set true                                                 |
| and error input source is char                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | nged                                                       |
| 45 info user ECM output information: Users call DumpStatInfo com                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ımand                                                      |
| + ecmterroz: <value></value>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                            |
| + ecmterroutz: <value></value>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                            |
| + ecmtresz: <value></value>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                            |
| + ecmti: <value></value>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                            |
| + ecmtnmi: <value></value>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                            |
| 46 info user <port_name> port value is <value>. Users call "port" command wi</value></port_name>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                            |

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 39/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

|    |         |          |                                                                                                         | setting value. Port value is read.                                                                               |
|----|---------|----------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|
| 47 | info    | user     | Set dummy value <value> to <port_name> port.</port_name></value>                                        | Users call "port" command with setting value. Port value is written.                                             |
| 48 | info    | internal | A request to start delay timer is called while the delay timer is running.                              | Another error by which the delay timer is started occurs while the delay timer is running.                       |
| 49 | info    | internal | Delay timer compare value is zero.                                                                      | An error by which the delay timer is started occurs and ECMDTMCMP register value is 0.                           |
| 50 | info    | internal | Delay timer starts counting.                                                                            | An error by which the delay timer is started occurs.                                                             |
| 51 | info    | internal | Delay timer stops counting.                                                                             | The counter value of the delay timer matches with the value of the ECM delay timer compare register (ECMDTMCMP). |
| 52 | warning | user     | Cannot write data to ECM delay timer compare register (ECMDTMCMP) while the delay timer is not stopped. | Users update value of ECMDTMCMP register while the delay timer is not stopped.                                   |

#### Note:

- (\*) The dumping message is not depend on setting value of MessageLevel parameter. This message is returned to Command Handler (commandHandler.h)/Python Handler (PY\_ECM\_P1M.cpp). Command/Python Handler will decide the message content will be dumped.

## 6.6. Defined macro and template

- There is no template in model.
- There are three macros IS\_RESET\_ACTIVE\_LOW, REGIF\_SC\_REPORT, and REGIF\_NOT\_USE\_SYSTEMC in the model
  - When users define the macro IS\_RESET\_ACTIVE\_LOW, reset active Low level. If not, reset actives High level.
  - If users define the macro REGIF\_SC\_REPORT, the SC\_REPORT function is used.
     Otherwise, the "printf" function is used. This macro should be not defined if users defined REGIF\_NOT\_USE\_SYSTEMC.
  - o Users can define macro REGIF\_NOT\_USE\_SYSTEMC to remove SystemC part.

| Renesas Confidential   | INT-SLD-16010                            | Rev.          | 1.2 | 40/59  |
|------------------------|------------------------------------------|---------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-007 |     | 075-01 |

## 7. Flow diagram

## 7.1. Sequence flow



Figure 7.1: Sequence flow

#### Explanation:

- ➤ Users interact with parameters/commands of the model via Command I/F. (The commands and parameters are described in Table 6.2 and Table 6.3).
- Users access the registers of model via the TLM target sockets m\_tgt\_sockets[2:0].
- When model receives an error input, the Input Error Source is called to set error status to ECMmESSTR0/1 register (refer to Chapter 7.5). After that, the Control Interrupt is called to issue internal interrupt, internal reset and error output signals according corresponding error source. At this time, the delay timer is started for a wait time to issue

| Renesas Confidential   | INT-SLD-16010                            | Rev.          | 1.2 | 41/59  |
|------------------------|------------------------------------------|---------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-007 |     | 075-01 |

internal reset and error output signals according delay timer overflow (refer to Chapter 7.6).

In case error pulse signal is selected in dynamic mode, if there is no error occurred, "ecmterroutz" is output according "ecmttin" input signal.

## 7.2. State diagram



Figure 7.2: State diagram

## **Explanation**:

- RESET: Transition of RESET state to ERROR OUTPUT state is described as below:
  - RESET → ERROR OUTPUT: The state of the model is changed after reset (both "preset\_n" and "extresetz") is negated. The error output ports ("ecmterroz" and "ecmterroutz") are reset to active level ("Low"). (1)
- ERROR OUTPUT: Transition of this state to other states is described as below:
  - ERROR OUTPUT → RESET: If the reset is asserted (by hardware reset signal or user reset command), the state of the model is changed to RESET state. (7)
  - ERROR OUTPUT → IDLE: If users clear error output port by writing 1 to ECMmECLR register, the state is changed to IDLE state. (2)
- > IDLE: Transition of this state to other states is described as below:
  - IDLE → RESET: If the reset is asserted (by hardware reset signal or user reset command), the state of the model is changed to RESET state. (8)
  - IDLE → TIMEOUT PROCESS: The state of the model is changed to TIMEOUT PROCESS state when an error source inputs/or a pseudo error is set. In this state, a delay timer is started after the interrupt signals are issued for waiting time before transfer to ERROR OUTPUT state. (3)

| Renesas Confidential   | INT-SLD-16010                            | Rev.          | 1.2 | 42/59  |
|------------------------|------------------------------------------|---------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-007 |     | 075-01 |

- IDLE → ERROR OUTPUT: If users set error output port by writing 1 to ECMmESET register, the state is changed to ERROR OUTPUT state. In this case, the interrupt signals are not issued and delay timer is not started accordingly. (4)
- TIMEOUT PROCESS: Transition of this state to other states is described as below:
  - TIMEOUT PROCESS → RESET: If the reset is asserted (by hardware reset signal or user reset command), the state of the model is changed to RESET state. (9)
  - TIMEOUT PROCESS → IDLE: During waiting time after delay timer started, if delay timer is stopped by set ECMDTMCTL.ECMSTP = 1 before delay timer overflows, the state is changed to IDLE state. (5)
  - TIMEOUT PROCESS → ERROR OUTPUT: When delay timer overflows, the state is changed to ERROR OUTPUT state. (6)

#### 7.3. Reset flow



Figure 7.3: Reset flow

#### **Explanation**:

- ➤ The ECM model has 2 hardware resets and 2 corresponding software resets of "preset\_n" and "extresetz".
- ➤ Users can reset model by software reset via Command IF or by reset signal via reset ports. The Figure 7.4 shows the relationship between software reset and hardware reset.
- ➤ If the reset is active ("preset\_n" or "extresetz" is asserted), the model operates as following:

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 43/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

- o Cancel events related to the AssertReset if reset signal is received.
- o Initialize related registers:
  - ✓ All ECM's registers except ECMmESSTR0/1 are reset by "preset\_n".
  - ✓ ECMmESSTR0/1 registers are reset by only "extresetz".
- Cancel all operation events
- Initialize all internal variables and output ports.

#### Note:

- Related registers cannot be accessed (read/write) during reset period.



Figure 7.4: Relationship between software reset and hardware reset

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 44/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

## 7.4. Command/parameter configuration operation flow

- ➤ Users set/call the parameter/command of model via the Command I/F. Setting/calling operation is described as Figure 7.5 -> Figure 7.9.
- ➤ The function of the parameters and commands is described in Table 6.2 and Table 6.3.



Figure 7.5: Command/parameter configuration operation flow (1/5)



Figure 7.6: Command/parameter configuration operation flow (2/5)



Figure 7.7: Command/parameter configuration operation flow (3/5)



Figure 7.8: Command/parameter configuration operation flow (4/5)

| Renesas Confidential   | INT-SLD-16010                            | Rev.          | 1.2 | 46/59  |
|------------------------|------------------------------------------|---------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-007 |     | 075-01 |



Figure 7.9: Command/parameter configuration operation flow (5/5)

| Renesas Confidential   | INT-SLD-16010                            | Rev.            | 1.2 | 47/59  |
|------------------------|------------------------------------------|-----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075- |     | 075-01 |

## 7.5. Input error source flow



Figure 7.10: Input error source flow

#### Explanation:

- ➤ When an error input source is active by receiving a signal via "ecmterrin" ports, the operation in response to this error source is as below:
  - The related error flag (corresponding bit in ECMmESSTR0/1 register) is set to 1 (without dependence on setting of ECMEMK0/1 register).
  - After that, the interrupt signal(s) ("ecmti" and/or "ecmtnmi") can be output according setting of ECMMICFG0/1 and ECMNMICFG0/1 registers (refer to Chapter 7.6).
  - Besides, the internal reset signal ("ecmtresz") and error output signals ("ecmterroz" and "ecmterroutz") can be output at this time (refer to Chapters 7.7 and 7.8)
- ➤ If a pseudo error is triggered by writing 1 to a bit in ECMPE0/1 register, the operation in response to the generation of a pseudo error is identical to that in response to a real error source.
- Besides, the error input source can be active by a loop-back error occurred in error output process (error "ECM compare error" (error No.29)). (refer to Chapter 7.8)
  Notes:
  - (1\*) When reset operation is active ("preset\_n" or "extresetz" is asserted), the receiving input signal is suspended.

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 48/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

- (2\*) When clock is zero ("pclk" = 0), model does not operate/stops operation. So, the receiving input signal is suspended too. However, error causes can be captured without clock and the error status can be set. (ref[7]/Chapter 21.1)

## 7.6. Interrupt control flow



Figure 7.11: Interrupt control flow

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 49/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

## Explanation:

- ➤ After an error flag is set to 1 (in both Master and Checker sides), the interrupt flag(s) of each side (Master/Checker) will be set to 1 if the corresponding interrupt generation is enabled by setting ECMMICFG0/1 and ECMNMICFG0/1 registers.
  - o If the corresponding El level interrupt generation is enabled by setting ECMMICFG0/1 register, the "sgati" flag is set accordingly.
  - o As the same way, "sgatnmi" flag is set if FE level interrupt generation is enabled.
  - According this change, the interrupt flag values from Master and Checker sides will be concentrated by OR operator, the interrupt signal(s) ("ecmti" and/or "ecmnmi") will be issued in 1 pulse of "pclk" with the active level is result of this OR operator. (ref[5]/Figure 32.2)
- ➤ When the interrupt signal asserts, if corresponding bit in ECMDTMCFG0/1/2/3 register = 1, ECMDTMCTL.ECMSTA = 1 and delay timer is stopped (delay timer is not counting), the delay timer start flag ("dtmtgout") of each side will be set to 1 and the delay timer is started to count up with count clock is "pclk".
  - During delay timer running, if users request to stop delay timer by set ECMDTMCTL.ECMSTP = 1, the delay timer counter is initialized and stop counting (ECMDTMCTL.ECMSTA = 0, ECMDTMR = 0).
  - Otherwise, delay timer continues count up until the count value matches value set in ECMDTMCMP register. At this overflow time, delay timer overflow flag is set to 1 (ECMmESSTR1. ECMmSSE129 = 1).
- Besides, if there is no interrupt generation condition reached, the interrupt flag ("sgati"/ "sgatnmi") is set to 0.

#### Notes:

- (1\*) M/C = Master/Checker. According error flag is set in ECMmESSTR0/1 register, the corresponding interrupt flag is set.
- (2\*) When delay timer is running, users can read ECMDTMR register for the delay timer counter value.
- (3\*) "The interrupt generation condition" = "error status bit in ECMmESSTR0/1 registers is set to 1" and "corresponding interrupt generation is enabled by set 1 to a bit in ECMMICFG0/1 and/or ECMNMICFG0/1 register(s)".
- (4\*) After delay timer already started, setting to ECMDTMCFG0/1/2/3 registers is not effected. Its mean writing data to this register has to be conducted while the delay timer is stopped.

| Renesas Confidential   | INT-SLD-16010                            | Rev.            | 1.2 | 50/59  |
|------------------------|------------------------------------------|-----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075- |     | 075-01 |

#### 7.7. Internal reset control flow



Figure 7.12: Internal reset control flow

#### Explanation:

- ➤ If corresponding bit in ECMIRCFG0/1 register = 1, the reset flag ("sgatresz") (Master/Checker side) is set to 0 (active level) when one of below cases occurs:
  - The counter value of the delay timer matches with the value of the ECM delay timer compare register (delay timer overflows: ECMmESSTR1. ECMmSSE129 is set to 1).
  - An error flag is set to 1 in ECMmESSTR0/1 register.
- ➤ The reset flag "sgatresz" (Master/Checker side) is just set from 0 to 1 by asserting "preset\_n"/"extresetz" signal.
- Besides, the reset flag values from Master and Checker sides will be concentrated by AND operator, the reset signal ("ecmtresz") will be issued with the active level is result of this AND operator. (ref[5]/Figure 32.2)

| Renesas Confidential   | INT-SLD-16010                            | Rev.            | 1.2 | 51/59  |
|------------------------|------------------------------------------|-----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075- |     | 075-01 |

## 7.8. Error output control flow



Figure 7.13: Error output control flow

#### Explanation:

- ➤ If delay timer overflow flag is set to 1 or there is an error flag = 1, the error flags ("sgaterroz" and "sgaterroutz") (Master/Checker side) are set to 0 (active level) when corresponding bit in ECMEMK0/1 is 0 (error output not masked).
- Otherwise, the error flags are set to 1 (inactive level).
- ➤ Besides, the error flag values from Master and Checker sides will be concentrated by AND operator (ref[5]/Figure 32.2):

| Renesas Confidential   | INT-SLD-16010                            | Rev.           | 1.2 | 52/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

- The error compare signal ("ecmterroz") will be issued with the active level is result of AND operator between "sgaterroz" flags from both Master and Checker sides.
- When "sgaterroz" flag from Master side is different with another one from Checker side, the error "ECM compare error" (error No.29) will be occurred and a warning message is dumped.
- For the ERROROUT output signal ("ecmterroutz"), when the error flag ("sgaterroutz")
   = 1, it will be issued depend on "ecmttin" input if this signal is in dynamic mode.
   Otherwise, this signal will be issued with the active level is result of AND operator between "sgaterroutz" flag from both Master and Checker sides.
- The status of "ecmterroutz" will be stored in ECMmESSTR1.ECMmSSE131.

## 7.9. Write to write-protected register flow



Figure 7.14: Write to write-protected register flow (without break)

#### Explanation:

- Almost registers in ECM model are protected registers. (refer to Table 4.1 for list of protected registers)
- ➤ The settings of protected registers are protected by requiring a special procedure (1\*).

| Renesas Confidential   | INT-SLD-16010                            | Rev.             | 1.2 | 53/59  |
|------------------------|------------------------------------------|------------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075-0 |     | 075-01 |

- When users write 0xA5 into protection command register (according 1<sup>st</sup> step in write procedure), pass\_step is set to 1.
- According 2<sup>nd</sup> step in write procedure, if users write to a protected register when protection command register = 0xA5, pass\_step is set to 2, reg\_addr will store address of this register and reg\_val is used to store written value. In the case protection command register != 0xA5, write procedure should be restart at beginning.
- If users write to a different register in same module listed in Table 4.1 (3\*), when pass\_step = 2 or 3, the write procedure fails, ECMPS.ECMPRERR is set to 1 and write procedure should be restart at beginning.
- At pass\_step = 2, users should write inverse value of the desired value to current protected register. If not, the write procedure fails. After finish this step (its means finish 3<sup>th</sup> step in write procedure), pass\_step is set to 3.
- At pass\_step = 3, users should write again desired value to current protected register.
   If not, the write procedure fails. After finish this step (its means finish 4<sup>th</sup> step in write procedure), register is written completely (the write value is updated to register).
   Besides, ECMPS.ECMPRERR is set to 0.
- ➤ If break is occurred ("svaccess" is asserted) while the sequence from 1 to 4, the register protection is suspended until normal operation is resumed. (2\*)
  - At this time, users can write any dummy value into protected registers and write procedure is not failed (ECMPS.ECMPRERR keeps value 0).
  - o After "svaccess" is released, the write protection procedure is recover.

#### Notes:

- (1\*) Write procedure without break:
  - + Step 1: Write the fixed value 0xA5 to the protection command register.
  - + Step 2: Write the desired value to the protected register.
  - + Step 3: Write the inverse of the desired value to the protected register.
  - + Step 4: Write the desired value to the protected register.
  - + Step 5: Confirm write value.

Example: Write 0xAA into ECMMICFG1 register (with current value = 0x0)

- + Step 1: Write the fixed value 0xA5 to the ECMPCMD1 => ECMMICFG1 = 0x0
- + Step 2: Write the 0xAA to the ECMMICFG1 => ECMMICFG1 = 0x0
- + Step 3: Write the 0xFFFFF55 to the ECMMICFG1 => ECMMICFG1 = 0x0
- + Step 4: Write the 0xAA to the ECMMICFG1 => ECMMICFG1 = 0xA2
- + Step 5: Confirm write value ECMMICFG1 = 0xA2
- (2\*) Write procedure with break:
  - + Step 1: Write the fixed value 0xA5 to the protection command register.
  - + Step 1break: Write DUMMY value to the protected register.
  - + Step 2: Write the desired value to the protected register.
  - + Step 2break: Write DUMMY value to the protected register.
  - + Step 3: Write the inverse of the desired value to the protected register.
  - + Step 3break: Write DUMMY value to the protected register.
  - + Step 4: Write the desired value to the protected register.
  - + Step 4break: Write DUMMY value to the protected register.
  - + Step 5: Confirm write value.

Example: Write 0xAA into ECMMICFG1 register (with current value = 0x0)

+ Step 1: Write the fixed value 0xA5 to the ECMPCMD1 => ECMMICFG1 = 0x0

| Renesas Confidential   | INT-SLD-16010                            |                | 1.2 | 54/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

("svaccess" is asserted)

+ Step 1break:

Write 0x5555 to the ECMMICFG1 => ECMMICFG1 = 0x555Write 0x3 to the ECMMICFG1 => ECMMICFG1 = 0x3

("svaccess" is released)

+ Step 2: Write the 0xAA to the ECMMICFG1 => ECMMICFG1 = 0x3 + Step 3: Write the 0xFFFFFF55 to the ECMMICFG1 => ECMMICFG1 = 0x3

("svaccess" is asserted)

+ Step 3break:

Write 0x5555 to the ECMMICFG1 => ECMMICFG1 = 0x555Write 0x3 to the ECMMICFG1 => ECMMICFG1 = 0x3

("svaccess" is released)

+ Step 4: Write the 0xAA to the ECMMICFG1

 $\Rightarrow$  ECMMICFG1 = 0xA2

+ Step 5: Confirm write value ECMMICFG1 = 0xA2

- (3\*) A different register in the same module is a register in the same module category as that of protection command registers, sequence status registers, and write protection target registers:
- + When a protected register in <ECM\_base> area is accessed, different registers in same module are other registers in <ECM\_base>, <ECMM\_base> and <ECMC\_base> areas.
- + When a protected register in <ECMM\_base> area is accessed, different registers in same module are other registers in <ECM\_base> and <ECMM\_base> areas.
- + When a protected register in <ECMC\_base> area is accessed, different registers in same module are other registers in <ECM\_base> and <ECMC\_base> areas.

| Renesas Confidential   | INT-SLD-16010                            | Rev.            | 1.2 | 55/59  |
|------------------------|------------------------------------------|-----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075- |     | 075-01 |

## 7.10. Trigger set error flow



Figure 7.15: Trigger set error flow

#### **Explanation**:

- When users write 1 to ECMmESET register to trigger to set an error output
  - ECMmESSTR1. ECMmSSE130 is set to 1.
  - When set error request is triggered, the error flags "sgaterroz" and "sgaterroutz" are set to 0.
  - o After that, output signals "ecmterroz" and "ecmterroutz" can be output accordingly.
  - Set an error output via the ECMmESET register, the error flag for "ECM compare error" will be set (ECMmESSTR0.ECMmSSE029 = 1) due to "sgaterroz" flags from Master and Checker sides are different at this time.

| Renesas Cor   | nfidential         | INT-SLD           | -16010             | Rev.           | 1.2 | 56/59  |
|---------------|--------------------|-------------------|--------------------|----------------|-----|--------|
| Internal Spec | cification Error ( | Control Module (F | ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

## 7.11. Trigger clear error flow



Figure 7.16: Trigger clear error flow

## **Explanation**:

- ➤ When users write 1 to ECMmECLR register to trigger to clear an error output
  - The clearing is only possible if all error flags (for not masked error) set in ECMmESSTR0/1 registers and ECMmESSTR1.ECMmSSE130 bit are cleared beforehand.
  - When clear error request is triggered, the error flags "sgaterroz" and "sgaterroutz" are set to 1.
  - o After that, output signals "ecmterroz" and "ecmterroutz" can be output accordingly.
  - Clear an error output via the ECMmECLR register, the error flag for "ECM compare error" will be set (ECMmESSTR0.ECMmSSE029 = 1) due to "sgaterroz" flags from Master and Checker sides are different at this time.

| Renesas Confidential   | INT-SLD-16010                            |                 | 1.2 | 57/59  |
|------------------------|------------------------------------------|-----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075- |     | 075-01 |

# 8. Functions description

The detail specification of implemented classes is described in ref[8].

## 9. Limitation

> None

| Renesas Confidential   | INT-SLD-16010                            |                | 1.2 | 58/59  |
|------------------------|------------------------------------------|----------------|-----|--------|
| Internal Specification | Error Control Module (ECM) for RH850/P1M | D-SLD-M40-0075 |     | 075-01 |

# **Revision History**

| Version | Modified points                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Agreement | Annrover                         | Checker                          | Author                                |
|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------|----------------------------------|---------------------------------------|
| 1.0     | - Created new                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Agreement | Approver                         |                                  | Ngan Tran                             |
|         | - Greated new                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | -         | Yen Nguyen<br>12/23/2016         | Yen Nguyen<br>12/23/2016         | 12/12/2016                            |
| 1.1     | - Added Figure 3.2 and Figure 3.3 for internal control blocks - Updated Table 4.1 to change read access size (from "-" into "8 16 32") and change R/W permission (from "W" into "R:0 W1") of ECMmESET, ECMmECLR - Updated Chapter 5.3 to add "When reset port is activated ("preset_n" or "extresetz"), all output ports are initialized" - Updated Chapter 5.7 to modify "reset generation condition" - Updated Chapter 5.8 and Figure 5.4 to correct "interrupt generation condition" - Updated Chapter 5.9, 5.10 to modify "error output generation condition" - Modified Figure 6.1 to move "re_define.h" from ecm_p1m.h into ecm_p1m.cpp; updated the note to change Register IF Generator (v2015_04_06) into (v2014_12_01) according latest version - Updated Table 6.2, Table 6.3, Figure 6.2, Figure 6.3, Table 6.4, Chapter 7.4 to add new supported commands/parameters; added the notes (3*) for "reg force/write" command - Updated Table 6.9 to add new messages Modified Chapter 7.1/Explanation to add 1 more condition to issue internal reset and error output signals - Modified Chapter 7.5/Explanation - Updated Chapter 7.5/Explanation - Updated Chapter 7.5/Explanation - Updated Chapter 7.9 to add Note (3*) - Modified Chapter 7.9 to add Note (3*) - Modified Chapter 7.10, 7.11 to correct action set error flag for "ECM compare error" |           | 12/23/2016 Yen Nguyen 01/25/2017 | 12/23/2016 Yen Nguyen 01/25/2017 | 12/12/2016<br>Ngan Tran<br>12/26/2016 |
|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1         |                                  |                                  |                                       |

| Renesas Confidential   | INT-SLD-16010                            | Rev. | 1.2               | 59/59 |  |
|------------------------|------------------------------------------|------|-------------------|-------|--|
| Internal Specification | Error Control Module (ECM) for RH850/P1M |      | D-SLD-M40-0075-01 |       |  |

| Modified points  - Added the note in Chapter 5.3  "During reset period, accessing to registers may not be allowed"  - Updated Figure 5.3/(3*) to changed delay timer counter value when overflow occurs from "compare match value" into "0" | Agreement A.Imoto 02/14/2017                                                                                                                                                                                                                                                                                                                                                                             | Approver Yen Nguyen 02/07/2017                                                                                                                                                                                                                                                                                                                                                                                                             | Yen Nguyen<br>02/07/2017                                                                                                                                                                                                                                                                                                                                                                                                                   | Author<br>Ngan Tran<br>02/06/2017                                                                                                                                                                                                                                                                                                                                                                                                          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| - Added ""ecmterroutz" = ~("ecmttin")" in Chapter 5.10 - Modified Chapters 5.7, 5.9, 5.10, 7.7, 7.8, 7.10, 7.11 (figures and descriptions) to change active level of internal reset flag and error flags                                    |                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| descriptions) to change active level<br>of internal reset flag and error flags<br>("sgatresz", "sgaterroz" and<br>"sgaterroutz") from 1 into 0                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 7.5 to add "without dependence on setting of ECMEMK0/1 register" - Updated Table 6.9 to modify messages No.50, 51, and to add                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                             | - Added ""ecmterroutz" =    ~("ecmttin")" in Chapter 5.10 - Modified Chapters 5.7, 5.9, 5.10,    7.7, 7.8, 7.10, 7.11 (figures and descriptions) to change active level of internal reset flag and error flags ("sgatresz", "sgaterroz" and "sgaterroutz") from 1 into 0 - Updated description in Chapter 7.5 to add "without dependence on setting of ECMEMKO/1 register" - Updated Table 6.9 to modify | - Added ""ecmterroutz" =    ~("ecmttin")" in Chapter 5.10 - Modified Chapters 5.7, 5.9, 5.10,    7.7, 7.8, 7.10, 7.11 (figures and descriptions) to change active level of internal reset flag and error flags ("sgatresz", "sgaterroz" and "sgaterroutz") from 1 into 0 - Updated description in Chapter    7.5 to add "without dependence on setting of ECMEMK0/1 register" - Updated Table 6.9 to modify messages No.50, 51, and to add | - Added ""ecmterroutz" =    ~("ecmttin")" in Chapter 5.10 - Modified Chapters 5.7, 5.9, 5.10,    7.7, 7.8, 7.10, 7.11 (figures and descriptions) to change active level of internal reset flag and error flags ("sgatresz", "sgaterroz" and "sgaterroutz") from 1 into 0 - Updated description in Chapter    7.5 to add "without dependence on setting of ECMEMK0/1 register" - Updated Table 6.9 to modify messages No.50, 51, and to add | - Added ""ecmterroutz" =    ~("ecmttin")" in Chapter 5.10 - Modified Chapters 5.7, 5.9, 5.10,    7.7, 7.8, 7.10, 7.11 (figures and descriptions) to change active level of internal reset flag and error flags ("sgatresz", "sgaterroz" and "sgaterroutz") from 1 into 0 - Updated description in Chapter    7.5 to add "without dependence on setting of ECMEMK0/1 register" - Updated Table 6.9 to modify messages No.50, 51, and to add |