

**MOS Device: Basics** 

- MOSFET & Modeling -

Renesas Design Vietnam Co., Ltd.

Phuoc Tran, Nguyen Phuoc Nguyen, RVC Training Center

Lecture 2

October 11, 2010

Rev. 0.00

### (4) How many types of Devices on LSI?

So far, we learned "Semiconductor Physics", it's a basic knowledge to understand Devices.

- How many free electrons in semiconductor material
- How fast the electron moves in the semiconductor material

Now we start learning "Semiconductor Devices".

Typical device used in LSI is categorized with:

- Two terminal Devices: Diode

- Three terminal Devices: Transistor

Diode: we have "PN-Diode" and "MOS-Diode".

Transistor: we have:

"MOSFET; Metal Oxide Semiconductor Field Effect Transistor"

"BJT; Bipolar Junction Transistor"

We will learn the operation of "PN-Diode", "MOS-Diode" and "MOSFET".

# Note on LSI: words of IC and SSI-ULSI, the integration level

IC: Integrated Circuit is general term to express chips in which many circuits are integrated on a single die

SSI ~ ULSI can be used to distinguish integration level of the chip, however it is troublesome for engineers

Therefore, many people simply use term "LSI" for all the relatively large integrated chips (say >1K components)

In my case, I use the term of "IC", if I want to describe the small integrated chips intentionally such as RF-IC

#### **Continued:**

## General definition on the Integration level and notation

SSI, Small Scale IC, # of component=2-100

MSI, Middle Scale IC, # of component=100-1000

LSI, Large Scale IC, # of component=1000-100K

VLSI, Very Large Scale IC, # of component=100K-10M

ULSI, Ultra Large Scale IC, # of component= >10M

## Symbols of Devices Used in LSI

## O MOS Transistor (MOSFET)

Broadly used owing to the properties of high-speed, low-voltage, and high-integration.



## ○ Bipolar Transistor (BJT)

Used in RF and analog applications owing to its high-driveability.



#### O Diode & Other devices

PN-Diode, MOS-Diode

capacitors, resistors etc.

**MOS: Metal Oxide Semiconductor** 



## (4-1) PN-diode or PN-junction

Firstly, the **most important Device** is <u>PN-diode</u>, within many sophisticated semiconductor devices.

It gives Electrical Rectifier element by itself.

Also it is the basic element of BJT (Bipolar Junction Transistor) and <u>IC</u>, invented by Schockley and Noyce, respectively.

In MOSFET, it works as Device Isolation element in CMOS, which achieves updated Highly integrated <u>LSI</u>.

Again! .... IC: Integrated Circuit, LSI: Large Scale Integration

#### Historical BJT Integrated Circuit invention

Reprint of U.S. Patent 2,981,877 (Issued April 25, 1961. Filed July 30, 1959)
PN-diode, BJT and Resistors are integrated on a same material (chip).
This is done by using various PN-junctions on chip!



Fairchild Co.



#### PN-diode is used for Electrical Isolation in CMOS Devices

PN-Diode works as Device Isolation structure in CMOS-LSI It also used as Capacitor element.

Many PN-Diodes are un-intentionally formed in CMOS as shown below.



## Quiz: Confirm all the PN-diodes are reverse biased $(V_P \le V_N)$ in CMOS LSI!

Interconnects form a CMOS inverter circuit using NMOS and PMOS.



#### Electrostatics of PN-diode in equilibrium

Focus on intrinsic p+ and n- regions located in PMOS source diffusion.

Let's cut out a piece of P+N junction

Then rotate it 90 degree to the right!

OK! How the PN-diode works?



#### **Current Flow through PN-Diode**

PN-Diode allows the current flow only one direction, from P to N. It forms electrical rectifier.

Note: In MOS-LSI, PN-Diodes are always "Reverse Biased" to electrically isolate NMOS and PMOS.



# Characteristic Parameters in PN-Diode (In MOS-LSI, always Reverse Biased!)

#### **Important Parameters:**

(1) Electrical

V: Applied Bias Voltage

I: Diode Leak Current

C: Capacitance

(2) Physical

 $\phi$ : Potential Difference

Between N & P

W: Depletion Width

$$C = \frac{\mathcal{E}_{Si}}{W}$$
  $\mathcal{E}_{Si}$ : Permittiv**t**y of Silicon

Capacitance is a function of W;



(a) Physical Structure



(b) Band Structure

## Bias dependency:

#### Equilibrium, Reverse bias, Forward bias

#### Equilibrium condition

$$\phi_{Bi} = \frac{kT}{q} \ln \left( \frac{N_A N_D}{n_i^2} \right)$$

#### Built-in voltage

$$W_{dep} = \sqrt{\frac{2_{\epsilon s}}{q} \left(\frac{1}{N_{A}} + \frac{1}{N_{D}}\right)} \sqrt{\phi_{Bi}}$$

$$\approx \sqrt{\frac{2_{\epsilon s}}{qN_{A}} \phi_{Bi}} : In case$$

: In case of N+P junction (N<sub>D</sub> >> N<sub>A</sub>)

#### Reverse bias condition

$$\phi = \phi_{Bi} + V_{(n)} > \phi_{Bi}$$
 :  $V_{(n)} > 0$  In CMOS, always Reverse Biased

$$: V_{(n)} > 0$$

$$I \approx \frac{qAni}{2\tau_o} W_{dep} \approx 0$$

: Generation/Recombination Current

#### Forward bias condition

$$\begin{split} \varphi &= & \varphi_{Bi} + V_{(n)} < \varphi_{Bi} & : V_{(n)} < 0 \\ W_{dep} \approx & \sqrt{\frac{2_{\epsilon s}}{qN_A}} \left(V_{(n)} + \varphi_{Bi}\right) \\ I_{diode} \approx & I_o \left(e^{\frac{q}{kT}V} - 1\right) \end{split}$$

$$V_{(n)} < 0$$

#### **Show Time!**

PN-Diode or PN-Junction:

Electrons and Holes in PN-diode Movement of Electrons and Holes Related Current Flow Change of Depletion Layer Width

### N-type silicon and P-type silicon

When donor ions are added to silicon, free electrons appear whose number is same as ionized donors (N-type Silicon). Then... Fermi-level (Ef) is formed close to conduction band, as you know.



- + Ionized Donor ion
- Free electron

### N-type silicon and P-type silicon

When acceptor ions are added to different piece of silicon, holes are generated whose number is same as ionized acceptors (P-Type Silicon). Then Fermi level of P-type silicon is formed close to valence band.



- + Ionized Donor ion
- Free Electron





- Ionized Acceptor ion
- Free Hole

------ Ev E

Ec

### N-type silicon and P-type silicon

A lot of electrons in N-region.

A lot of holes at P-region.

Fermi-levels different! They needs to become equal @ equilibrium.

#### Let's combine these two semiconductors.



- + Ionized Donor ion
- Free Electron



- Ionized Acceptor ion
- Free Hole

\_\_\_\_\_ Ec

Fv

#### Depletion layer generation:

Excess electrons and holes cause self-diffusion to opposite region. The two diffused carriers disappear when they meet together (recombination). It generate a layer, where no carriers exist (depletion region).



#### Voltage drop is also generated:

In the depletion layer, fixed acceptor and donner ions are left behind.

It create voltage drop between N- & P-type regions.



#### Further carrier diffusion until Equilibrium:

Electrons & holes continue to flow by diffusion, until the electric field becomes strong enough to prevent further diffusion.

It results in the increases of "depletion width" and "electric-field strength".



#### Quiz 1:

The voltage-drop across the depletion region, it generate "Electric-Field" inside of depletion layer, naturally.

Question: Why no electric field exist in n-type and p-type silicon?



Answer: outside the depletion region, the number of impurity and carrier (ex. donors and electrons) are the same in number, therefore the total charge is zero. So there exists no electric field (neutral regions).

#### Quiz 2:

- Silicon with Boron: n-type or p-type?
- 2. Silicon with Phospholous: n-type or p-type?
- Silicon with Arsenic: n-type or p-type?
- 4. N-type impurity is called: Acceptor or Donner?
- 5. P-type impurity is called: Acceptor or Donner?
- 6. What is the name of voltage built between n- & p-type silicon?
- 7. Which is higher potential (voltage): n-type or p-type?



#### What happen when we put bias across the PN-diode?

(1) Forward biasing:

Positive bias on P-type region on PN-diode



(2) Reverse biasing: ••• Important in CMOS LSI Negative bias on P-type region on PN-diode



#### PN-Diode at no-bias (V=0V)



Now, in no-bias (V=0V); it is in thermal equilibrium condition

- Fermi energy level (E<sub>F</sub>) is flat across PN-diode
- No current flows



## PN Diode forward biasing $(0 < V < V_{BI})$



When forward biased, voltage barrier is reduced. So electron and hole start diffuse.

It results in small current flow across the PN-diode.



## PN Diode forward biasing $(V_{BI} \leq V)$



Further increase of bias close to Built-in voltage  $(V_{BI})$ , exponential rise of current is obtained.

It is <u>on state</u> of PN-diode operation.



#### What happen PN-Diode is Reverse Biased?



Again the thermal equilibrium condition.

No current flows.



#### PN-Diode Reverse Biased (V<0)



The potential barrier is increased by negative bias across PN-diode.

Therefore, carrier diffusion current stays in small value.

Widened depletion width decrease parasitic capacitance between P and N regions.



### PN-Diode Reverse Biased (V<<0)



Further increase of negative bias does not change current, until junction breakdown.

However capacitance is decreased, which is preferable in CMOS circuit speed.



### What are key parameters of PN-diode?

#### Device structure:

Acceptor doping level: N<sub>A</sub> (cm<sup>-3</sup>)

Donner doping level: N<sub>D</sub> (cm<sup>-3</sup>)

#### **Current equations:**

Reverse:  $I_R = 0$ 

Forward:  $I_F \propto \{\exp[\beta(V)] - 1\}; \beta = (kT/q)^{-1}$ 

#### Device performance:

Build-in voltage: V<sub>BI</sub> (V)

Depletion width: W<sub>d</sub> (m)

Junction Capacitance: C<sub>i</sub> (F/m<sup>2</sup>)

How can we calculate PN-diode performance from device parameters?



## Look at real PN-diodes in CMOS! It is one-sided abrupt junction

PN-diode (P+/N<sub>well</sub>):  $N_A >> N_D$  --- $N_D$  determine performances (Wd, Cj) PN-diode ( $N_{well}/P_{sub}$ ):  $N_D >> N_A$  determine performances (Wd, Cj)

Therefore, performance of PN-diode is determined by lightly doping region, since ......



## P+N-diode (reverse biased) performance: how the parameters are formulated?

Built-in voltage at equilibrium (V<sub>BI</sub>):

$$V_{BI} = \frac{kT}{q} \ln \left( \frac{N_A N_D}{n_i^2} \right)$$



Depletion width (W<sub>d</sub>):

$$W_d = \sqrt{\frac{2\varepsilon_{\rm S}V_{\rm BI}(N_{\rm A}+N_{\rm D})}{qN_{\rm A}N_{\rm D}}} \approx \sqrt{\frac{2\varepsilon_{\rm S}V_{\rm BI}}{qN_{\rm D}}} \quad \text{@ } N_{\rm A} >> N_{\rm D} \quad \text{N-Type}$$

PN-diode junction capacitance (C<sub>i</sub>):

$$C_{j} = \frac{\varepsilon_{S}}{W_{d}} \approx \sqrt{\frac{\varepsilon_{S} q N_{D}}{2V_{BI}}} \quad @ N_{A} >> N_{D}$$



- + Donor ion
- Free electron

- Acceptor ion
- Hole

## Typical value of $V_{BI}$ , $W_{d}$ and $C_{i}$ at equilibrium:

• Let's assume  $N_A = 10^{20}$  (cm<sup>-3</sup>) and  $N_D = 10^{17}$  (cm

Let's assume 
$$N_A = 10^{20}$$
 (cm<sup>-3</sup>) and  $N_D = 10^{17}$  (cm
$$V_{BI} = \frac{kT}{q} \ln \left( \frac{N_A N_D}{n_i^2} \right) = 0.026 (eV) \ln \left[ \frac{10^{20} * 10^{17}}{(1.5 * 10^{10})^2} \right] = 0.997 (V)$$

$$W_d = \sqrt{\frac{2\varepsilon_S V_{BI}}{qN_D}} = \sqrt{\frac{2*11.7*8.85*10^{-14} (F/cm)*0.996(V)}{1.6*10^{-19} (Q)*10^{17} (cm^{-3})}} = 0.1135 (\mu m)$$

$$C_{j} = \frac{\mathcal{E}_{S}}{W_{d}} = \frac{11.7*8.85*10^{-14}(F/cm)}{1.135*10^{-5}(cm)} = 9.11*10^{-20}(F/cm^{2}) = 9.11(fF/\mu m^{2})$$

#### PN-diode biasing:

In MOS LSI, PN-diode are used as isolation devices. It is sufficient to consider only the negative biased PN-diode, which works as "parasitic C-elements".

#### Quiz:

When a PN-diode is negatively biased by "-V", how change the  $V_{BI}$ ,  $W_{d}$  and  $C_{i}$ ?

$$V_{BI} = \frac{kT}{q} \ln \left( \frac{N_A N_D}{n_i^2} \right)$$

$$W_d = \sqrt{\frac{2\varepsilon_S V_{BI}}{qN_D}}$$

$$C_{j} = \sqrt{\frac{2\varepsilon_{S}qN_{D}}{V_{BI}}}$$

#### Quiz

(1) Why PN diode is useful in CMOS Integrated Circuit?

(2) How the built-in voltage  $V_{\rm BI}$  is formed?

(3) Calculate  $\phi_{\rm Bi}$  and Wdep & Cj/unit-area in equilibrium condition, @ N<sub>A</sub>=10<sup>15</sup> cm<sup>-3</sup>, N<sub>D</sub>=10<sup>20</sup> cm<sup>-3</sup>; Note: ni= 1.5x10<sup>10</sup> cm<sup>-3</sup> at Room Temp. (27°C)

#### Quiz (Continued)

(4) Solar Cell is one of the clean energy as you know. How the Solar Cell generates electricity?



Solar Project in UK: 390kW, 7k panel

## **Summary of PN-diode:**

- (1) PN-diode or PN-junction is the most important basic device in CMOS LSI, since it provides electrical isolation between NMOS's and PMOS's.
- (2) In CMOS LSI, all the PN-diodes operate in reverse-biased condition (I<sub>R</sub>=0). Therefore only the parasitic junction capacitance is major device parameter in circuit design.
- (3) Key PN-diode properties:
  - •Built-in voltage;

$$V_{BI} = 0.7 \sim 1.0 \text{ (V)}$$

Junction capacitance;

$$C_i = 1.0 \sim 10 \text{ (fF/um}^2),$$

Reverse-bias (-V) dependency,  $C_j \propto (V_{BI}-V)^{-1/2}$ 

## Break!

## (4-2) MOS-diode or MOS-capacitor

Why MOS-structure is "Diode"?

Since it is two terminal bias dependent devices.

Why MOS-structure is "Capacitor"?

Since no DC-current flows between terminals.

What is difference compared with Simple Capacitor?

MOS-capacitor shows bias dependency.

## <Simple Capacitor Structure and its Capacitance Equation>



Capacitance: 
$$C = \frac{\varepsilon A}{T}$$

## (4-2) MOS-diode or MOS-capacitor

Before you study MOSFET electrical operation, MOS-diode is another key device to learn, as well as PN-diode.

MOS: which stands for Metal-Oxide-Semiconductor, a two terminal device (therefore Diode). A bit difference compared with MOSFET.



#### **MOS-Diode Basics**

What happens when Metal, Oxide, and Semiconductor are joined together?

- Joining three materials makes Ef (Fermi-Energy) at the same level
- Therefore, the S/C band can be bent at the silicon surface due to the work function difference (Efm Ef) between the metal and the substrate silicon.



## Band diagram at Equilibrium

Note: In MOS structure, Electrical field is generated in the oxide, at which the voltage applied across the oxide is "q $\phi_{MS}$ " the work-function difference.



$$\begin{split} \phi_{MS} &= \phi_M - \phi_S \\ &= \chi_M - (\chi si + E_g(si) - E_F) \\ &= \chi_M - (\chi si + E_g(si) - \frac{kT}{q} \ln{(\frac{N_C}{N_A})}) \\ &= 4.1 - (4.15 + 1.1 - 0.025 \ln{(\frac{2.8 \times 10^{19} \text{ cm}^{-3}}{10^{16} \text{ cm}^{-3}})} \\ &= -0.95 \text{ (eV)} \end{split}$$

The  $\phi_{MS}$  in MOS-Diode looks very much alike with Built-in Voltage  $\phi_{Bi}$  in PN-Diode!

## What happen if we apply Gate Bias?

In MOS(P-type Si) Diode:

- (1) Apply "-" Voltage to the Gate:
  Positive charge (holes) are induced at Si/SiO2 interface
- (2) Apply "+" Voltage to the Gate: Negative charge (electrons) are induced at Si/SiO2 interface

How change in band diagram during Gate Bias from "-" to "+"? Interesting change is happen!

### Biasing: Accumulation, Flat-band, Inversion



# How change in C-V characteristics: (Ideal MOS-Diode C-V curve)



## **Key Physical Features**

In the MOS diode,  $\phi_f$  (the Fermi level) matches in the equilibrium condition.

MOS-Diode has three operational region (Accumulation, Depletion, and Inversion)

Important characteristic values in the MOS-diode:



Note: MOS Diode determines "Vth" the important MOSFET parameter!

#### **Show Time!**

MOS-Diode or MOS-Capacitor

Electrons at Surface (Silicon/SiO2 interface)

Depletion Layer at Silicon Surface

C-V Characteristics of MOS-Diode

How changes the above quantities as Gate bias?

Accumulation condition

Depletion condition

Inversion condition

## MOS (Metal Oxide Semiconductor) Capacitor



# Operation of MOS Capacitor (In case of very low frequency)



## MOS Capacitor: what happen in high frequency?

C-V curve shows quite different frequency characteristics in Inversion condition!



## Difference in C-V Curves (@ high frequency): Between MOS-Diode and MOSFET

### Digital LSI speed=MHz~GHz:

MOS-diode and MOSFET operate in high frequency condition •••:

#### **MOS-Diode:**

In inversion region, Ctot is determined with series-connection of Cox & Cdep

#### **MOSFET:**

In inversion region, Ctot is determined with Cox only. Cdep is short-circuited by Source/Drain connected with body substrate.



## **Summary of MOS-diode**

- MOS structure is very simple structure.
- It can induce N+ Inversion Layer at Si surface below the Metal-Gate, when you apply the gate bias above threshold voltage.
- Gate bias voltage at which the Inversion Layer appears at Si surface is one of the important parameters related switching voltage in MOSFET ......(Threshold voltage).

$$V_{th} = \phi_{MS} + \frac{Q_{SS}}{C_O} + 2\phi_F + \frac{\sqrt{2\varepsilon_s q N_A}}{C_O} (2\phi_F)^{1/2}$$

• MOS capacitance shows bias-dependent, which can be used as MOS Varactor (Variable Capacitor) in RF circuits.

#### Quiz

- (1) Depict band structure of: accumulation, flat band, depletion and inversion conditions.
- (2) Draw charge diagram at inversion condition. When gate bias is increased further, what happens in charge diagram?
- (3) Why we can assume Fermi level is in identical value (Metal and semiconductor) at thermal equilibrium?
- (4) Explain the difference between C-V curves of MOS diode and MOSFET, in digital circuit operation condition.
- (5) How the inversion charge is generated under the gate; in the case of MOS diode and MOSFET?