

2013/07/04

# M40-PF Error Control Module Module "uhiapecm0020" Target Specification

**Rev. 3.0** 

Renesas Electronics Corp.

MCU Platform Design Department
System Integration Business Division
1st Solution Business Unit

| LLWEB-00026493   |         |                 |  |  |
|------------------|---------|-----------------|--|--|
| Approved         | Checked | Prepared        |  |  |
| MCPT1<br>M.Ouchi | -       | MCPT1<br>K.Sako |  |  |

# **Document History**

| Date       | Version | Name   | Part   | Details                                                                                                              |  |  |
|------------|---------|--------|--------|----------------------------------------------------------------------------------------------------------------------|--|--|
| 2012/04/22 | 1.0     | K.Sako | All    | Initial description                                                                                                  |  |  |
| 2012/06/06 | 2.0     | K.Sako | 3.2    | Update block-diagram                                                                                                 |  |  |
|            |         |        | 3.3.1  | Correct address                                                                                                      |  |  |
|            |         |        |        | Correct bitwidth of ECMDTMCMP/ECMEOCCFG                                                                              |  |  |
|            |         |        | 3.3.2  | Add hs and pshap2 sub block                                                                                          |  |  |
|            |         |        | 4.1    | Correct ecmterroz and ecmterroutz initial value to<br>"L"                                                            |  |  |
|            |         |        |        | <ul> <li>scan_mode mask information updated</li> </ul>                                                               |  |  |
|            |         |        | 4.2.2  | Add note (for sync monitor bit)                                                                                      |  |  |
|            |         |        | 4.2.20 | Add note when writing to ECMESSTC0/1/2                                                                               |  |  |
|            |         |        | 4.2.21 | _                                                                                                                    |  |  |
|            |         |        | 4.2.22 |                                                                                                                      |  |  |
|            |         |        | 4.2.27 | <ul> <li>Add note when writing to ECMDTMCTL (for<br/>handshake description)</li> </ul>                               |  |  |
|            |         |        | 4.2.29 | <ul> <li>Add note when writing to ECMDTMCMP</li> </ul>                                                               |  |  |
|            |         |        |        | <ul> <li>Expand bitwidth for handshake status</li> </ul>                                                             |  |  |
|            |         |        | 4.2.36 | Add note when writing to ECMEOCCFG                                                                                   |  |  |
|            |         |        |        | <ul> <li>Expand bitwidth for handshake status</li> </ul>                                                             |  |  |
|            |         |        | 4.3.5  | <ul> <li>Add information for dtmsta bit</li> </ul>                                                                   |  |  |
|            |         |        | 4.3.6  | Add implementation and notes for error clear mask logic                                                              |  |  |
|            |         |        | 5.1    | Add false path information                                                                                           |  |  |
| 2012/07/04 | 3.0     | K.Sako | 3.2    | Correct typo (duplicated delay timer trigger<br>generation (one is error clear timer trigger<br>generation ) in SGO) |  |  |
|            |         |        | 3.3.1  | Correct to W for ECMMPCMD0/ECMCPCMD0                                                                                 |  |  |
|            |         |        | 4.2.2  | Remove comment (not implemented on uhiapecm0020)                                                                     |  |  |
|            |         |        | 4.2.24 | Add missing section.                                                                                                 |  |  |
|            |         |        | 4.2.27 | ECMPE227 is changed to reserved bit.                                                                                 |  |  |
|            |         |        | 4.2.5  | Correct typo of bit assign                                                                                           |  |  |
|            |         |        | 4.3.5  | Add description for register update                                                                                  |  |  |
|            |         |        | 4.3.6  | Modify description                                                                                                   |  |  |
|            |         |        |        |                                                                                                                      |  |  |
|            |         |        |        |                                                                                                                      |  |  |
|            |         |        |        |                                                                                                                      |  |  |
|            |         |        |        |                                                                                                                      |  |  |
|            | 1       | 1      |        |                                                                                                                      |  |  |

# **Table of Contents**

|                    | istory                                                                 |          |
|--------------------|------------------------------------------------------------------------|----------|
|                    | tents                                                                  |          |
|                    | ıres                                                                   |          |
|                    | S                                                                      |          |
|                    | on                                                                     |          |
|                    | 0se                                                                    |          |
|                    | oe                                                                     |          |
|                    | eviations, Acronyms, Terminologies                                     |          |
|                    | uirement specification                                                 |          |
|                    | rences                                                                 |          |
|                    | nent items                                                             |          |
|                    | EB-00012779 [ver1]: ECM Requirement specification for P1x              | 9        |
|                    | irmation / Q&A with PJ1)                                               |          |
|                    | l                                                                      |          |
|                    | tions                                                                  |          |
| 3.2. Com           | bined modules                                                          | 13       |
| 3.2. Block         | k Diagram                                                              | 14       |
| 3.3. Arch          | itecture                                                               | 15       |
| 3.3.1.             | Register map                                                           | 15       |
| 3.3.2.             | Hierarchy                                                              | 17       |
|                    | k Tree                                                                 |          |
| 3.5. Rese          | et Tree                                                                | 18       |
| 4. Specifica       | tion                                                                   | 19       |
|                    | als                                                                    |          |
|                    | sters                                                                  |          |
| 4.2.1.             | ECMm error set trigger register (ECMmESET)                             |          |
| 4.2.2.             | ECMm error clear trigger register (ECMmECLR)                           | 21       |
| 4.2.3.             | ECMm error source status register 0(ECMmESSTR0)                        |          |
| 4.2.4.             | ECMm error source status register 1(ECMmESSTR1)                        |          |
| 4.2.5.             | ECMm error source status register 2(ECMmESSTR2)                        |          |
| 4.2.6.             | ECMm protection command register 0(ECMmPCMD0)                          |          |
| 4.2.7.             | ECM error pulse configuration register (ECMEPCFG)                      |          |
| 4.2.8.             | ECM maskable interrupt configuration register 0(ECMMICFG0)             | 20<br>26 |
| 4.2.9.             | ECM maskable interrupt configuration register 1(ECMMICFG1)             | 20<br>26 |
| 4.2.10.            | ECM maskable interrupt configuration register 2(ECMMICFG2)             | 20<br>27 |
| 4.2.11.            | ECM non-maskable interrupt configuration register 0(ECMNMICFG0)        | 21<br>27 |
| 4.2.12.            | ECM non-maskable interrupt configuration register 1(ECMNMICFG1)        |          |
| 4.2.12.            | ECM non-maskable interrupt configuration register 2(ECMNMICFG2)        |          |
| 4.2.13.<br>4.2.14. | ECM internal reset configuration register 0(ECMIRCFG0)                 |          |
| 4.2.14.<br>4.2.15. | ECM internal reset configuration register 0(ECMIRCFG0)                 |          |
| _                  | ECM internal reset configuration register 2(ECMIDCEC2)                 | ∠૭<br>20 |
| 4.2.16.            | ECM internal reset configuration register 2(ECMIRCFG2)                 |          |
| 4.2.17.            | ECM error mask register 0(ECMEMK0)                                     |          |
| 4.2.18.            | ECM error mask register 1(ECMEMK1)                                     |          |
| 4.2.19.            | ECM error mask register 2(ECMEMK2)                                     | 31<br>مو |
| 4.2.20.            | ECM error source status clear trigger register 0(ECMESSTC0)            |          |
| 4.2.21.            | ECM error source status clear trigger register 1(ECMESSTC1)            |          |
| 4.2.22.            | ECM error source status clear trigger register 2(ECMESSTC2)            |          |
| 4.2.23.            | ECM protection command register 1(ECMPCMD1)                            |          |
| 4.2.24.            | ECM protection status register (ECMPS)                                 |          |
| 4.2.25.            | ECM pseudo error trigger register 0(ECMPE0)                            |          |
| 4.2.26.            | ECM pseudo error trigger register 1(ECMPE1)                            |          |
| 4.2.27.            | ECM pseudo error trigger register 2(ECMPE2)                            |          |
| 4.2.28.            | ECM delay timer control register(ECMDTMCTL)                            |          |
| 4.2.29.            | ECM delay timer register(ECMDTMR)                                      |          |
| 4.2.30.            | ECM delay timer compare register(ECMDTMCMP)                            | 38       |
| 4.2.31.            | ECM delay timer configuration register 0(ECMDTMCFG0)                   | 39       |
| 4.2.32.            | ECM delay timer configuration register 1(ECMDTMCFG1)                   | 39       |
| 4.2.33.            | ECM delay timer configuration register 2(ECMDTMCFG2)                   | 40       |
| 4.2.34.            | ECM delay timer configuration register 3(ECMDTMCFG3)                   | 40       |
| 4.2.35.            | ECM delay timer configuration register 4(ECMDTMCFG4)                   |          |
| 4.2.36.            | ECM delay timer configuration register 5(ECMDTMCFG5)                   |          |
| 4.2.37.            | ECM Error output clear invalidation configuration register (ECMEOCCFG) | 42       |
| 4.3. Fund          | ction description                                                      | 43       |
| 4.3.1.             | Error output mode                                                      |          |
| 4.3.2.             | Pseudo error generation feature                                        |          |
|                    |                                                                        |          |

## Title: uhiapecm0020 Functional Specification

| 4.3.3. ecmterroutz loop back feature   | of 49 |
|----------------------------------------|-------|
| 4.3.4. Error status                    | 45    |
| 4.3.6. Errorout clear mask feature     |       |
| 4.3.6. Errorout clear mask feature     | 45    |
| 4.2.7 Protection by access acquence    | 46    |
| 4.5.7. Frotection by access sequence   | 48    |
| 4.3.8. Debug feature (svaccess)        | 48    |
| 4.3.9. Write only register in testmode | 48    |
| 5. Other design issue                  | 49    |
| 5.1. False path                        | 49    |
| 5.2. Multi-Cycle Path                  | 49    |
| 5.3. Asynchronous constraint           |       |

# **Table of Figures**

| Fig. 3-1 Block diagram of uhiapecm0020                   | . 14 |
|----------------------------------------------------------|------|
| Fig. 4-1 Pseudo error connection for error input 90-0    |      |
| Fig. 4-2 Pseudo error connection for error input 91      |      |
| Fig. 4-3 Pseudo error connection for error input 92      |      |
| Fig. 4-4 Conceptual image of errorout clear mask feature |      |
| Fig. 4-5 errorout logic in core module                   |      |

# **List of Tables**

| Гаb. 3-1 Functions                              | 11 |
|-------------------------------------------------|----|
| Tab. 3-2 Combined module                        | 13 |
| Tab. 3-3 Registers of ECM master                | 15 |
| Tab. 3-4 Registers of ECM checker               | 15 |
| Tab. 3-5 Registers of ECM master/checker common |    |
| Гаb. 3-6 Module hierarchy                       | 17 |
| Гаb. 3-7 Clock                                  | 18 |
| Гаb. 3-8 Reset                                  | 18 |
| Гаb. 3-9 Reset pattern                          | 18 |
| Гаb. 3-10 Rese <sup>t</sup> policy              | 18 |
| Tab. 4-1 Signals for uhiapecm0020               | 19 |
| Tab. 4-2 Error output mode                      | 43 |

### 1. Introduction

### 1.1. Purpose

This document is the target specification of Error control module(uhiapecm0020).

Target persons to read this document is:

- RTL Designer
- 1chip/PF-SS designer
- Verification engineer of this module
- Designer responsible on synthesis and STA by using this module

### 1.2. Scope

Target specification of uhiapecm0020 is described in this document.

This module include several sub-modules designed for common use. (Please see section 1.5)

1.3. Abbreviations, Acronyms, Terminologies

| No | Abbreviations     | Definition              |
|----|-------------------|-------------------------|
| 1  | ECC               | Error Check and Correct |
| 2  | ECM               | Error Control Module    |
| 3  | ??b (? is 0 or 1) | binary number           |
| 4  | ??h (? is 0 or 1) | hexadecimal number      |

1.4. Requirement specification

| No  | Document Number       | Title                                 |
|-----|-----------------------|---------------------------------------|
| [1] | LLWEB-00012779 [ver4] | ECM Requirement specification for P1x |

### 1.5. References

| No  | Document Number | Title           | Description |
|-----|-----------------|-----------------|-------------|
| [2] | -               | PFC1A_ECM_目標仕様書 |             |
| [3] | -               | PFC1A_ECM_機能仕様書 |             |
|     |                 |                 |             |

# 2. Requirement items

## 2.1. LLWEB-00012779 [ver1] : ECM Requirement specification for P1x

| No | Requirement Specification of LLWEB-00                                                                                                                                  | 0012779                    | Applicability | Chapter                 | Note                                                                                 |
|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------|-------------------------|--------------------------------------------------------------------------------------|
|    | Details                                                                                                                                                                | Chapter                    | (A or N/A)    | Described               |                                                                                      |
| 1  | Safety processing can be chosen depending on the error factor.  • Error flag setting  • Non-maskable / Maskable interrupt request  • Internal reset  • Error output    | 1<br>6.3<br>6.6.1          | A             | 4.2                     | Will be implemented                                                                  |
| 2  | With regard to latest error factor for RH850/P1x, please refer to 6.6.1. Acceptable user defined error source have to be expanded from 48 to 93 (maximum).             | 1<br>6.6.1                 | A             | 3.3.1<br>4.1            | Will be implemented (parameterize is planned, but, T.B.D.) bit 92 is internal usage. |
| 3  | It is possible to start a delay timer automatically simultaneously with interrupt request occurrence.  *) [Refer to 6.2 and 6.6.3] Synchronous clock shall be changed. | 1<br>6.2<br>6.6.3          | A             | 4.3.5                   | Will be implemented based on upf12hecm0010_wp                                        |
| 4  | It is possible to select either toggle output or level fixed output.                                                                                                   | 1                          | A             | 4.3.1                   | Dynamic mode and Fixed value mode is implemented same as base macro.                 |
| 5  | High robustness is achieved by duplication of a module.                                                                                                                | 1                          | A             | 3.2                     | Duplicated core module like upf12hecm0010_wp will be done                            |
| 6  | Register is protected from the rewriting which is not intended by special sequence.                                                                                    | 1                          | A             | 3.3.1                   | Will be implemented as the extension of base macro.                                  |
| 7  | Pseudo-error occurrence                                                                                                                                                | 1                          | A             | 4.3.2                   | Will be implemented (bit expansion)                                                  |
| 8  | Diagnosis of error output by using loop-back function.                                                                                                                 | 1                          | A             | 4.1                     | ecmterrlbz is prepared                                                               |
| 9  | Wait timer for making safe-state of ERROROUT by SW. (New function)                                                                                                     | 1<br>6.2<br>6.3.2<br>6.6.2 | A             | 4.3.6                   | Will be implemented<br>(Call clear mask timer)                                       |
| 10 | Subdividing of reset-signals for ECM. Three kinds of reset signals are required.  1)For error status registers only. 2)For ERROR pin logic only. 3)For others          | 6.2<br>6.6.4               | A             | 3.5                     | Will be implemented                                                                  |
| 11 | ECM glue logic                                                                                                                                                         | 1<br>6.6.5                 | A             | 3.2                     | Will be implemented.                                                                 |
| 12 | Deleting write back function for error status register                                                                                                                 | 1 6.6.6                    | А             | 4.2.3<br>4.2.4<br>4.2.5 | Will be implemented                                                                  |

# 2.2. Confirmation / Q&A with PJ1)

| No | Issued specification                                                                                        |                            | Applicability | Chapter                 | Conclusion                                                                                                                                                           |
|----|-------------------------------------------------------------------------------------------------------------|----------------------------|---------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | Details                                                                                                     | Chapter                    | (A or N/A)    | Described               |                                                                                                                                                                      |
| 13 | Error input is expansion to 93                                                                              | 1                          | Α             | =                       | See No.2                                                                                                                                                             |
| 14 | Masking error out clear for max 10ms                                                                        | 1                          | A             | 3.3.1                   | Will be implemented (See No.9)                                                                                                                                       |
| 15 | Delay timer has been already implemented for PFC1A/B                                                        | 1                          | A             | 3.3.1                   | See No.3                                                                                                                                                             |
| 16 | Redundant ECM is the same feature as PFC1A/B                                                                | 1                          | Α             | 3.2                     | See No.5                                                                                                                                                             |
| 17 | Control register newly added is the target of special sequence                                              | 1                          | А             | 3.3.1                   | See No.6                                                                                                                                                             |
| 18 | The scope of PRESET is changed 2) and 3) in No.10 is the target of PRESET in previous macro.                | 1                          | A             | 3.3.1<br>4.1            | See No.10 Reset for ERROROUT will be separated.                                                                                                                      |
| 19 | Remove the write-back feature at read triplication status register                                          | 1                          | A             | 4.2.3<br>4.2.4<br>4.2.5 | See No. 12 This is the feedback of Px4 defect. X is propagated at unintended timing.                                                                                 |
| 20 | Sgatpe (pseudo erro rpin) numbering                                                                         | 6.3.18<br>6.3.19<br>6.3.20 | A             | 3.2                     | Currently register number+bit assign. There is no requirement from PJ1. (PJ2 issues)                                                                                 |
| 21 | erroutz should be via AND of master<br>and checker side.This is the change<br>point from PFC1B              | 6.6.5                      | A             | 4.3.2<br>(Fig. 4-3)     | Will be implemented Detailed logic is not described in this document.                                                                                                |
| 22 | Error status synchronous to clk other than clock related error                                              | None                       | A             | 4.2.3<br>4.2.4<br>4.2.5 | Conclusion is that error status register set is remain asynchronous logic. PJ1 cannot get agreement from the customer. So, implement same as base macro.             |
| 23 | reset value of ECMIRCFG0 is only bit 0 is 1. Others are 0                                                   | 6.3.11                     | A             | 3.3.1                   | Will be implemented.                                                                                                                                                 |
| 24 | Error clear mask logic does not restart if same error is occured because error status register is not plus. | 6.6.2                      | A             | 4.3.6                   | Implement as requirement specification.                                                                                                                              |
| 25 | Delay timer should be from 3 to 5<br>(0-1 for maskable, 3-5 for non<br>maskable)                            | 6.3.21 –<br>6.3.25         | A             | 3.3.1                   | Will be implemented                                                                                                                                                  |
| 26 | Triple error status register is needed?                                                                     | 6.6.6                      | A             | 3.3.1                   | Triple status register requirement is dropped. Will be removed.                                                                                                      |
| 27 | clock divider will be implemented on 1-chip                                                                 | 6.6.2                      | N/A           | -                       |                                                                                                                                                                      |
| 28 | Reset for errout clear mask timer                                                                           | 6.6.2                      | А             | 3.3.1                   | erroroutresz should be used (by PJ1).                                                                                                                                |
| 29 | scan_mode mask for error intpu/output                                                                       | 6.6.5                      | A             | 4.1                     | ecmterroroutz : needed ercmterroz : needed ecmti : not needed ecmnmi : not needed ecmtresz : needed exor logic terroz -> feedbak : needed (described in terrin spec) |
| 30 | scan_mode mask does not consider the polarity of input signal                                               | 6.6.5                      | A             | 4.1                     | Will be implemented                                                                                                                                                  |
| 31 | Bit 31 does not need scan_mode mask                                                                         | 6.6.5                      | A             | 4.1                     | Will be implemented                                                                                                                                                  |
| 32 | bit 92 of pseudo error mask                                                                                 | 6.6.5                      | A             | 4.1                     | Mask for master/checker is prepared by this module.  Mask setting will be implemented outside ECM module.                                                            |

### 3. Overview

Error control module (ECM) has the features to generate error signal to outside MCU, interrupt, and reset request by the error input signals from various error sources and monitor logics.

This macro designed based on the upf12hecm0010\_wp which is used for PFC1B.

[Note] Product dependent logic in upf12hecm0010\_wp is not implemented in this module.

- Smart-BIST (Comparator of redundant ecc module)
- Product dependent signal name (Does not assign the error input signal name with error source meaning. Just numbering pin)
- The polarity of error input is not considered. Error input pin is considered as high active.
- Tis module does not generated OR-ed error input signal from multiple error source. This should be outside this module.

### 3.1. Functions

Tab. 3-1 indicates the abstract of functions prepared by ECM.

For the detail of individual functions please see section 4.3.

|                                       | Tab. 3-1 Functions                                                                                                                                                                                                           |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Items                                 | Description                                                                                                                                                                                                                  |
| Safety processing (Error handling and | Execute following safety processing from the error signal input from each module.                                                                                                                                            |
| report)                               | Set error flag                                                                                                                                                                                                               |
|                                       | Generate maskable interrupt                                                                                                                                                                                                  |
|                                       | Selectable mask/non-mask of generating maskable interrupt for each error input                                                                                                                                               |
|                                       | Generate non-maskable interrupt                                                                                                                                                                                              |
|                                       | Selectable mask/non-mask of generating non-maskable interrupt for each error input                                                                                                                                           |
|                                       | Generate internal reset request                                                                                                                                                                                              |
|                                       | Selectable generate/non-generate reset request for each error input  Generate error output signal (See section 4.3.1)                                                                                                        |
|                                       | Selectable mask/non-mask of generate error output signal for each error input.                                                                                                                                               |
|                                       | Selectable dynamic mode (using timer input)/non-dynamic mode (fixed level output)                                                                                                                                            |
| Error Status                          | This module prepares the error status register.                                                                                                                                                                              |
|                                       | Error status register only cleared by pclk synchronized terminal reset                                                                                                                                                       |
|                                       | (rststg1z_pclkin(*1)(*2)) or software. Internal reset, which is distributed as                                                                                                                                               |
|                                       | PRESETn, does not clear the error status and the status value is kept. So,                                                                                                                                                   |
|                                       | reset factor can be checked by reading the status register value after reset.                                                                                                                                                |
| Debug / Self-diagnostics              | <ul> <li>Pseudo error generation for debug and self-diagnostic purpose (See section<br/>4.3.2)</li> </ul>                                                                                                                    |
|                                       | The action of ECM for pseudo error is same as the one for actual error report. The setting for error output pin signal, interrupt, and internal reset request generation is also valid for pseud error injection.            |
|                                       | • Can monitor errorout pin status for checking the path to error output pin of MCU. (See section 4.3.3)                                                                                                                      |
|                                       | By connecting the error out signal by loop-back via I/O buffer, the status of error output pin is monitored by ECM register and CPU can check the status of error output pin by reading this register.                       |
| Timeout feature                       | ECM starts the delay timer at the same time of interrupt generation and generate internal reset request when CPU cannot stop the delay timer in the interrupt handling routine and the delay timer counter value reaches the |
|                                       | delayer timer compare register value.                                                                                                                                                                                        |
|                                       | This timer is implemented inside this module.                                                                                                                                                                                |
| Error out clear mask                  | This is the additional feature.                                                                                                                                                                                              |
| timer                                 | ECM has the feature that masks the error output pin clear action by CPU for the configured period defined by the register inside ECM.                                                                                        |
| Register protection                   | To protect the control register from unintended write action, the special access sequence is required to write control registers.                                                                                            |
| Robustness                            | Error control module is duplicated and the error out (ERROUTZ) of master and checker is reported via AND of two errorout signal.                                                                                             |
| /+4\ F 1                              | arror status register, resetal and policy resetal ashould not include t                                                                                                                                                      |

(\*1) For the purpose of error status register, resstg1z and pclkin\_resstg1z should not include the internal reset factor.

(\*2) For the status register reset, pclkin\_resstg1z is synchronized to PCLK rising edge because this register has asynchronous set signal for error set. So, this module has both asynchronous reset and synchronous reset inside this module and has synchronous reset input to data input pin of FF for status register.

### 3.2. Combined modules

Tab. 3-2 indicates the modules included in uhiapecm0020. These modules are not included in uhiapecm0020.

Tab. 3-2 Combined module

| module         | Description                                           |
|----------------|-------------------------------------------------------|
| QL85EPSHAPS2V2 | Pulse shaper (send side) for asynchronous signal (*1) |
| QL85ESYNC1V1   | Synchronizer macro                                    |
| QL85EPSHAPR1V1 | Pulse shaper (receive side)                           |

(\*1) This module has the spyglass rule violation of "RC\_ClkVector". The clock input of FF in this module is normal control signal, NOT clock signal, and is used as asynchronous hand shaking purpose. So, shield wiring possibility for clock signal does not need to be considered. So the above error is handled as pseudo error.

### 3.2. Block Diagram

APE 17

PASS NATE TO SECOND STREET ST

Fig. 3-1 Block diagram of uhiapecm0020

### 3.3. Architecture

### 3.3.1. Register map

ECM module is divided into 3 PSEL regions.

PSEL\_ECMCOMMON : Access to ECM master/checker common registers. (\*1)

PSEL\_ECMMASTER : Access to ECM master side registers.
 PSEL\_ECMCHECKER : Access to ECM checker side registers.

(\*1) Registers themselves are instanced both master side and checker side because uhiapecm0020 just implements the duplicated ECC core module. PRDATA of master side and checker side is common to common registers and master/checker registers. So, if CPU attempts to read PSEL\_ECMCOMMON registers, PRDATA both from master side and checker side has a valid data. This is not changed from base design.

Tab. 3-3 Registers of ECM master

| Register simbol | Register name                            |   | Reset               | Reset value | Write sequence protection | Address                     |
|-----------------|------------------------------------------|---|---------------------|-------------|---------------------------|-----------------------------|
| ECMMESET        | ECM master error set trigger             | W | -(PRESETn)          | 00H         | Required                  | <ecmm_base></ecmm_base>     |
| ECMMECLR        | ECM master error clear trigger           | W | -(PRESETn)          | 00H         | Required                  | <ecmm_base>+04h</ecmm_base> |
| ECMMESSTR0      | ECM master error source status register0 | R | pclkin_resstg1z     | H00000000   | -                         | <ecmm_base>+08h</ecmm_base> |
| ECMMESSTR1      | ECM master error source status register1 | R | pclkin_resstg1z     | H00000000   | -                         | <ecmm_base>+0Ch</ecmm_base> |
| ECMMESSTR2      | ECM master error source status register2 | R | pclkin_resstg1z(*1) | H00000000   | -                         | <ecmm_base>+10h</ecmm_base> |
| ECMMPCMD0       | ECM master protection command register0  | W | PRESETn             | Undefined   | -                         | <ecmm_base>+14h</ecmm_base> |

<sup>(\*1)</sup> Bit 30 is cleared by resstg1z.

Tab. 3-4 Registers of ECM checker

| Register simbol | Register name                             |   | Reset               | Reset value | Write sequence protection | Address                     |
|-----------------|-------------------------------------------|---|---------------------|-------------|---------------------------|-----------------------------|
| ECMCESET        | ECM checker error set trigger             | W | -(PRESETn)          | 00H         | Required                  | <ecmc_base></ecmc_base>     |
| ECMCECLR        | ECM checker error clear trigger           | W | -(PRESETn)          | 00H         | Required                  | <ecmc_base>+04h</ecmc_base> |
| ECMCESSTR0      | ECM checker error source status register0 | R | pclkin_resstg1z     | H00000000   | -                         | <ecmc_base>+08h</ecmc_base> |
| ECMCESSTR1      | ECM checker error source status register1 | R | pclkin_resstg1z     | H00000000   | -                         | <ecmc_base>+0Ch</ecmc_base> |
| ECMCESSTR2      | ECM checker error source status register2 | R | pclkin_resstg1z(*1) | H00000000   | -                         | <ecmc_base>+10h</ecmc_base> |
| ECMCPCMD0       | ECM checker protection command register0  | W | PRESETn             | Undefined   | -                         | <ecmc_base>+14h</ecmc_base> |

<sup>(\*2)</sup> Bit 30 is cleared by resstg1z

Tab. 3-5 Registers of ECM master/checker common

|                 |                                                     |     |            |             | Write      |                           |
|-----------------|-----------------------------------------------------|-----|------------|-------------|------------|---------------------------|
| Register simbol | Register name                                       | R/W | Reset      | Reset value | sequence   | Address                   |
|                 | <del> </del>                                        |     |            |             | protection |                           |
| ECMEPCFG        | ECM error pulse configuration register              | R/W | PRESETn    | 00h         | Required   | <ecm_base></ecm_base>     |
| ECMMICFG0       | ECM maskable interrupt configuration register 0     | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+04h</ecm_base> |
| ECMMICFG1       | ECM maskable interrupt configuration register 1     | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+08h</ecm_base> |
| ECMMICFG2       | ECM maskable interrupt configuration register 2     | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+0Ch</ecm_base> |
| ECMNMICFG0      | ECM non-maskable interrupt configuration register 0 | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+10h</ecm_base> |
| ECMNMICFG1      | ECM non-maskable interrupt configuration register 1 | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+14h</ecm_base> |
| ECMNMICFG2      | ECM non-maskable interrupt configuration register 2 | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+18h</ecm_base> |
| ECMIRCFG0       | ECM internal reset configuration register 0         | R/W | PRESETn    | 00000001h   | Required   | <ecm_base>+1Ch</ecm_base> |
| ECMIRCFG1       | ECM internal reset configuration register 1         | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+20h</ecm_base> |
| ECMIRCFG2       | ECM internal reset configuration register 2         | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+24h</ecm_base> |
| ECMEMK0         | ECM error mask register 0                           | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+28h</ecm_base> |
| ECMEMK1         | ECM error mask register 1                           | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+2Ch</ecm_base> |
| ECMEMK2         | ECM error mask register 2                           | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+30h</ecm_base> |
| ECMESSTC0       | ECM error source status clear trigger register 0    | W   | -(PRESETn) | 00000000h   | Required   | <ecm_base>+34h</ecm_base> |
| ECMESSTC1       | ECM error source status clear trigger register 1    | W   | -(PRESETn) | 00000000h   | Required   | <ecm_base>+38h</ecm_base> |
| ECMESSTC2       | ECM error source status clear trigger register 2    | W   | -(PRESETn) | 00000000h   | Required   | <ecm_base>+3Ch</ecm_base> |
| ECMPCMD1        | ECM protection command register 1                   | W   | -(PRESETn) | Undefined   | -          | <ecm_base>+40h</ecm_base> |
| ECMPS           | ECM protection status register                      | R   | PRESETn    | 00000000h   | -          | <ecm_base>+44h</ecm_base> |
| ECMPE0          | ECM pseudo error trigger register 0                 | W   | -(PRESETn) | 00000000h   | Required   | <ecm_base>+48h</ecm_base> |
| ECMPE1          | ECM pseudo error trigger register 1                 | W   | -(PRESETn) | 00000000h   | Required   | <ecm_base>+4Ch</ecm_base> |
| ECMPE2          | ECM pseudo error trigger register 2                 | W   | -(PRESETn) | 00000000h   | Required   | <ecm_base>+50h</ecm_base> |
| ECMDTMCTL       | ECM delay timer control register                    | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+54h</ecm_base> |
| ECMDTMR         | ECM delay timer register                            | R   | PRESETn    | 00000000h   | -          | <ecm_base>+58h</ecm_base> |
| ECMDTMCMP       | ECM delay timer compare register                    | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+5Ch</ecm_base> |
| ECMDTMCFG0      | ECM delay timer configuration register 0            | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+60h</ecm_base> |
| ECMDTMCFG1      | ECM delay timer configuration register 1            | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+64h</ecm_base> |
| ECMDTMCFG2      | ECM delay timer configuration register 2            | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+68h</ecm_base> |
| ECMDTMCFG3      | ECM delay timer configuration register 3            | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+6Ch</ecm_base> |
| ECMDTMCFG4      | ECM delay timer configuration register 4            | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+70h</ecm_base> |
| ECMDTMCFG5      | ECM delay timer configuration register 5            | R/W | PRESETn    | 00000000h   | Required   | <ecm_base>+74h</ecm_base> |
| ECMEOCCFG       | ECM error output clear invalidation configuration   | R/W | erroutresz | 00000000h   | Required   | <ecm_base>+78h</ecm_base> |
|                 | register                                            |     |            |             |            |                           |

### 3.3.2. Hierarchy

Tab. 3-6 shows the module hierarcy.

Tab. 3-6 Module hierarchy

| Module name  | Instance name | Module name (base)  | Function                                                                             |  |  |
|--------------|---------------|---------------------|--------------------------------------------------------------------------------------|--|--|
| (*1)         |               | (upf12hecm0010_wp)  |                                                                                      |  |  |
| uhiapecm0020 | (top)         |                     | TOP module                                                                           |  |  |
| core         | ecmm          | upf12hecm0010       | ECM core                                                                             |  |  |
| core         | ecmc          | upf12hecm0010       | ECM core                                                                             |  |  |
| ecg          | ecg           | upf12hecg0000       | Error input generation from error input pin, pseudo error generation, and scan_mode. |  |  |
| sgo          | sgo           | upf12hsgo0010       | Generate OR-ed signal from ecmm/ecmc                                                 |  |  |
| hs           | hs            | New                 | Handshke for master/checker synchronized data transfer(*4)                           |  |  |
| pshap (*3)   | pshap         | upf12hecm0010_pshap | Pulse generation for<br>reset request and<br>interrupt. (PCLK<br>domain)             |  |  |
| pshap2 (*3)  | pshap2        | upf12hecm0010_pshap | Pulse generation for<br>reset request and<br>interrupt. (cntclk<br>domain)           |  |  |
| eog          | eog           | upf12heog0000       | Reset request gating logic by scan_mode                                              |  |  |

- (\*1) The name of sub-module has prefix uhiapecm0020\_. (e.g. core means that uhiapecm0020\_core). (\*2) Base module is upf12hecg0000. But, This module deos not generate OR-ed signal from multiple
- (\*2) Base module is upri2necguous. But, This module deos not generate OR-ed signal from multipli error source.
- (\*3) This module has the spyglass rule violation of "RC\_ClkVector". The clock input of FF in this module is normal control signal, NOT clock signal, and is used as asynchronous hand shaking purpose. So, shield wiring possibility for clock signal does not need to be considered. So the above error is handled as pseudo error. Please also see section 3.2.
- (\*4), For common register, same timing data transfer between PCLK<->cntclk is achived by using master side request signal. Target is folloings:
- DTMSTA bit (use OR of master/checker side DTMSTA in pclk domain)
- DTMCMP register data set to cntclk domain (use master side data set signal)
- ECMEOUTCLRT register data set to cntclk domain (use master side data set signal)
- DTMR read (capture timing of cntclk and PCLK domain) (use master side read request)

### 3.4. Clock Tree

This module is work with PCLK and cntclk. cntclk is used for delay timer and clear mask timer logics, which include timer start trigger signal generation. PCLK and cntclk is asynchronous.

Tab. 3-7 Clock

| Name   | Width | In/<br>Out | Active<br>level | Reset<br>level | clock | Function                                                                                                                        |
|--------|-------|------------|-----------------|----------------|-------|---------------------------------------------------------------------------------------------------------------------------------|
| cntclk | 1     | In         | -               | -              | -     | Clock for delay timer and error out<br>clear mask timer (incl. trigger<br>generation) (diveided from 8MHz<br>ROSC(1/2 of ROSC)) |
| PCLK   | 1     | In         | -               | -              | -     | Clocks for other FFs (Max. 100Mhz)                                                                                              |

### 3.5. Reset Tree

Tab. 3-8 Reset

| Name              | Width | In/<br>Out | Active<br>level | Reset<br>level | clock            | Function                                                                                  |
|-------------------|-------|------------|-----------------|----------------|------------------|-------------------------------------------------------------------------------------------|
| resstg1z          | 1     | In         | L               | -              | PCLK(*1)(*<br>2) | asynchronous external reset (Used only for reset bit 30 of ECMmESSTR2n)                   |
| pclkin_resstg1z   | 1     | In         | L               | -              | PCLK(*3)         | pclk synchronous resstg1g.<br>(Used only for ECMmESSTR other<br>than ECMmESSTR1n bit 30.) |
| erroutresz        | 1     | In         | L               | -              | PCLK(*2)         | Reset for error out clear related logic incl. ECMEOCCFG register.                         |
| cntclk_erroutresz | 1     | In         | L               | -              | cntclk(*2)       | Reset for error out clear related logic incl. ECMEOCCFG register. (cntclk domain)         |
| PRESETn           | 1     | In         | L               | -              | PCLK(*2)         | APB reset                                                                                 |
| cntclk_preset_n   | 1     | In         | L               | -              | cntclk(*2)       | APB reset (cntclk domain)                                                                 |

- (\*1) For the purpose of this status bit asynchronous external reset is used as asynchronous reset for ECMmESSTR2n. Other error status register is reset by synchronous reset.
- (\*2) Reset release should be synchronous to clock because the these resets are used as FF asynchronous reset.
- (\*3) Reset should be synchronous to pclk because this is used as synchronous reset.

Considered reset pattern is as followings

Tab. 3-9 Reset pattern

| Patterm | resstg1z<br>pclkin_resstg1z | errout_resz<br>cntclk_erroutresz | PRESETn<br>cntclk_preset_n |                                                             |
|---------|-----------------------------|----------------------------------|----------------------------|-------------------------------------------------------------|
| 1       | 0                           | 0                                | 0                          | System power up                                             |
| 2       | -                           | 0                                | 0                          | Internal reset 1 (all logics clear)                         |
| 4       | -                           | -                                | 0                          | Internal reset 2 (clear except error out clear mask logics) |

Reset policy is as following.

Tab. 3-10 Reset policy

| Tab. 5-10 Nes                                        | et policy                   |                                 |                            |
|------------------------------------------------------|-----------------------------|---------------------------------|----------------------------|
|                                                      |                             | Reset signal                    |                            |
| reset target                                         | resstg1z<br>pclkin_resstg1z | erroutresz<br>cntclk_erroutresz | PRESETn<br>cntclk_preset_n |
| ECMmESSTR0: ECMm Error Source Status register 0      | Х                           | -                               | -                          |
| ECMmESSTR1: ECMm Error Source Status register 1      | Х                           | -                               | -                          |
| ECMmESSTR2: ECMm Error Source Status register 2      | Х                           | -                               | -                          |
| Error Pin Logic (include relevant logic)             | -                           | Х                               | -                          |
| ECM Output Clear Invalidation Configuration Register | -                           | Х                               | -                          |
| ECM Output Clear Invalidation counter                | -                           | X                               | -                          |
| All other circuit except for above.                  | -                           | -                               | Х                          |

x: reset, -: do not reset

### 4. Specification

### 4.1. Signals

Tab. 4-1 Signals for uhiapecm0020

| Terminal name                 | In/Out    | Active<br>Level | Reset<br>Level | Clock        | Reset<br>(*1)  | bit<br>width | Function                                              |
|-------------------------------|-----------|-----------------|----------------|--------------|----------------|--------------|-------------------------------------------------------|
| clock/reset                   |           |                 |                |              | ( ')           |              |                                                       |
| PCLK                          | In        | -               | -              | -            | -              | 1            | Bus clock                                             |
| cntclk                        | In        | -               | -              | -            | -              | 1            | Delay timer/Error clear mask timer clock              |
| PRESETn                       | In        | L               | -              | PCLK<br>(*2) | -              | 1            | APB reset                                             |
| cntclk_preset_n               | In        | L               | -              | cntclk(*2)   | -              | 1            | APB reset (cntclk domain)                             |
| erroutresz                    | In        | L               | -              | PCLK(*2)     | -              | 1            | errout logic reset incl. error clear mask timer       |
| cntclk_erroutresz             | In        | L               | -              | cntclk(*2)   | -              | 1            | errout logic reset incl. error clear mask timer       |
| resstg1z                      | In        | L               | -              | PCLK(*2)     | -              | 1            | External reset                                        |
| pclkin_resstg1z               | In        | L               | -              | PCLK         | -              | 1            | PCLK synchronized external reset                      |
| APB I/F                       |           |                 |                |              |                |              |                                                       |
| PADDR[6:0]                    | In        | -               | -              | PCLK         | -              | 7            | APB address bus                                       |
| PSEL_MASTER                   | In        | Н               | L              | PCLK         | -              | 1            | APB PSEL signal (Master side)                         |
| PSEL_CHECKER                  | In        | Н               | L              | PCLK         | -              | 1            | APB PSEL signal (Checker side)                        |
| PSEL_COMMON                   | In        | Н               | L              | PCLK         | -              | 1            | APB PSEL signal (Both side)                           |
| PENABLE                       | In        | Н               | -              | PCLK         | -              | 1            | APB strobe signal                                     |
| PWRITE                        | In        | Н               | -              | PCLK         | -              | 1            | APB write/read signal                                 |
| PWDATA[31:0]                  | In        | -               | -              | PCLK         | -              | 32           | APB write data bus                                    |
| PRDATA_MASTER[31:0]           | Out       | -               | All"0"         | PCLK         | PRESETn        | 32           | APB read data bus (Master side)                       |
| PRDATA_CHECKER[31:0]          | Out       | -               | All"0"         | PCLK         | PRESETn        | 32           | APB read data bus (Checker side)                      |
| PSTRB[3:0]                    | In        | -               | -              | PCLK         | -              | 4            | Write strobe                                          |
| PREADY_MASTER                 | OUT       | -               | -              | PCLK         | PRESETn        | 1            |                                                       |
| PREADY_CHECKER                | OUT       | -               | -              | PCLK         | PRESETn        | 1            |                                                       |
| PSLVERR_MASTER                | OUT       | Н               | L              | Fixed        | PRESETn        | 1            | APB Slave error (0 fixed for this module)             |
| PSLVERR_CHECKER               | OUT       | Н               | L              | Fixed        | PRESETn        | 1            | APB Slave error (0 fixed for this module)             |
| Error input signal/Signal for | dynamic ı | mode            |                |              |                |              | ,                                                     |
| ecmterrin91-0                 | In        | Н               | L              | Async(*3)    | -              | 92           | Error input(*6)                                       |
| ecmterrin92msk_m              | In        | Н               | L              | Async(*3)    | -              | 1            | ecmterrin92 mask signal (master side)                 |
| ecmterrin92msk_c              | In        | Н               | L              | Async(*3)    | -              | 1            | ecmterrin92 mask signal (checker side)                |
| ecmterrlbz                    | In        | Н               | L              | Async(*3)    | -              | 1            | Loopback from ERROROUT (Error status register bit 96) |
| ecmttin                       | In        | -               | L              | PCLK         | -              | 1            | Timer input for dynamic mode                          |
| Error output signal           |           |                 |                |              |                |              |                                                       |
| ecmterroz                     | Out       | L               | L              | Async        | erroutresz(*4) | 1            | Error output compare signal (To PIC)                  |
| ecmterroutz                   | Out       | L               | L              | Async        | erroutresz(*4) | 1            | ERROROUT output                                       |
| ecmti                         | Out       | Н               | L              | PČLK         | PRESETn        | 1            | Maskable interrupt output                             |
| ecmtnmi                       | Out       | Н               | L              | PCLK         | PRESETn        | 1            | Non-maskable interrupt output                         |
| ecmtresz                      | Out       | L               | Н              | Async        | PRESETn(*5)    | 1            | ECM internal reset request                            |
| Error input signal            |           |                 |                |              |                |              | <u> </u>                                              |
| testmode                      | In        | Н               | L              | -            | -              | 1            | Test mode                                             |
| svaccess                      | In        | Н               | L              | PCLK         | -              | 1            | Break                                                 |
| scan_mode                     | In        | Н               | L              | -            | -              | 1            | Scan mode                                             |
| scan_enable                   | In        | Н               | L              | -            | -              | 1            | Scan enable信号                                         |

- (\*1) Output pin (or related logic) reset. Reset includes both PCLK domain and cntclk domain. (e.g. if indicated PRESETn, it means PRESETn and cntclk\_preset\_n)
- (\*2) Reset release is expected as PCLK synchronized even if asynchronous reset.
- (\*3) This signal captured by this signal asynchronously (e.g. input to set pin of FF). So, these error input pins should be glitchless.
- (\*4) ecmterroz and ecmterroutz become reset status by erroutresz. When only PRESETn is asserted, the status depends on ERSTR register and other configuration status.
- (\*5) This signal is asynchronous signal. Once this reset request is asserted, this value is kept until PRESETn is asserted.
- (\*6) Bit 92 is reserved for internal use (ECM compare error)

Scan mode mask policy for error input output related is as following.

| Terminal name                 | in scan_mode | Note                                              |
|-------------------------------|--------------|---------------------------------------------------|
| Error input signal/Signal for | dynamic mode |                                                   |
| ECMmESSTR bit 30              | masked       | Only clock is stopped.                            |
| ECMmESSTR bit 29              | masked       | Delay timer overflow                              |
| ecmterrin92(internal use)     | masked       | ECM compare error logic                           |
| ecmterrin91                   | non-masked   | assigned unintended activated BIST                |
| ecmterrin90-0                 | masked       |                                                   |
| ecmterrin92msk_m              | (masked)     | Masked as the input of ecmterrin92 to core module |
| ecmterrin92msk_c              | (masked)     | Masked as the input of ecmterrin92 to core module |
| ecmterrlbz                    | non-masked   | not an error input                                |
| ecmttin                       | non-masked   | not an error input                                |
| Error output signal           |              |                                                   |
| ecmterroz                     | masked low   | unsafe state                                      |
| ecmterroutz                   | masked low   | unsafe state                                      |
| ecmti                         | non-masked   | -                                                 |
| ecmnmi                        | non-masked   | -                                                 |
| ecmtresz                      | masked high  | reset request not activated                       |

### 4.2. Registers

Address maps are described in section 3.3.1

In following sections, ECMm means ECMM for master side and ECMC for checker side.

About write sequence protection target, please see section 3.3.1.

### 4.2.1. ECMm error set trigger register (ECMmESET)

ECMm error set trigger register is to activate the ecmterroutz and ecmterroz (set to low).

If writing this register to 1, low level signal is asserted from ecmterroutz and ecmterroz.

This output signal cannot be masked.

Read value of this register is always "0".

| bit         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0       |
|-------------|---|---|---|---|---|---|---|---------|
|             | - | - | - | - | - |   |   | ECMmEST |
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0       |
| R/W         | R | R | R | R | R | R | R | W       |

| bit | name    | Reset   | R/W | Definition                                         |
|-----|---------|---------|-----|----------------------------------------------------|
| 7-1 | ı       | all "0" | R   | Reserved                                           |
| 0   | ECMmEST | 0       | W   | Error set trigger bit                              |
|     |         |         |     | 0 : ignored                                        |
|     |         |         |     | 1 : activate (low level) ecmterroutz and ecmterroz |

### [Note]

By setting/clearing error output signal using ECMmESET/ECMmECR register, ECMmESSTR2 bit 28( ecmterrin92) which will be assigned as ECM compare will be asserted.

So, if user would like to execute self-diagnostics without interrupt/error output, user should set the bit 28 of ECMMICFG2/ECMNMICFG2/ECMIRCFG2 register properly.

### 4.2.2. ECMm error clear trigger register (ECMmECLR)

ECMm error clear trigger register is to inactivate the ecmterroutz and ecmterroz (set to high).

If writing this register to 1, ecmterroutz and ecmterroz become high level so far as no error, which activates ecmterroutz and ecmterroz, remains.

Read value of this register is always "0".

| bit         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0       |
|-------------|---|---|---|---|---|---|---|---------|
|             | - | - | - | - | - |   |   | ECMmECT |
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0       |
| R/W         | R | R | R | R | R | R | R | W       |

| bit | name    | Reset   | R/W | Definition                                            |
|-----|---------|---------|-----|-------------------------------------------------------|
| 7-1 | -       | all "0" | R   | Reserved                                              |
| 0   | ECMmECT | 0       | W   | Error clear trigger bit                               |
|     |         |         |     | 0 : ignored                                           |
|     |         |         |     | 1 : inactivate (high level) ecmterroutz and ecmterroz |

### [Note]

- Clearing ecmterroutz can be executed only the case that all errors have been already cleared except error masked by ECMEMK0/1/2.
- About notification, please also see section 4.2.1.

[Note] To detect the situation described in 4.3.6 by S/W, sync (used for set/release ecmterroutz/ecmterroz) monitor bit will be implemented on bit 4 as read only register. This will be described in the next version of this document.

### 4.2.3. ECMm error source status register 0(ECMmESSTR0)

This is read only register. This register indicates individual error status. Value of this register is independent from error mask setting by ECMEMK0.

Alls bit of this register are reset by "pclkin\_resstg1z", which is synchronous reset. So, internal reset, such as PRESETn and erroutresz, does not affect the value of this register.

This register can be cleared by writing ECMESSTC0.

[Note] This register value is set completely asynchronous using async set pin of FF. So, read value may be check by S/W handling (read twice etc.)

[Note] This register should be outside the scope of Field BIST.

[Note] This register does not have write back at read access different from base macro.

| bit         | 31                 | 30                 | 29                 | 28                 | 27                 | 26                 | 25                 | 24                 | 23                 | 22                 | 21                 | 20                 | 19                 | 18                 | 17                 | 16                 |
|-------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
|             | ECMm<br>SSE<br>031 | ECMm<br>SSE<br>030 | ECMm<br>SSE<br>029 | ECMm<br>SSE<br>028 | ECMm<br>SSE<br>027 | ECMm<br>SSE<br>026 | ECMm<br>SSE<br>025 | ECMm<br>SSE<br>024 | ECMm<br>SSE<br>023 | ECMm<br>SSE<br>022 | ECMm<br>SSE<br>021 | ECMm<br>SSE<br>020 | ECMm<br>SSE<br>019 | ECMm<br>SSE<br>018 | ECMm<br>SSE<br>017 | ECMm<br>SSE<br>016 |
| Reset value | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |
| R/W         | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  |
|             |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |
| bit         | 15                 | 14                 | 13                 | 12                 | 11                 | 10                 | 9                  | 9                  | 7                  | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|             | ECMm<br>SSE<br>015 | ECMm<br>SSE<br>014 | ECMm<br>SSE<br>013 | ECMm<br>SSE<br>012 | ECMm<br>SSE<br>011 | ECMm<br>SSE<br>010 | ECMm<br>SSE<br>009 | ECMm<br>SSE<br>008 | ECMm<br>SSE<br>007 | ECMm<br>SSE<br>006 | ECMm<br>SSE<br>005 | ECMm<br>SSE<br>004 | ECMm<br>SSE<br>003 | ECMm<br>SSE<br>002 | ECMm<br>SSE<br>001 | ECMm<br>SSE<br>000 |
| Reset value | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |
| R/W         | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  |

| bit  | name           | Reset   | R/W | Definition                                                            |
|------|----------------|---------|-----|-----------------------------------------------------------------------|
| 31-1 | ECMmSSE031-001 | all "0" | R   | Error factor status bit                                               |
|      |                |         |     | ECMmSSE031-ECMmSSE001 is for error factor 31-1 (ecmterrin31-1)        |
|      |                |         |     | 0:No error                                                            |
|      |                |         |     | 1:Error                                                               |
| 0    | ECMmSSE000     | 0       | R   | Error factor status bit                                               |
|      |                |         |     | ECMmSSE000(ecmterrin0) is considered that WDT error is asserted. (So, |
|      |                |         |     | the reset value of ECMIRCFG0 bit 0 is 1.)                             |
|      |                |         |     | 0:No error                                                            |
|      |                |         |     | 1:Error                                                               |

### 4.2.4. ECMm error source status register 1(ECMmESSTR1)

This is read only register. This register indicates individual error status. Value of this register is independent from error mask setting by ECMEMK1.

Alls bit of this register are reset by "pclkin\_resstg1z", which is synchronous reset. So, internal reset, such as PRESETn and erroutresz, does not affect the value of this register.

This register can be cleared by writing ECMESSTC1.

[Note] This register value is set completely asynchronous using async set pin of FF. So, read value may be check by S/W handling (read twice etc.)

[Note] This register should be outside the scope of Field BIST.

[Note] This register does not have write back at read access different from base macro.

| bit         | 31                 | 30                 | 29                 | 28                 | 27                 | 26                 | 25                 | 24                 | 23                 | 22                 | 21                 | 20                 | 19                 | 18                 | 17                 | 16                 |
|-------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
|             | ECMm<br>SSE<br>131 | ECMm<br>SSE<br>130 | ECMm<br>SSE<br>129 | ECMm<br>SSE<br>128 | ECMm<br>SSE<br>127 | ECMm<br>SSE<br>126 | ECMm<br>SSE<br>125 | ECMm<br>SSE<br>124 | ECMm<br>SSE<br>123 | ECMm<br>SSE<br>122 | ECMm<br>SSE<br>121 | ECMm<br>SSE<br>120 | ECMm<br>SSE<br>119 | ECMm<br>SSE<br>118 | ECMm<br>SSE<br>117 | ECMm<br>SSE<br>116 |
| Reset value | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |
| R/W         | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  |
|             |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |
| bit         | 15                 | 14                 | 13                 | 12                 | 11                 | 10                 | 9                  | 9                  | 7                  | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|             | ECMm<br>SSE<br>115 | ECMm<br>SSE<br>114 | ECMm<br>SSE<br>113 | ECMm<br>SSE<br>112 | ECMm<br>SSE<br>111 | ECMm<br>SSE<br>110 | ECMm<br>SSE<br>109 | ECMm<br>SSE<br>108 | ECMm<br>SSE<br>107 | ECMm<br>SSE<br>106 | ECMm<br>SSE<br>105 | ECMm<br>SSE<br>104 | ECMm<br>SSE<br>103 | ECMm<br>SSE<br>102 | ECMm<br>SSE<br>101 | ECMm<br>SSE<br>100 |
| Reset value | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |
| R/W         | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  |

| bit  | name           | Reset   | R/W | Definition                                                       |
|------|----------------|---------|-----|------------------------------------------------------------------|
| 31-0 | ECMmSSE131-100 | all "0" | R   | Error factor status bit                                          |
|      |                |         |     | ECMmSSE131-ECMmSSE100 is for error factor 63-32 (ecmterrin63-32) |
|      |                |         |     | 0:No error                                                       |
|      |                |         |     | 1:Error                                                          |

### 4.2.5. ECMm error source status register 2(ECMmESSTR2)

This is read only register. This register indicates individual error status. Value of this register is independent from error mask setting by ECMEMK2.

From bit 31-28 is assigned as special usage.

Bit 31 is just read the status of ecmterrlbz which is usually connected to the loopback path of ERROUTZ pin. this bit has no reset.

Bit 30 is assigned "writing status of ECMmSET", this bit is reset by resstg1z, not by pclkin\_resstg1z.

Bit 29 is used for "Delay timer overflow". this is reset by pckin\_resstg1z

Bit 28 is used for ECM compare error. This is reset by pclkin\_resstg1z.

Bit 27 is used for unintended activated BIST. This is reset by pclkin\_resstg1z. This bit does not have scan\_mode mask. So, after the BIST incl. start-up Filed-BIST, this bit is set to "1". User should determine whether this is truly unintended or not in consideration of current operation mode.

Internal reset, such as PRESETn and erroutresz, does not affect the value of this register.

This register can be cleared by writing ECMESSTC2 except ECMmSSE231(ecmterrlbz value).

[Note] This register value is set completely asynchronous using async set pin of FF. So, read value may be check by S/W handling (read twice etc.)

[Note] This register should be outside the scope of Field BIST.

[Note] This register does not have write back at read access different from base macro.

|             |                    | ,                  | ,                  | ,                  |                    |                    |                    |                    |                    |                    |                    |                    | ,                  |                    |                    |                    |
|-------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| bit         | 31                 | 30                 | 29                 | 28                 | 27                 | 26                 | 25                 | 24                 | 23                 | 22                 | 21                 | 20                 | 19                 | 18                 | 17                 | 16                 |
|             | ECMm<br>SSE<br>231 | ECMm<br>SSE<br>230 | ECMm<br>SSE<br>229 | ECMm<br>SSE<br>228 | ECMm<br>SSE<br>227 | ECMm<br>SSE<br>226 | ECMm<br>SSE<br>225 | ECMm<br>SSE<br>224 | ECMm<br>SSE<br>223 | ECMm<br>SSE<br>222 | ECMm<br>SSE<br>221 | ECMm<br>SSE<br>220 | ECMm<br>SSE<br>219 | ECMm<br>SSE<br>218 | ECMm<br>SSE<br>217 | ECMm<br>SSE<br>216 |
| Reset value | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |
| R/W         | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  |
|             |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |
| bit         | 15                 | 14                 | 13                 | 12                 | 11                 | 10                 | 9                  | 9                  | 7                  | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |

| bit         | 15                 | 14                 | 13                 | 12                 | 11                 | 10                 | 9                  | 9                  | 7                  | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|-------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
|             | ECMm<br>SSE<br>215 | ECMm<br>SSE<br>214 | ECMm<br>SSE<br>213 | ECMm<br>SSE<br>212 | ECMm<br>SSE<br>211 | ECMm<br>SSE<br>210 | ECMm<br>SSE<br>109 | ECMm<br>SSE<br>108 | ECMm<br>SSE<br>107 | ECMm<br>SSE<br>106 | ECMm<br>SSE<br>105 | ECMm<br>SSE<br>104 | ECMm<br>SSE<br>103 | ECMm<br>SSE<br>102 | ECMm<br>SSE<br>101 | ECMm<br>SSE<br>100 |
| Reset value | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |
| R/W         | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  | R                  |

| bit  | name           | Reset   | R/W | Definition                                                               |
|------|----------------|---------|-----|--------------------------------------------------------------------------|
| 31   | ECMmSSE231     | 0       | R   | This is read path of loop-back for ERROUTZ pin (ecmterrlbz)              |
|      |                |         |     | 0:ERROUTZ is low                                                         |
|      |                |         |     | 1:ERROUTZ is high                                                        |
|      |                |         |     | This bit does not have reset, but ERROUTZ is usually low after external  |
|      |                |         |     | reset. After internal reset, the value depends on the status of ERROUTZ. |
| 30   | ECMmSSE230     | 0       | R   | Error factor status bit                                                  |
|      |                |         |     | ECMmSSE230 is used for writing status of ECMmESET.                       |
|      |                |         |     | 0:No error                                                               |
|      |                |         |     | 1:Erro is set by ECMmESET                                                |
| 29   | ECMmSSE229     | 0       | R   | Error factor status bit                                                  |
|      |                |         |     | ECMmSSE229 is used for delay timer overflow                              |
|      |                |         |     | 0:No overflow                                                            |
|      |                |         |     | 1:Overflow                                                               |
| 28   | ECMmSSE228     | 0       | R   | Error factor status bit                                                  |
|      |                |         |     | ECMmSSE228 is used for ECM compare error.                                |
|      |                |         |     | 0:No error                                                               |
|      |                |         |     | 1:Error                                                                  |
| 27   | ECMmSSE227     | 0       | R   | Error factor status bit                                                  |
|      |                |         |     | ECMmSSE227 is used for unintended activated BIST error                   |
|      |                |         |     | 0:No error                                                               |
|      |                |         |     | 1:Error                                                                  |
| 26-0 | ECMmSSE226-200 | all "0" | R   | Error factor status bit                                                  |
|      |                |         |     | ECMmSSE226-ECMmSSE100 is for error factor 90-64 (ecmterrin90-64)         |
|      |                |         |     | 0:No error                                                               |
|      |                |         |     | 1:Error                                                                  |

### 4.2.6. ECMm protection command register 0(ECMmPCMD0)

ECMm protection command register is the write only register and allows 32bit write access.

Write sequence protection register is indicated in section 3.3.1.

Write sequence is described and

This register have undefined reset value.

| bit         | 31 | 30        | 29 | 28 | 27 | 26 | 25 | 24   | 23     | 22 | 21 | 20   | 19      | 18 | 17 | 16 |
|-------------|----|-----------|----|----|----|----|----|------|--------|----|----|------|---------|----|----|----|
|             |    |           |    |    |    |    |    |      | -      |    |    |      |         |    |    |    |
| Reset value |    |           |    |    |    |    |    | Unde | efined |    |    |      |         |    |    |    |
| R/W         | W  | W         | W  | W  | W  | W  | W  | W    | W      | W  | W  | W    | W       | W  | W  | W  |
|             |    |           |    |    |    |    |    |      |        |    |    |      |         |    |    |    |
| bit         | 15 | 14        | 13 | 12 | 11 | 10 | 9  | 8    | 7      | 6  | 5  | 4    | 3       | 2  | 1  | 0  |
|             |    |           |    |    | -  |    |    |      |        |    | Е  | CMm0 | REG[7:0 | 0] |    |    |
| Reset value |    | Undefined |    |    |    |    |    |      |        |    |    | Unde | efined  |    |    |    |
| R/W         | W  | W         | W  | W  | W  | W  | W  | W    | W      | W  | W  | W    | W       | W  | W  | W  |

|   | bit  | name                | Reset     | R/W | Definition                                                 |
|---|------|---------------------|-----------|-----|------------------------------------------------------------|
|   | 31-8 | -                   | Undefined | W   | Reserved bit                                               |
| Ī | 7-0  | ECMm0REG7-ECMm0REG0 | Undefined | W   | Write protected ECMm register command bits.                |
|   |      |                     |           |     | To start write sequence, write 000000A5h to this register. |

### 4.2.7. ECM error pulse configuration register (ECMEPCFG)

ECMEPCFG is read/write register and select dynamic mode and non-dynamic mode of ecmterroutz.

| bit         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0      |
|-------------|---|---|---|---|---|---|---|--------|
|             | - | - | - | - | - |   |   | ECMSL0 |
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0      |
| R/W         | R | R | R | R | R | R | R | R/W    |

| bit | name   | Reset   | R/W | Definition                                                       |
|-----|--------|---------|-----|------------------------------------------------------------------|
| 7-1 | -      | all "0" | R   | Reserved bit                                                     |
| 0   | ECMSL0 | 0       | R/W | Setting the mode of ecmterroutz                                  |
|     |        |         |     | 0: non-dynamic mode                                              |
|     |        |         |     | 1:dynamic mode. In this mode, output the value of ecmttin as the |
|     |        |         |     | ecmterroutz during no error.。                                    |

### 4.2.8. ECM maskable interrupt configuration register 0(ECMMICFG0)

ECMMICFG0 is read/write register and 8bit access is allowed. This register configure the ecmti.

| bit         | 31                | 30                | 29                | 28                | 27                | 26                | 25                | 24                | 23                | 22                | 21                | 20                | 19                | 18                | 17                | 16                |
|-------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
|             | ECM<br>MIE<br>031 | ECM<br>MIE<br>030 | ECM<br>MIE<br>029 | ECM<br>MIE<br>028 | ECM<br>MIE<br>027 | ECM<br>MIE<br>026 | ECM<br>MIE<br>025 | ECM<br>MIE<br>024 | ECM<br>MIE<br>023 | ECM<br>MIE<br>022 | ECM<br>MIE<br>021 | ECM<br>MIE<br>020 | ECM<br>MIE<br>019 | ECM<br>MIE<br>018 | ECM<br>MIE<br>017 | ECM<br>MIE<br>016 |
| Reset value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W         | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |
|             |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |
| bit         | 15                | 14                | 13                | 12                | 11                | 10                | 9                 | 9                 | 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
|             | ECM<br>MIE<br>015 | ECM<br>MIE<br>014 | ECM<br>MIE<br>013 | ECM<br>MIE<br>012 | ECM<br>MIE<br>011 | ECM<br>MIE<br>010 | ECM<br>MIE<br>009 | ECM<br>MIE<br>008 | ECM<br>MIE<br>007 | ECM<br>MIE<br>006 | ECM<br>MIE<br>005 | ECM<br>MIE<br>004 | ECM<br>MIE<br>003 | ECM<br>MIE<br>002 | ECM<br>MIE<br>001 | ECM<br>MIE<br>000 |
| Reset value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W         | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |

| bit  | name          | Reset   | R/W | Definition                                                   |
|------|---------------|---------|-----|--------------------------------------------------------------|
| 31-0 | ECMMIE031-000 | all "0" | R/W | ECM maskable interrupt control bit                           |
|      |               |         |     | ECMMIE031-ECMMIE000 is for error factor 31-0 (ecmterrin31-0) |
|      |               |         |     | 0:Maskable interrupt is not allowed                          |
|      |               |         |     | 1:Maskable interrupt is allowed.                             |

## 4.2.9. ECM maskable interrupt configuration register 1(ECMMICFG1)

ECMMICFG1 is read/write register and 8bit access is allowed. This register configure the ecmti.

| bit            | 31                | 30                | 29                | 28                | 27                | 26                | 25                | 24                | 23                | 22                | 21                | 21                | 19                | 18                | 17                | 16                |
|----------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
|                | ECM<br>MIE<br>131 | ECM<br>MIE<br>130 | ECM<br>MIE<br>129 | ECM<br>MIE<br>128 | ECM<br>MIE<br>127 | ECM<br>MIE<br>126 | ECM<br>MIE<br>125 | ECM<br>MIE<br>124 | ECM<br>MIE<br>123 | ECM<br>MIE<br>122 | ECM<br>MIE<br>121 | ECM<br>MIE<br>120 | ECM<br>MIE<br>119 | ECM<br>MIE<br>118 | ECM<br>MIE<br>117 | ECM<br>MIE<br>116 |
| Reset value    | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W            | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |
|                |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |
| bit            | 15                | 14                | 13                | 12                | 11                | 10                | 9                 | 9                 | 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
|                | ECM<br>MIE<br>115 | ECM<br>MIE<br>114 | ECM<br>MIE<br>113 | ECM<br>MIE<br>112 | ECM<br>MIE<br>111 | ECM<br>MIE<br>110 | ECM<br>MIE<br>109 | ECM<br>MIE<br>108 | ECM<br>MIE<br>107 | ECM<br>MIE<br>106 | ECM<br>MIE<br>105 | ECM<br>MIE<br>104 | ECM<br>MIE<br>103 | ECM<br>MIE<br>102 | ECM<br>MIE<br>101 | ECM<br>MIE<br>100 |
| Reset<br>value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W            | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |

| bit  | name          | Reset   | R/W | Definition                                                     |
|------|---------------|---------|-----|----------------------------------------------------------------|
| 31-0 | ECMMIE131-100 | all "0" | R/W | ECM maskable interrupt control bit                             |
|      |               |         |     | ECMMIE131-ECMMIE100 is for error factor 63-32 (ecmterrin63-32) |
|      |               |         |     | 0:Maskable interrupt is not allowed                            |
|      |               |         |     | 1:Maskable interrupt is allowed.                               |

### 4.2.10. ECM maskable interrupt configuration register 2(ECMMICFG2)

ECMMICFG2 is read/write register and 8bit access is allowed. This register configure the ecmti.

| bit         | 31                | 30                | 29                | 28                | 27                | 26                | 25                | 24                | 23                | 22                | 21                | 21                | 19                | 18                | 17                | 16                |
|-------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
|             | -                 | -                 | -                 | ECM<br>MIE<br>228 | ECM<br>MIE<br>227 | ECM<br>MIE<br>226 | ECM<br>MIE<br>225 | ECM<br>MIE<br>224 | ECM<br>MIE<br>223 | ECM<br>MIE<br>222 | ECM<br>MIE<br>221 | ECM<br>MIE<br>220 | ECM<br>MIE<br>219 | ECM<br>MIE<br>218 | ECM<br>MIE<br>217 | ECM<br>MIE<br>216 |
| Reset value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W         | R                 | R                 | R                 | R/W               |
|             |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |
| bit         | 15                | 14                | 13                | 12                | 11                | 10                | 9                 | 9                 | 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
|             | ECM<br>MIE<br>215 | ECM<br>MIE<br>214 | ECM<br>MIE<br>213 | ECM<br>MIE<br>212 | ECM<br>MIE<br>211 | ECM<br>MIE<br>210 | ECM<br>MIE<br>209 | ECM<br>MIE<br>208 | ECM<br>MIE<br>207 | ECM<br>MIE<br>206 | ECM<br>MIE<br>205 | ECM<br>MIE<br>204 | ECM<br>MIE<br>203 | ECM<br>MIE<br>202 | ECM<br>MIE<br>201 | ECM<br>MIE<br>200 |
| Reset value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W         | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |

| bit   | name          | Reset   | R/W | Definition                                                     |
|-------|---------------|---------|-----|----------------------------------------------------------------|
| 31-29 | -             | all "0" | R   | Reserved                                                       |
| 28-0  | ECMMIE228-200 | all "0" | R/W | ECM maskable interrupt control bit                             |
|       |               |         |     | ECMMIE228-ECMMIE200 is for error factor 92-64 (ecmterrin92-64) |
|       |               |         |     | 0:Maskable interrupt is not allowed                            |
|       |               |         |     | 1:Maskable interrupt is allowed.                               |

### 4.2.11. ECM non-maskable interrupt configuration register 0(ECMNMICFG0)

ECMNMICFG0 is read/write register and 8bit access is allowed. This register configure the ecmtnmi.

| bit            | 31                 | 30                 | 29                 | 28                 | 27                 | 26                 | 25                 | 24                 | 23                 | 22                 | 21                 | 20                 | 19                 | 18                 | 17                 | 16                 |
|----------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
|                | ECM<br>NMIE<br>031 | ECM<br>NMIE<br>030 | ECM<br>NMIE<br>029 | ECM<br>NMIE<br>028 | ECM<br>NMIE<br>027 | ECM<br>NMIE<br>026 | ECM<br>NMIE<br>025 | ECM<br>NMIE<br>024 | ECM<br>NMIE<br>023 | ECM<br>NMIE<br>022 | ECM<br>NMIE<br>021 | ECM<br>NMIE<br>020 | ECM<br>NMIE<br>019 | ECM<br>NMIE<br>018 | ECM<br>NMIE<br>017 | ECM<br>NMIE<br>016 |
| Reset<br>value | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |
| R/W            | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                |
|                |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |
| bit            | 15                 | 14                 | 13                 | 12                 | 11                 | 10                 | 9                  | 9                  | 7                  | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|                | ECM<br>NMIE<br>015 | ECM<br>NMIE<br>014 | ECM<br>NMIE<br>013 | ECM<br>NMIE<br>012 | ECM<br>NMIE<br>011 | ECM<br>NMIE<br>010 | ECM<br>NMIE<br>009 | ECM<br>NMIE<br>008 | ECM<br>NMIE<br>007 | ECM<br>NMIE<br>006 | ECM<br>NMIE<br>005 | ECM<br>NMIE<br>004 | ECM<br>NMIE<br>003 | ECM<br>NMIE<br>002 | ECM<br>NMIE<br>001 | ECM<br>NMIE<br>000 |
| Reset value    | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |
| R/W            | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                |

| bit  | name           | Reset   | R/W | Definition                                                     |
|------|----------------|---------|-----|----------------------------------------------------------------|
| 31-0 | ECMNMIE031-000 | all "0" | R/W | ECM non-maskable interrupt control bit                         |
|      |                |         |     | ECMNMIE031-ECMNMIE000 is for error factor 31-0 (ecmterrin31-0) |
|      |                |         |     | 0:Non-maskable interrupt is not allowed                        |
|      |                |         |     | 1:Non-maskable interrupt is allowed.                           |

### 4.2.12. ECM non-maskable interrupt configuration register 1(ECMNMICFG1)

ECMNMICFG1 is read/write register and 8bit access is allowed. This register configure the ecmtnmi.

| bit         | 31                 | 30                 | 29                 | 28                 | 27                 | 26                 | 25                 | 24                 | 23                 | 22                 | 21                 | 21                 | 19                 | 18                 | 17                 | 16                 |
|-------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
|             | ECM<br>NMIE<br>131 | ECM<br>NMIE<br>130 | ECM<br>NMIE<br>129 | ECM<br>NMIE<br>128 | ECM<br>NMIE<br>127 | ECM<br>NMIE<br>126 | ECM<br>NMIE<br>125 | ECM<br>NMIE<br>124 | ECM<br>NMIE<br>123 | ECM<br>NMIE<br>122 | ECM<br>NMIE<br>121 | ECM<br>NMIE<br>120 | ECM<br>NMIE<br>119 | ECM<br>NMIE<br>118 | ECM<br>NMIE<br>117 | ECM<br>NMIE<br>116 |
| Reset value | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |
| R/W         | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                |
|             |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |                    |
| bit         | 15                 | 14                 | 13                 | 12                 | 11                 | 10                 | 9                  | 9                  | 7                  | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|             | ECM<br>NMIE<br>115 | ECM<br>NMIE<br>114 | ECM<br>NMIE<br>113 | ECM<br>NMIE<br>112 | ECM<br>NMIE<br>111 | ECM<br>NMIE<br>110 | ECM<br>NMIE<br>109 | ECM<br>NMIE<br>108 | ECM<br>NMIE<br>107 | ECM<br>NMIE<br>106 | ECM<br>NMIE<br>105 | ECM<br>NMIE<br>104 | ECM<br>NMIE<br>103 | ECM<br>NMIE<br>102 | ECM<br>NMIE<br>101 | ECM<br>NMIE<br>100 |
| Reset value | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |
| R/W         | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                |

| bit  | name           | Reset   | R/W | Definition                                                       |
|------|----------------|---------|-----|------------------------------------------------------------------|
| 31-0 | ECMNMIE131-100 | all "0" | R/W | ECM non-maskable interrupt control bit                           |
|      |                |         |     | ECMNMIE131-ECMNMIE100 is for error factor 63-32 (ecmterrin63-32) |
|      |                |         |     | 0:Non-maskable interrupt is not allowed                          |
|      |                |         |     | 1:Non-maskable interrupt is allowed.                             |

### 4.2.13. ECM non-maskable interrupt configuration register 2(ECMNMICFG2)

ECMNMICFG2 is read/write register and 8bit access is allowed. This register configure the ecmtnmi.

| bit         | 31                 | 30                 | 29                 | 28                 | 27                 | 26                 | 25                 | 24                 | 23                 | 22                 | 21                 | 21                 | 19                 | 18                 | 17                 | 16                 |
|-------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
|             |                    | -                  | -                  | ECM<br>NMIE<br>228 | ECM<br>NMIE<br>227 | ECM<br>NMIE<br>226 | ECM<br>NMIE<br>225 | ECM<br>NMIE<br>224 | ECM<br>NMIE<br>223 | ECM<br>NMIE<br>222 | ECM<br>NMIE<br>221 | ECM<br>NMIE<br>220 | ECM<br>NMIE<br>219 | ECM<br>NMIE<br>218 | ECM<br>NMIE<br>217 | ECM<br>NMIE<br>216 |
| Reset value | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |
| R/W         | R                  | R                  | R                  | R/W                |
|             |                    | •                  |                    |                    |                    |                    |                    |                    |                    | •                  |                    |                    |                    |                    |                    |                    |
| bit         | 15                 | 14                 | 13                 | 12                 | 11                 | 10                 | 9                  | 9                  | 7                  | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|             | ECM<br>NMIE<br>215 | ECM<br>NMIE<br>214 | ECM<br>NMIE<br>213 | ECM<br>NMIE<br>212 | ECM<br>NMIE<br>211 | ECM<br>NMIE<br>210 | ECM<br>NMIE<br>209 | ECM<br>NMIE<br>208 | ECM<br>NMIE<br>207 | ECM<br>NMIE<br>206 | ECM<br>NMIE<br>205 | ECM<br>NMIE<br>204 | ECM<br>NMIE<br>203 | ECM<br>NMIE<br>202 | ECM<br>NMIE<br>201 | ECM<br>NMIE<br>200 |
| Reset value | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  | 0                  |
| R/W         | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                | R/W                |

| bit   | name           | Reset   | R/W | Definition                                                       |
|-------|----------------|---------|-----|------------------------------------------------------------------|
| 31-29 | -              | all "0" | R   | Reserved                                                         |
| 28-0  | ECMNMIE228-200 | all "0" | R/W | ECM non-maskable interrupt control bit                           |
|       |                |         |     | ECMNMIE228-ECMNMIE200 is for error factor 92-64 (ecmterrin92-64) |
|       |                |         |     | 0:Non-maskable interrupt is not allowed                          |
|       |                |         |     | 1:Non-maskable interrupt is allowed.                             |

### 4.2.14. ECM internal reset configuration register 0(ECMIRCFG0)

ECMIRCFG0 is read/write register and 8bit access is allowed. This register configure the ecmtresz.

| bit            | 31                | 30                | 29                | 28                | 27                | 26                | 25                | 24                | 23                | 22                | 21                | 20                | 19                | 18                | 17                | 16                |
|----------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
|                | ECM<br>IRE<br>031 | ECM<br>IRE<br>030 | ECM<br>IRE<br>029 | ECM<br>IRE<br>028 | ECM<br>IRE<br>027 | ECM<br>IRE<br>026 | ECM<br>IRE<br>025 | ECM<br>IRE<br>024 | ECM<br>IRE<br>023 | ECM<br>IRE<br>022 | ECM<br>IRE<br>021 | ECM<br>IRE<br>020 | ECM<br>IRE<br>019 | ECM<br>IRE<br>018 | ECM<br>IRE<br>017 | ECM<br>IRE<br>016 |
| Reset value    | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W            | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |
|                |                   | •                 |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |
| bit            | 15                | 14                | 13                | 12                | 11                | 10                | 9                 | 9                 | 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
|                | ECM<br>IRE<br>015 | ECM<br>IRE<br>014 | ECM<br>IRE<br>013 | ECM<br>IRE<br>012 | ECM<br>IRE<br>011 | ECM<br>IRE<br>010 | ECM<br>IRE<br>009 | ECM<br>IRE<br>008 | ECM<br>IRE<br>007 | ECM<br>IRE<br>006 | ECM<br>IRE<br>005 | ECM<br>IRE<br>004 | ECM<br>IRE<br>003 | ECM<br>IRE<br>002 | ECM<br>IRE<br>001 | ECM<br>IRE<br>000 |
| Reset<br>value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 1                 |
| R/W            | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |

| bit  | name          | Reset   | R/W | Definition                                                              |
|------|---------------|---------|-----|-------------------------------------------------------------------------|
| 31-1 | ECMIRE031-001 | all "0" | R/W | ECM internal reset control bit                                          |
|      |               |         |     | ECMIRE031-ECMIRE000 is for error factor 31-1 (ecmterrin31-1)            |
|      |               |         |     | 0:Internal reset is not allowed                                         |
|      |               |         |     | 1:Internal reset is allowed.                                            |
| 0    | ECMIRE000     | 1       | R/W | ECM internal reset control bit                                          |
|      |               |         |     | ECMIRE000 is for error factor 0 (ecmterrin0) and used for WDT overflow. |
|      |               |         |     | 0:Internal reset is not allowed                                         |
|      |               |         |     | 1:Internal reset is allowed.                                            |

### 4.2.15. ECM internal reset configuration register 1(ECMIRCFG1)

ECMIRCFG1 is read/write register and 8bit access is allowed. This register configure the ecmtresz.

| bit         | 31                | 30                | 29                | 28                | 27                | 26                | 25                | 24                | 23                | 22                | 21                | 21                | 19                | 18                | 17                | 16                |
|-------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
|             | ECM<br>IRE<br>131 | ECM<br>IRE<br>130 | ECM<br>IRE<br>129 | ECM<br>IRE<br>128 | ECM<br>IRE<br>127 | ECM<br>IRE<br>126 | ECM<br>IRE<br>125 | ECM<br>IRE<br>124 | ECM<br>IRE<br>123 | ECM<br>IRE<br>122 | ECM<br>IRE<br>121 | ECM<br>IRE<br>120 | ECM<br>IRE<br>119 | ECM<br>IRE<br>118 | ECM<br>IRE<br>117 | ECM<br>IRE<br>116 |
| Reset value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W         | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |
|             |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |
| bit         | 15                | 14                | 13                | 12                | 11                | 10                | 9                 | 9                 | 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
|             | ECM<br>IRE<br>115 | ECM<br>IRE<br>114 | ECM<br>IRE<br>113 | ECM<br>IRE<br>112 | ECM<br>IRE<br>111 | ECM<br>IRE<br>110 | ECM<br>IRE<br>109 | ECM<br>IRE<br>108 | ECM<br>IRE<br>107 | ECM<br>IRE<br>106 | ECM<br>IRE<br>105 | ECM<br>IRE<br>104 | ECM<br>IRE<br>103 | ECM<br>IRE<br>102 | ECM<br>IRE<br>101 | ECM<br>IRE<br>100 |
| Reset value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W         | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |

| bit  | name          | Reset   | R/W | Definition                                                     |
|------|---------------|---------|-----|----------------------------------------------------------------|
| 31-0 | ECMIRE131-100 | all "0" | R/W | ECM internal reset control bit                                 |
|      |               |         |     | ECMIRE131-ECMIRE100 is for error factor 63-32 (ecmterrin63-32) |
|      |               |         |     | 0:Internal reset is not allowed                                |
|      |               |         |     | 1:Internal reset is allowed.                                   |

### 4.2.16. ECM internal reset configuration register 2(ECMIRCFG2)

ECMIRCFG2 is read/write register and 8bit access is allowed. This register configure the ecmtresz.

| bit         | 31                | 30                | 29                | 28                | 27                | 26                | 25                | 24                | 23                | 22                | 21                | 21                | 19                | 18                | 17                | 16                |
|-------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
|             | =                 | -                 | ECM<br>IRE<br>229 | ECM<br>IRE<br>228 | ECM<br>IRE<br>227 | ECM<br>IRE<br>226 | ECM<br>IRE<br>225 | ECM<br>IRE<br>224 | ECM<br>IRE<br>223 | ECM<br>IRE<br>222 | ECM<br>IRE<br>221 | ECM<br>IRE<br>220 | ECM<br>IRE<br>219 | ECM<br>IRE<br>218 | ECM<br>IRE<br>217 | ECM<br>IRE<br>216 |
| Reset value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W         | R                 | R                 | R/W               |
|             |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |
| bit         | 15                | 14                | 13                | 12                | 11                | 10                | 9                 | 9                 | 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
|             | ECM<br>IRE<br>215 | ECM<br>IRE<br>214 | ECM<br>IRE<br>213 | ECM<br>IRE<br>212 | ECM<br>IRE<br>211 | ECM<br>IRE<br>210 | ECM<br>IRE<br>209 | ECM<br>IRE<br>208 | ECM<br>IRE<br>207 | ECM<br>IRE<br>206 | ECM<br>IRE<br>205 | ECM<br>IRE<br>204 | ECM<br>IRE<br>203 | ECM<br>IRE<br>202 | ECM<br>IRE<br>201 | ECM<br>IRE<br>200 |
| Reset value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W         | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |

| bit   | name          | Reset   | R/W | Definition                                                     |
|-------|---------------|---------|-----|----------------------------------------------------------------|
| 31-30 | -             | all "0" | R   | Reserved                                                       |
| 29-0  | ECMIRE229-200 | all "0" | R/W | ECM internal reset control bit                                 |
|       |               |         |     | ECMIRE228-ECMIRE200 is for error factor 92-64 (ecmterrin92-64) |
|       |               |         |     | ECMIRE229 is for delay timer overflow                          |
|       |               |         |     | 0:Internal reset is not allowed                                |
|       |               |         |     | 1:Internal reset is allowed.                                   |

### 4.2.17. ECM error mask register 0(ECMEMK0)

ECMEMK0 is read/write register and 8bit access is allowed. This register configure the ecmterroz/ecmterroutz.

| bit         | 31                | 30                | 29                | 28                | 27                | 26                | 25                | 24                | 23                | 22                | 21                | 20                | 19                | 18                | 17                | 16                |
|-------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
|             | ECM<br>EMK<br>031 | ECM<br>EMK<br>030 | ECM<br>EMK<br>029 | ECM<br>EMK<br>028 | ECM<br>EMK<br>027 | ECM<br>EMK<br>026 | ECM<br>EMK<br>025 | ECM<br>EMK<br>024 | ECM<br>EMK<br>023 | ECM<br>EMK<br>022 | ECM<br>EMK<br>021 | ECM<br>EMK<br>020 | ECM<br>EMK<br>019 | ECM<br>EMK<br>018 | ECM<br>EMK<br>017 | ECM<br>EMK<br>016 |
| Reset value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W         | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |
|             |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |
| bit         | 15                | 14                | 13                | 12                | 11                | 10                | 9                 | 9                 | 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
|             | ECM<br>EMK<br>015 | ECM<br>EMK<br>014 | ECM<br>EMK<br>013 | ECM<br>EMK<br>012 | ECM<br>EMK<br>011 | ECM<br>EMK<br>010 | ECM<br>EMK<br>009 | ECM<br>EMK<br>008 | ECM<br>EMK<br>007 | ECM<br>EMK<br>006 | ECM<br>EMK<br>005 | ECM<br>EMK<br>004 | ECM<br>EMK<br>003 | ECM<br>EMK<br>002 | ECM<br>EMK<br>001 | ECM<br>EMK<br>000 |
| Reset value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W         | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |

| bit  | name          | Reset   | R/W | Definition                                                   |
|------|---------------|---------|-----|--------------------------------------------------------------|
| 31-0 | ECMEMK031-000 | all "0" | R/W | ECM error output signal mask control bit                     |
|      |               |         |     | ECMEMK031-ECMEMK000 is for error factor 31-0 (ecmterrin31-0) |
|      |               |         |     | 0:Error output signal is not masked                          |
|      |               |         |     | 1:Error output signal is masked.                             |

### 4.2.18. ECM error mask register 1(ECMEMK1)

ECMEMK1 is read/write register and 8bit access is allowed. This register configure the ecmterroz/ecmterroutz.

| bit         | 31                | 30                | 29                | 28                | 27                | 26                | 25                | 24                | 23                | 22                | 21                | 21                | 19                | 18                | 17                | 16                |
|-------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
|             | ECM<br>EMK<br>131 | ECM<br>EMK<br>130 | ECM<br>EMK<br>129 | ECM<br>EMK<br>128 | ECM<br>EMK<br>127 | ECM<br>EMK<br>126 | ECM<br>EMK<br>125 | ECM<br>EMK<br>124 | ECM<br>EMK<br>123 | ECM<br>EMK<br>122 | ECM<br>EMK<br>121 | ECM<br>EMK<br>120 | ECM<br>EMK<br>119 | ECM<br>EMK<br>118 | ECM<br>EMK<br>117 | ECM<br>EMK<br>116 |
| Reset value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W         | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |
|             |                   |                   |                   |                   | 1                 | 1                 | 1                 |                   |                   | 1                 | 1                 |                   |                   |                   |                   |                   |
| bit         | 15                | 14                | 13                | 12                | 11                | 10                | 9                 | 9                 | 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
|             | ECM<br>EMK<br>115 | ECM<br>EMK<br>114 | ECM<br>EMK<br>113 | ECM<br>EMK<br>112 | ECM<br>EMK<br>111 | ECM<br>EMK<br>110 | ECM<br>EMK<br>109 | ECM<br>EMK<br>108 | ECM<br>EMK<br>107 | ECM<br>EMK<br>106 | ECM<br>EMK<br>105 | ECM<br>EMK<br>104 | ECM<br>EMK<br>103 | ECM<br>EMK<br>102 | ECM<br>EMK<br>101 | ECM<br>EMK<br>100 |
| Reset value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W         | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |

| bit  | name          | Reset   | R/W | Definition                                                     |
|------|---------------|---------|-----|----------------------------------------------------------------|
| 31-0 | ECMEMK131-100 | all "0" | R/W | ECM error output signal mask control bit                       |
|      |               |         |     | ECMEMK131-ECMEMK100 is for error factor 63-32 (ecmterrin63-32) |
|      |               |         |     | 0:Error output signal is not masked                            |
|      |               |         |     | 1:Error output signal is masked.                               |

### 4.2.19. ECM error mask register 2(ECMEMK2)

ECMEMK2 is read/write register and 8bit access is allowed. This register configure the ecmterroz/ecmterroutz.

| bit         | 31                | 30                | 29                | 28                | 27                | 26                | 25                | 24                | 23                | 22                | 21                | 21                | 19                | 18                | 17                | 16                |
|-------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
|             | -                 | -                 | ECM<br>EMK<br>229 | ECM<br>EMK<br>228 | ECM<br>EMK<br>227 | ECM<br>EMK<br>226 | ECM<br>EMK<br>225 | ECM<br>EMK<br>224 | ECM<br>EMK<br>223 | ECM<br>EMK<br>222 | ECM<br>EMK<br>221 | ECM<br>EMK<br>220 | ECM<br>EMK<br>219 | ECM<br>EMK<br>218 | ECM<br>EMK<br>217 | ECM<br>EMK<br>216 |
| Reset value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W         | R                 | R                 | R/W               |
|             |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |                   |
| bit         | 15                | 14                | 13                | 12                | 11                | 10                | 9                 | 9                 | 7                 | 6                 | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
|             | ECM<br>EMK<br>215 | ECM<br>EMK<br>214 | ECM<br>EMK<br>213 | ECM<br>EMK<br>212 | ECM<br>EMK<br>211 | ECM<br>EMK<br>210 | ECM<br>EMK<br>209 | ECM<br>EMK<br>208 | ECM<br>EMK<br>207 | ECM<br>EMK<br>206 | ECM<br>EMK<br>205 | ECM<br>EMK<br>204 | ECM<br>EMK<br>203 | ECM<br>EMK<br>202 | ECM<br>EMK<br>201 | ECM<br>EMK<br>200 |
| Reset value | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 | 0                 |
| R/W         | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               | R/W               |

| bit   | name          | Reset   | R/W | Definition                                                     |
|-------|---------------|---------|-----|----------------------------------------------------------------|
| 31-30 | -             | all "0" | R   | Reserved                                                       |
| 29-0  | ECMEMK229-200 | all "0" | R/W | ECM error output signal mask control bit                       |
|       |               |         |     | ECMEMK228-ECMEMK200 is for error factor 92-64 (ecmterrin92-64) |
|       |               |         |     | ECMEMK229 is for delay timer overflow                          |
|       |               |         |     | 0:Error output signal is not masked                            |
|       |               |         |     | 1:Error output signal is masked.                               |

### 4.2.20. ECM error source status clear trigger register 0(ECMESSTC0)

ECMESSTC0 is write only register and only 32bit access is allowed. This register is used for clearing ECMmESSTR0 (both master side and checker side are cleared).

| bit         | 31                  | 30                  | 29                  | 28                  | 27                  | 26                  | 25                  | 24                  | 23                  | 22                  | 21                  | 20                  | 19                  | 18                  | 17                  | 16                  |
|-------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
|             | ECM<br>CLSSE<br>031 | ECM<br>CLSSE<br>030 | ECM<br>CLSSE<br>029 | ECM<br>CLSSE<br>028 | ECM<br>CLSSE<br>027 | ECM<br>CLSSE<br>026 | ECM<br>CLSSE<br>025 | ECM<br>CLSSE<br>024 | ECM<br>CLSSE<br>023 | ECM<br>CLSSE<br>022 | ECM<br>CLSSE<br>021 | ECM<br>CLSSE<br>020 | ECM<br>CLSSE<br>019 | ECM<br>CLSSE<br>018 | ECM<br>CLSSE<br>017 | ECM<br>CLSSE<br>016 |
| Reset value | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   |
| R/W         | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   |
|             | T                   | 1                   |                     | 1                   | 1                   |                     | 1                   | ı                   |                     | 1                   | 1                   | 1                   | 1                   | ı                   | 1                   | ı                   |
| bit         | 15                  | 14                  | 13                  | 12                  | 11                  | 10                  | 9                   | 9                   | 7                   | 6                   | 5                   | 4                   | 3                   | 2                   | 1                   | 0                   |
|             | ECM<br>CLSSE<br>015 | ECM<br>CLSSE<br>014 | ECM<br>CLSSE<br>013 | ECM<br>CLSSE<br>012 | ECM<br>CLSSE<br>011 | ECM<br>CLSSE<br>010 | ECM<br>CLSSE<br>009 | ECM<br>CLSSE<br>008 | ECM<br>CLSSE<br>007 | ECM<br>CLSSE<br>006 | ECM<br>CLSSE<br>005 | ECM<br>CLSSE<br>004 | ECM<br>CLSSE<br>003 | ECM<br>CLSSE<br>002 | ECM<br>CLSSE<br>001 | ECM<br>CLSSE<br>000 |
| Reset value | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   |
| R/W         | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | w                   | W                   | W                   |

| bit  | name            | Reset   | R/W | Definition                                  |
|------|-----------------|---------|-----|---------------------------------------------|
| 31-0 | ECMCLSSE031-000 | all "0" | W   | Error factor reset trigger                  |
|      |                 |         |     | ECMCLSSE031-ECMCLSSE000 is for error factor |
|      |                 |         |     | 31-0(ECMmSSE031-ECMmSSE000)                 |
|      |                 |         |     | 0:No action                                 |
|      |                 |         |     | 1:Clear error status.                       |

### 4.2.21. ECM error source status clear trigger register 1(ECMESSTC1)

ECMESSTC1 is write only register and only 32bit access is allowed. This register is used for clearing ECMmESSTR1 (both master side and checker side are cleared).

| bit         | 31                  | 30                  | 29                  | 28                  | 27                  | 26                  | 25                  | 24                  | 23                  | 22                  | 21                  | 21                  | 19                  | 18                  | 17                  | 16                  |
|-------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
|             | ECM<br>CLSSE<br>131 | ECM<br>CLSSE<br>130 | ECM<br>CLSSE<br>129 | ECM<br>CLSSE<br>128 | ECM<br>CLSSE<br>127 | ECM<br>CLSSE<br>126 | ECM<br>CLSSE<br>125 | ECM<br>CLSSE<br>124 | ECM<br>CLSSE<br>123 | ECM<br>CLSSE<br>122 | ECM<br>CLSSE<br>121 | ECM<br>CLSSE<br>120 | ECM<br>CLSSE<br>119 | ECM<br>CLSSE<br>118 | ECM<br>CLSSE<br>117 | ECM<br>CLSSE<br>116 |
| Reset value | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   |
| R/W         | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   |
|             |                     |                     |                     |                     |                     |                     |                     |                     |                     |                     |                     |                     |                     |                     |                     |                     |
| bit         | 15                  | 14                  | 13                  | 12                  | 11                  | 10                  | 9                   | 9                   | 7                   | 6                   | 5                   | 4                   | 3                   | 2                   | 1                   | 0                   |
|             | ECM<br>CLSSE<br>115 | ECM<br>CLSSE<br>114 | ECM<br>CLSSE<br>113 | ECM<br>CLSSE<br>112 | ECM<br>CLSSE<br>111 | ECM<br>CLSSE<br>110 | ECM<br>CLSSE<br>109 | ECM<br>CLSSE<br>108 | ECM<br>CLSSE<br>107 | ECM<br>CLSSE<br>106 | ECM<br>CLSSE<br>105 | ECM<br>CLSSE<br>104 | ECM<br>CLSSE<br>103 | ECM<br>CLSSE<br>102 | ECM<br>CLSSE<br>101 | ECM<br>CLSSE<br>100 |
| Reset value | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   |
| R/W         | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   |

| bit  | name            | Reset   | R/W | Defin                        | nition |     |       |        |
|------|-----------------|---------|-----|------------------------------|--------|-----|-------|--------|
| 31-0 | ECMCLSSE131-100 | all "0" | W   | Error factor reset trigger   |        |     |       |        |
|      |                 |         |     | ECMCLSSE131-ECMCLSSE100      | is     | for | error | factor |
|      |                 |         |     | 63-32(ECMmSSE131-ECMmSSE100) | )      |     |       |        |
|      |                 |         |     | 0:No action                  |        |     |       |        |
|      |                 |         |     | 1:Clear error status.        |        |     |       |        |

### 4.2.22. ECM error source status clear trigger register 2(ECMESSTC2)

ECMESSTC2 is write only register and only 32bit access is allowed. This register is used for clearing ECMmESSTR0 (both master side and checker side are cleared).

| bit         | 31 | 30                  | 29                  | 28                  | 27                  | 26                  | 25                  | 24                  | 23                  | 22                  | 21                  | 21                  | 19                  | 18                  | 17                  | 16                  |
|-------------|----|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
|             | ē  | ECM<br>CLSSE<br>230 | ECM<br>CLSSE<br>229 | ECM<br>CLSSE<br>228 | ECM<br>CLSSE<br>227 | ECM<br>CLSSE<br>226 | ECM<br>CLSSE<br>225 | ECM<br>CLSSE<br>224 | ECM<br>CLSSE<br>223 | ECM<br>CLSSE<br>222 | ECM<br>CLSSE<br>221 | ECM<br>CLSSE<br>220 | ECM<br>CLSSE<br>219 | ECM<br>CLSSE<br>218 | ECM<br>CLSSE<br>217 | ECM<br>CLSSE<br>216 |
| Reset value | 0  | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   |
| R/W         | R  | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   |
|             |    |                     |                     |                     |                     |                     |                     |                     |                     |                     |                     |                     |                     |                     |                     |                     |

| bit         | 15                  | 14                  | 13                  | 12                  | 11                  | 10                  | 9                   | 9                   | 7                   | 6                   | 5                   | 4                   | 3                   | 2                   | 1                   | 0                   |
|-------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|
|             | ECM<br>CLSSE<br>215 | ECM<br>CLSSE<br>214 | ECM<br>CLSSE<br>213 | ECM<br>CLSSE<br>212 | ECM<br>CLSSE<br>211 | ECM<br>CLSSE<br>210 | ECM<br>CLSSE<br>209 | ECM<br>CLSSE<br>208 | ECM<br>CLSSE<br>207 | ECM<br>CLSSE<br>206 | ECM<br>CLSSE<br>205 | ECM<br>CLSSE<br>204 | ECM<br>CLSSE<br>203 | ECM<br>CLSSE<br>202 | ECM<br>CLSSE<br>201 | ECM<br>CLSSE<br>200 |
| Reset value | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   | 0                   |
| R/W         | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   | W                   |

| bit  | name            | Reset   | R/W | Definition                                           |
|------|-----------------|---------|-----|------------------------------------------------------|
| 30-0 | ECMCLSSE230-200 | all "0" | W   | Error factor reset trigger                           |
|      |                 |         |     | ECMCLSSE028-ECMCLSSE000 is for error factor          |
|      |                 |         |     | 92-0(ECMmSSE028-ECMmSSE000)                          |
|      |                 |         |     | ECMCLSSE029 is for delay timer overflow (ECMmSSE029) |
|      |                 |         |     | ECMCLSSE030 is for ECM error status (ECMmSSE030)     |
|      |                 |         |     | 0:No action                                          |
|      |                 |         |     | 1:Clear error status.                                |

### 4.2.23. ECM protection command register 1(ECMPCMD1)

ECM protection command register is the write only register and allows 32bit write access.

Write sequence protection register is indicated in section 3.3.1.

Write sequence is described and

This register have undefined reset value.

| bit         | 31 | 30                                  | 29 | 28   | 27     | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19     | 18 | 17 | 16 |
|-------------|----|-------------------------------------|----|------|--------|----|----|----|----|----|----|-------|--------|----|----|----|
|             |    |                                     |    |      |        |    |    |    | -  |    |    |       |        |    |    |    |
| Reset value |    | Undefined                           |    |      |        |    |    |    |    |    |    |       |        |    |    |    |
| R/W         | W  | / W W W W W W W W W W W W W W W W W |    |      |        |    |    |    |    |    |    |       |        |    |    |    |
|             |    |                                     |    |      |        |    |    |    |    |    |    |       |        |    |    |    |
| bit         | 15 | 14                                  | 13 | 12   | 11     | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3      | 2  | 1  | 0  |
|             |    |                                     |    |      | -      |    |    |    |    |    | ı  | ECM1R | EG[7:0 | ]  |    |    |
| Reset value |    |                                     |    | Unde | efined |    |    |    |    |    |    | Unde  | fined  |    |    |    |
| R/W         |    |                                     |    |      |        |    |    |    |    |    |    |       |        |    |    |    |

| bit  | name              | Reset     | R/W | Definition                                                 |
|------|-------------------|-----------|-----|------------------------------------------------------------|
| 31-8 | -                 | Undefined | W   | Reserved bit                                               |
| 7-0  | ECM1REG7-ECM1REG0 | Undefined | W   | Write protected ECM register command bits.                 |
|      |                   |           |     | To start write sequence, write 000000A5h to this register. |

**4.2.24. ECM protection status register (ECMPS)**ECM protection status register is the read only register. This register indicates whether the sequence protected register write access has been completed successfully or not. Details are described in section 4.3.7.

| bit         | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0        |
|-------------|---|---|---|---|---|---|---|----------|
|             | - | - | - | - | - | - | - | ECMPRERR |
| Reset value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0        |
| R/W         | R | R | R | R | R | R | R | R        |

| bit  | name     | Reset   | R/W | Description                                                             |
|------|----------|---------|-----|-------------------------------------------------------------------------|
| 31-1 | -        | all "0" | R   | Reserved                                                                |
| 0    | ECMPRERR | 0       | R   | ECM protectio status bit                                                |
|      |          |         |     | Indicates whether the sequence protected register write access has been |
|      |          |         |     | completed successfully or not.                                          |
|      |          |         |     | 0:Write sequence is succeeded.                                          |
|      |          |         |     | 1:Write sequence is failed.                                             |

### 4.2.25. ECM pseudo error trigger register 0(ECMPE0)

ECMPE0 is write only register and only 32bit access is allowed. Writing this register generate a pseudo error for test. The action on this pseudo error is the same as the actual error, such as the error report by ecmterrin.

| bit         | 31               | 30               | 29               | 28               | 27               | 26               | 25               | 24               | 23               | 22               | 21               | 20               | 19               | 18               | 17               | 16               |
|-------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|             | ECM<br>PE<br>031 | ECM<br>PE<br>030 | ECM<br>PE<br>029 | ECM<br>PE<br>028 | ECM<br>PE<br>027 | ECM<br>PE<br>026 | ECM<br>PE<br>025 | ECM<br>PE<br>024 | ECM<br>PE<br>023 | ECM<br>PE<br>022 | ECM<br>PE<br>021 | ECM<br>PE<br>020 | ECM<br>PE<br>019 | ECM<br>PE<br>018 | ECM<br>PE<br>017 | ECM<br>PE<br>016 |
| Reset value | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| R/W         | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                |
|             |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
| bit         | 15               | 14               | 13               | 12               | 11               | 10               | 9                | 9                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|             | ECM<br>PE        |

| bit         | 15               | 14               | 13               | 12               | 11               | 10               | 9                | 9                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|-------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|             | ECM<br>PE<br>015 | ECM<br>PE<br>014 | ECM<br>PE<br>013 | ECM<br>PE<br>012 | ECM<br>PE<br>011 | ECM<br>PE<br>010 | ECM<br>PE<br>009 | ECM<br>PE<br>008 | ECM<br>PE<br>007 | ECM<br>PE<br>006 | ECM<br>PE<br>005 | ECM<br>PE<br>004 | ECM<br>PE<br>003 | ECM<br>PE<br>002 | ECM<br>PE<br>001 | ECM<br>PE<br>000 |
| Reset value | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| R/W         | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                |

| bit  | name         | Reset   | R/W | Definition                                                |
|------|--------------|---------|-----|-----------------------------------------------------------|
| 31-0 | ECMPE031-000 | all "0" | W   | Generate pseudo error                                     |
|      |              |         |     | ECMPE031-ECMPE000 is for error factor 31-0(ecmterrin31-0) |
|      |              |         |     | 0:No action                                               |
|      |              |         |     | 1:Generate pseudo error signal                            |

### 4.2.26. ECM pseudo error trigger register 1(ECMPE1)

ECMPE1 is write only register and only 32bit access is allowed. Writing this register generate a pseudo error for test. The action on this pseudo error is the same as the actual error, such as the error report by ecmterrin.

| bit         | 31               | 30               | 29               | 28               | 27               | 26               | 25               | 24               | 23               | 22               | 21               | 21               | 19               | 18               | 17               | 16               |
|-------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|             | ECM<br>PE<br>131 | ECM<br>PE<br>130 | ECM<br>PE<br>129 | ECM<br>PE<br>128 | ECM<br>PE<br>127 | ECM<br>PE<br>126 | ECM<br>PE<br>125 | ECM<br>PE<br>124 | ECM<br>PE<br>123 | ECM<br>PE<br>122 | ECM<br>PE<br>121 | ECM<br>PE<br>120 | ECM<br>PE<br>119 | ECM<br>PE<br>118 | ECM<br>PE<br>117 | ECM<br>PE<br>116 |
| Reset value | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| R/W         | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                |
|             |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
| bit         | 15               | 14               | 13               | 12               | 11               | 10               | 9                | 9                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|             | ECM<br>PE<br>115 | ECM<br>PE<br>114 | ECM<br>PE<br>113 | ECM<br>PE<br>112 | ECM<br>PE<br>111 | ECM<br>PE<br>110 | ECM<br>PE<br>109 | ECM<br>PE<br>108 | ECM<br>PE<br>107 | ECM<br>PE<br>106 | ECM<br>PE<br>105 | ECM<br>PE<br>104 | ECM<br>PE<br>103 | ECM<br>PE<br>102 | ECM<br>PE<br>101 | ECM<br>PE<br>100 |
| Reset value | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| R/W         | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                |

| bit  | name         | Reset   | R/W | Definition                                                  |
|------|--------------|---------|-----|-------------------------------------------------------------|
| 31-0 | ECMPE131-100 | all "0" | W   | Generate pseudo error                                       |
|      |              |         |     | ECMPE131-ECMPE100 is for error factor 63-32(ecmterrin63-32) |
|      |              |         |     | 0:No action                                                 |
|      |              |         |     | 1:Generate pseudo error signal                              |

### 4.2.27. ECM pseudo error trigger register 2(ECMPE2)

ECMPE2 is write only register and only 32bit access is allowed. Writing this register generate a pseudo error for test. The action on this pseudo error is the same as the actual error, such as the error report by ecmterrin.

| bit         | 31               | 30               | 29               | 28               | 27               | 26               | 25               | 24               | 23               | 22               | 21               | 21               | 19               | 18               | 17               | 16               |
|-------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|             | =                | -                | ECM<br>PE<br>229 | ECM<br>PE<br>228 | -                | ECM<br>PE<br>226 | ECM<br>PE<br>225 | ECM<br>PE<br>224 | ECM<br>PE<br>223 | ECM<br>PE<br>222 | ECM<br>PE<br>221 | ECM<br>PE<br>220 | ECM<br>PE<br>219 | ECM<br>PE<br>218 | ECM<br>PE<br>217 | ECM<br>PE<br>216 |
| Reset value | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| R/W         | R                | R                | W                | W                | R                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                |
|             |                  | ı                | ı                | I                | I                | ı                | I                | I                | ı                | 1                | I                | 1                | ı                | I                | ı                | ı                |
| bit         | 15               | 14               | 13               | 12               | 11               | 10               | 9                | 9                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|             | ECM<br>PE<br>215 | ECM<br>PE<br>214 | ECM<br>PE<br>213 | ECM<br>PE<br>212 | ECM<br>PE<br>211 | ECM<br>PE<br>210 | ECM<br>PE<br>209 | ECM<br>PE<br>208 | ECM<br>PE<br>207 | ECM<br>PE<br>206 | ECM<br>PE<br>205 | ECM<br>PE<br>204 | ECM<br>PE<br>203 | ECM<br>PE<br>202 | ECM<br>PE<br>201 | ECM<br>PE<br>200 |
| Reset value | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| R/W         | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                | W                |

| bit  | name         | Reset   | R/W | Definition                                                      |  |  |  |  |  |  |
|------|--------------|---------|-----|-----------------------------------------------------------------|--|--|--|--|--|--|
| 29   | ECMPE229     | all "0" | W   | Generate pseudo error                                           |  |  |  |  |  |  |
|      |              |         |     | This is for the delay timer overflow (ECMmSSE229)               |  |  |  |  |  |  |
|      |              |         |     | 0:No action                                                     |  |  |  |  |  |  |
|      |              |         |     | 1:Generate pseudo error signal                                  |  |  |  |  |  |  |
| 28   | ECMPE228     | all "0" | W   | Generate pseudo error                                           |  |  |  |  |  |  |
|      |              |         |     | ECMPE228 is for error factor 92                                 |  |  |  |  |  |  |
|      |              |         |     | 0:No action                                                     |  |  |  |  |  |  |
|      |              |         |     | 1:Generate pseudo error signal                                  |  |  |  |  |  |  |
| 27   | ECMPE27      | all "0" | R   | Reserved (This register can be written actually. But no effort) |  |  |  |  |  |  |
| 26-0 | ECMPE226-200 | all "0" | W   | Generate pseudo error                                           |  |  |  |  |  |  |
|      |              |         |     | ECMPE226-ECMPE200 is for error factor 90-64(ecmterrin90-64)     |  |  |  |  |  |  |
|      |              |         |     | 0:No action                                                     |  |  |  |  |  |  |
|      |              |         |     | 1:Generate pseudo error signal                                  |  |  |  |  |  |  |

# 4.2.28. ECM delay timer control register(ECMDTMCTL)

ECMDTMCTL is read/write register and can be written with 8bit width access. This register control the delay timer.

[Note1] This register setting need to be passed to cntclk domain and require several period to pass the signals to cntclk.

[Note2] To avoid meta stable status, this register can be written only when DTMSTA = DTMSTACNTCLK. Please check again whether DTMSTA is updated after your write action.

[Note3] Other than writing "1" to DTMSTP, writing "0" to DTMSTA is executable same as previous version of this macro.

| bit   | 7 | 6 | 5 | 4            | 3 | 2 | 1      | 0      |
|-------|---|---|---|--------------|---|---|--------|--------|
|       | - | - | - | DTMSTACNTCLK | - | - | DTMSTP | DTMSTA |
| Reset | 0 | 0 | 0 | 0            | 0 | 0 | 0      | 0      |
| value |   |   |   |              |   |   |        |        |
| R/W   | R | R | R | R            | R | R | W      | R/W    |

| bit | name   | Reset   | R/W             | Definition                                                                                                                                                                                                                                                                                                                       |
|-----|--------|---------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-2 | -      | all "0" | R               | Reserved                                                                                                                                                                                                                                                                                                                         |
| 4   | -      | all "0" | R               | Delay timer start bit from cntclk domain (this signal itself is pclk synchronized) DTMSTA 0: Does not start timer 1:Start timer                                                                                                                                                                                                  |
| 3-2 | -      | all "0" | R               | Reserved                                                                                                                                                                                                                                                                                                                         |
| 1   | DTMSTP | 0       | <del>R/</del> W | Delay timer stop bit By writing "1" to this bit, delay timer is stopped (0 write is ignored). ECMSTA bit will be 0 at the same time. During this stop request is passed to cntclk domain and stoppped. This bit is cleared and ECMSTA bit is cleared. 0: Stop request is completed/not executed. 1: Stop request is on execution |
| 0   | DTMSTA | 0       | R/W             | Delay timer start bit The action of delay timer at interrupt is configured by this bit. 0:Does not start timer 1:Start timer                                                                                                                                                                                                     |

# 4.2.29. ECM delay timer register(ECMDTMR)

ECMDTMR is read only register. By setting ECMSTA of ECMDTMCTL register from "1" to "0", the delay timer counter is initialized.

[Note] This register is placed in cntclk domain. So, in order to read this register, PREADY is negated during read the value from cntclk domain counter to PCLK domain APB I/F.

| bit         | 15 | 14            | 13 | 12 | 11 | 10 | 9 | 8   | 7  | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|---------------|----|----|----|----|---|-----|----|---|---|---|---|---|---|---|
|             |    | ECMTDMR[15:0] |    |    |    |    |   |     |    |   |   |   |   |   |   |   |
| Reset value |    |               |    |    |    |    |   | 000 | 0h |   |   |   |   |   |   |   |
| R/W         |    | R             |    |    |    |    |   |     |    |   |   |   |   |   |   |   |

| bit  | name          | Reset   | R/W | Definition                |
|------|---------------|---------|-----|---------------------------|
| 15-0 | ECMTDMR[15:0] | all "0" | R   | Delay timer counter value |

### 4.2.30. ECM delay timer compare register(ECMDTMCMP)

ECMDTMCMP is read/write register. When the delay timer counter value reaches the value of this register, delay timer overflow is generated and ECMmSSE229 bit is set. Update of this register have to be executed while delay timer is stopped. Access by 16-bit units is possible for writing.

[Note1] This register setting need to be passed to cntclk domain. So, CMPW indicates that this setting is onexecution. While CMPW bit is "1", the write to this register is ignored. Please access this register after checking CMPW=0 and start from protection sequence. (CMPW does not suppress the access/ignore the protection sequence before final writing to this register. But, not guaranteed.)

| bit         | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16   |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|
|             | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | CMPW |
| Reset value | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    |
| R/W         | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    |

| bit         | 15 | 14              | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|-------------|----|-----------------|----|----|----|----|---|---|---|---|---|---|---|---|---|---|
|             |    | ECMDTMCMP[15:0] |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| Reset value |    | 0000h           |    |    |    |    |   |   |   |   |   |   |   |   |   |   |
| R/W         |    | R/W             |    |    |    |    |   |   |   |   |   |   |   |   |   |   |

| bit   | name            | Reset   | R/W | Definition                                                                                                                 |
|-------|-----------------|---------|-----|----------------------------------------------------------------------------------------------------------------------------|
| 31-17 | RFU             | all "0" | R   | Reserved                                                                                                                   |
| 16    | CMPW            | all "0" | R   | Indicates on execution of ECMDTMCMP register setting to cntclk domain 0: Not executed 1: On execution of setting ECMDTMCMP |
| 15-0  | ECMTDMCMP[15:0] | all "0" | R/W | Delay timer compare value                                                                                                  |

R/W

R/W

R/W

R/W

R/W

R/W

R/W

R/W

# 4.2.31. ECM delay timer configuration register 0(ECMDTMCFG0)

ECMDTMCFG0 is read/write register. The value of this register controls whether delay timer starts or not when maskable error occurs.

| bit         | 31               | 30               | 29               | 28               | 27               | 26               | 25               | 24               | 23               | 22               | 21               | 20               | 19               | 18               | 17               | 16               |
|-------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|             | ECM<br>TE<br>031 | ECM<br>TE<br>030 | ECM<br>TE<br>029 | ECM<br>TE<br>028 | ECM<br>TE<br>027 | ECM<br>TE<br>026 | ECM<br>TE<br>025 | ECM<br>TE<br>024 | ECM<br>TE<br>023 | ECM<br>TE<br>022 | ECM<br>TE<br>021 | ECM<br>TE<br>020 | ECM<br>TE<br>019 | ECM<br>TE<br>018 | ECM<br>TE<br>017 | ECM<br>TE<br>016 |
| Reset value | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| R/W         | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              |
|             |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
| bit         | 15               | 14               | 13               | 12               | 11               | 10               | 9                | 9                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|             | ECM<br>TE<br>015 | ECM<br>TE<br>014 | ECM<br>TE<br>013 | ECM<br>TE<br>012 | ECM<br>TE<br>011 | ECM<br>TE<br>010 | ECM<br>TE<br>009 | ECM<br>TE<br>008 | ECM<br>TE<br>007 | ECM<br>TE<br>006 | ECM<br>TE<br>005 | ECM<br>TE<br>004 | ECM<br>TE<br>003 | ECM<br>TE<br>002 | ECM<br>TE<br>001 | ECM<br>TE<br>000 |
| Reset value | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |

| bit  | name         | Reset   | R/W | Definition                                                |
|------|--------------|---------|-----|-----------------------------------------------------------|
| 31-0 | ECMTE031-000 | all "0" | R/W | Delay timer start control at maskable interrupt           |
|      |              |         |     | ECMPE031-ECMPE000 is for error factor 31-0(ecmterrin31-0) |
|      |              |         |     | 0:Not start                                               |
|      |              |         |     | 1:Start                                                   |

R/W

R/W

R/W

R/W

R/W

R/W

R/W

R/W

R/W

# 4.2.32. ECM delay timer configuration register 1(ECMDTMCFG1)

ECMDTMCFG1 is read/write register. The value of this register controls whether delay timer starts or not when maskable error occurs.

| bit         | 31               | 30               | 29               | 28               | 27               | 26               | 25               | 24               | 23               | 22               | 21               | 20               | 19               | 18               | 17               | 16               |
|-------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|             | ECM<br>TE<br>131 | ECM<br>TE<br>130 | ECM<br>TE<br>129 | ECM<br>TE<br>128 | ECM<br>TE<br>127 | ECM<br>TE<br>126 | ECM<br>TE<br>125 | ECM<br>TE<br>124 | ECM<br>TE<br>123 | ECM<br>TE<br>122 | ECM<br>TE<br>121 | ECM<br>TE<br>120 | ECM<br>TE<br>119 | ECM<br>TE<br>118 | ECM<br>TE<br>117 | ECM<br>TE<br>116 |
| Reset value | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| R/W         | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              |
|             |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |

| bit         | 15               | 14               | 13               | 12               | 11               | 10               | 9                | 9                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|-------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|             | ECM<br>TE<br>115 | ECM<br>TE<br>114 | ECM<br>TE<br>113 | ECM<br>TE<br>112 | ECM<br>TE<br>111 | ECM<br>TE<br>110 | ECM<br>TE<br>109 | ECM<br>TE<br>108 | ECM<br>TE<br>107 | ECM<br>TE<br>106 | ECM<br>TE<br>105 | ECM<br>TE<br>104 | ECM<br>TE<br>103 | ECM<br>TE<br>102 | ECM<br>TE<br>101 | ECM<br>TE<br>100 |
| Reset value | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| R/W         | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              |

| bit  | name         | Reset   | R/W | Definition                                                  |
|------|--------------|---------|-----|-------------------------------------------------------------|
| 31-0 | ECMTE131-100 | all "0" | R/W | Delay timer start control at maskable interrupt             |
|      |              |         |     | ECMPE131-ECMPE100 is for error factor 63-32(ecmterrin63-32) |
|      |              |         |     | 0:Not start                                                 |
|      |              |         |     | 1:Start                                                     |

R/W

R/W

R/W

R/W

R/W

R/W

R/W

R/W

### 4.2.33. ECM delay timer configuration register 2(ECMDTMCFG2)

ECMDTMCFG2 is read/write register. The value of this register controls whether delay timer starts or not when maskable error occurs.

| bit         | 31               | 30               | 29               | 28               | 27               | 26               | 25               | 24               | 23               | 22               | 21               | 20               | 19               | 18               | 17               | 16               |
|-------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|             | -                | -                | -                | ECM<br>TE<br>228 | ECM<br>TE<br>227 | ECM<br>TE<br>226 | ECM<br>TE<br>225 | ECM<br>TE<br>224 | ECM<br>TE<br>223 | ECM<br>TE<br>222 | ECM<br>TE<br>221 | ECM<br>TE<br>220 | ECM<br>TE<br>219 | ECM<br>TE<br>218 | ECM<br>TE<br>217 | ECM<br>TE<br>216 |
| Reset value | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| R/W         | R                | R                | R                | R/W              |
|             |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
| bit         | 15               | 14               | 13               | 12               | 11               | 10               | 9                | 9                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|             | ECM<br>TE<br>215 | ECM<br>TE<br>214 | ECM<br>TE<br>213 | ECM<br>TE<br>212 | ECM<br>TE<br>211 | ECM<br>TE<br>210 | ECM<br>TE<br>209 | ECM<br>TE<br>208 | ECM<br>TE<br>207 | ECM<br>TE<br>206 | ECM<br>TE<br>205 | ECM<br>TE<br>204 | ECM<br>TE<br>203 | ECM<br>TE<br>202 | ECM<br>TE<br>201 | ECM<br>TE<br>200 |
| Reset       | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |

| bit   | name         | Reset   | R/W | Definition                                                  |
|-------|--------------|---------|-----|-------------------------------------------------------------|
| 31-29 | -            | all "0" | R   | Reserved                                                    |
| 28-0  | ECMTE228-200 | all "0" | R/W | Delay timer start control at maskable interrupt             |
|       |              |         |     | ECMPE228-ECMPE200 is for error factor 92-64(ecmterrin92-64) |
|       |              |         |     | 0:Not start                                                 |
|       |              |         |     | 1:Start                                                     |

R/W

R/W

R/W

R/W

R/W

R/W

R/W

R/W

R/W

# 4.2.34. ECM delay timer configuration register 3(ECMDTMCFG3)

ECMDTMCFG3 is read/write register. The value of this register controls whether delay timer starts or not when non-maskable error occurs.

| bit         | 31               | 30               | 29               | 28               | 27               | 26               | 25               | 24               | 23               | 22               | 21               | 20               | 19               | 18               | 17               | 16               |
|-------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|             | ECM<br>TE<br>331 | ECM<br>TE<br>330 | ECM<br>TE<br>329 | ECM<br>TE<br>328 | ECM<br>TE<br>327 | ECM<br>TE<br>326 | ECM<br>TE<br>325 | ECM<br>TE<br>324 | ECM<br>TE<br>323 | ECM<br>TE<br>322 | ECM<br>TE<br>321 | ECM<br>TE<br>320 | ECM<br>TE<br>319 | ECM<br>TE<br>318 | ECM<br>TE<br>317 | ECM<br>TE<br>316 |
| Reset value | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| R/W         | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              |
|             |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
| bit         | 15               | 14               | 13               | 12               | 11               | 10               | 9                | 9                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|             | ECM              |                  |
|             | TE<br>315        | TE<br>314        | TE<br>313        | TE<br>312        | TE<br>311        | TE<br>310        | TE<br>309        | TE<br>308        | TE<br>307        | TE<br>306        | TE<br>305        | TE<br>304        | TE<br>303        | TE<br>302        | TE<br>301        | ECM<br>TE<br>300 |
| Reset value |                  |                  |                  | TE               |

| bit  | name         | Reset   | R/W | Definition                                                |
|------|--------------|---------|-----|-----------------------------------------------------------|
| 31-0 | ECMTE331-300 | all "0" | R/W | Delay timer start control at non-maskable interrupt       |
|      |              |         |     | ECMPE331-ECMPE300 is for error factor 31-0(ecmterrin31-0) |
|      |              |         |     | 0:Not start                                               |
|      |              |         |     | 1:Start                                                   |

R/W

R/W

value R/W

R/W

R/W

## 4.2.35. ECM delay timer configuration register 4(ECMDTMCFG4)

ECMDTMCFG4 is read/write register. The value of this register controls whether delay timer starts or not when non-maskable error occurs.

| bit            | 31               | 30               | 29               | 28               | 27               | 26               | 25               | 24               | 23               | 22               | 21               | 20               | 19               | 18               | 17               | 16               |
|----------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|                | ECM<br>TE<br>431 | ECM<br>TE<br>430 | ECM<br>TE<br>429 | ECM<br>TE<br>428 | ECM<br>TE<br>427 | ECM<br>TE<br>426 | ECM<br>TE<br>425 | ECM<br>TE<br>424 | ECM<br>TE<br>423 | ECM<br>TE<br>422 | ECM<br>TE<br>421 | ECM<br>TE<br>420 | ECM<br>TE<br>419 | ECM<br>TE<br>418 | ECM<br>TE<br>417 | ECM<br>TE<br>416 |
| Reset<br>value | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| R/W            | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              |
|                |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |                  |
| bit            | 15               | 14               | 13               | 12               | 11               | 10               | 9                | 9                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|                | ECM<br>TE<br>415 | ECM<br>TE<br>414 | ECM<br>TE<br>413 | ECM<br>TE<br>412 | ECM<br>TE<br>411 | ECM<br>TE<br>410 | ECM<br>TE<br>409 | ECM<br>TE<br>408 | ECM<br>TE<br>407 | ECM<br>TE<br>406 | ECM<br>TE<br>405 | ECM<br>TE<br>404 | ECM<br>TE<br>403 | ECM<br>TE<br>402 | ECM<br>TE<br>401 | ECM<br>TE<br>400 |
| Reset          | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |

| bit  | name         | Reset   | R/W | Definition                                                  |
|------|--------------|---------|-----|-------------------------------------------------------------|
| 31-0 | ECMTE431-400 | all "0" | R/W | Delay timer start control at non-maskable interrupt         |
|      |              |         |     | ECMPE431-ECMPE400 is for error factor 63-32(ecmterrin63-32) |
|      |              |         |     | 0:Not start                                                 |
|      |              |         |     | 1:Start                                                     |

R/W

R/W

R/W

R/W

R/W

R/W

R/W

R/W

R/W

# 4.2.36. ECM delay timer configuration register 5(ECMDTMCFG5)

R/W

R/W

R/W

ECMDTMCFG5 is read/write register. The value of this register controls whether delay timer starts or not when non-maskable error occurs.

| bit         | 31 | 30 | 29 | 28               | 27               | 26               | 25               | 24               | 23               | 22               | 21               | 20               | 19               | 18               | 17               | 16               |
|-------------|----|----|----|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|             | -  | -  | -  | ECM<br>TE<br>528 | ECM<br>TE<br>527 | ECM<br>TE<br>526 | ECM<br>TE<br>525 | ECM<br>TE<br>524 | ECM<br>TE<br>523 | ECM<br>TE<br>522 | ECM<br>TE<br>521 | ECM<br>TE<br>520 | ECM<br>TE<br>519 | ECM<br>TE<br>518 | ECM<br>TE<br>517 | ECM<br>TE<br>516 |
| Reset value | 0  | 0  | 0  | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| R/W         | R  | R  | R  | R/W              |

| bit         | 15               | 14               | 13               | 12               | 11               | 10               | 9                | 9                | 7                | 6                | 5                | 4                | 3                | 2                | 1                | 0                |
|-------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
|             | ECM<br>TE<br>515 | ECM<br>TE<br>514 | ECM<br>TE<br>513 | ECM<br>TE<br>512 | ECM<br>TE<br>511 | ECM<br>TE<br>510 | ECM<br>TE<br>509 | ECM<br>TE<br>508 | ECM<br>TE<br>507 | ECM<br>TE<br>506 | ECM<br>TE<br>505 | ECM<br>TE<br>504 | ECM<br>TE<br>503 | ECM<br>TE<br>502 | ECM<br>TE<br>501 | ECM<br>TE<br>500 |
| Reset value | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| R/W         | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              | R/W              |

| bit   | name         | Reset   | R/W | Definition                                                  |
|-------|--------------|---------|-----|-------------------------------------------------------------|
| 31-29 | -            | all "0" | R   | Reserved                                                    |
| 28-0  | ECMTE528-500 | all "0" | R/W | Delay timer start control at non-maskable interrupt         |
|       |              |         |     | ECMPE528-ECMPE500 is for error factor 92-64(ecmterrin92-64) |
|       |              |         |     | 0:Not start                                                 |
|       |              |         |     | 1:Start                                                     |

# 4.2.37. ECM Error output clear invalidation configuration register (ECMEOCCFG)

This register is readable/writable register. Access by 16-bit units is possible for writing.

When this register's value exceed value of "error output clear invalidation counter (please see section 4.3.6)", it is possible to clear non-safe status of error output by SW.

Configure to this register only when error output status is safe. (error output mask logic consider neither whether the counter is run or not, nor whether error status is disabled)

This register is reset by erroutresz.

[Note1] This register setting need to be passed to cntclk domain. So, CMPW indicates that this setting is on execution. While CMPW bit is "1", the write to this register is ignored. Please access this register after checking CMPW=0 and start from protection sequence. (CMPW does not suppress the access/ignore the protection sequence before final writing to this register. But, not guaranteed.)

| bit         | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16   |
|-------------|----|----|----|----|----|----|----|----|----|----|----|----|----|----|----|------|
|             | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | -  | CMPW |
| Reset value | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0    |
| R/W         | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R  | R    |

| bit         | 15     14     13     12     11     10     9     8     7     6     5     4     3     2     1     0 |                   |  |  |  |  |  |  |  |  |  | 0 |  |
|-------------|---------------------------------------------------------------------------------------------------|-------------------|--|--|--|--|--|--|--|--|--|---|--|
|             |                                                                                                   | ECMEOUTCLRT[15:0] |  |  |  |  |  |  |  |  |  |   |  |
| Reset value |                                                                                                   | 0000h             |  |  |  |  |  |  |  |  |  |   |  |
| R/W         |                                                                                                   | R/W               |  |  |  |  |  |  |  |  |  |   |  |

| bit   | name              | Reset   | R/W | Definition                                                                             |
|-------|-------------------|---------|-----|----------------------------------------------------------------------------------------|
| 31-17 | RFU               | all "0" | R   | Reserved                                                                               |
| 16    | CMPW              | all "0" | R   | Indicates on execution of ECMEOCCFG register setting to cntclk domain  0: Not executed |
|       |                   |         |     | Not executed     Ton execution of setting ECMEOCCFG                                    |
| 15-0  | ECMEOUTCLRT[15:0] | all "0" | R/W | The number of clock cycle which is possible to clear error output by SW.               |

#### 4.3. Function description

In this section, detailed functions except error capture itself are described.

#### 4.3.1. Error output mode

Error output such as ecmterroutz is non-dynamic mode (fixed level output) and dynamic mode (timer signal (ecmttin) output) selectable. Mode is defined by ECMSL0 bit of ECMEPCFG register.

[Note] ecmterroz is not affected by this mode setting. It's just only for ecmterroutz pin.

Tab. 4-2 Error output mode

| Error Status ECMmSSE031-ECMmSSE000 ECMmSSE131-ECMmSSE100 ECMmSSE230-ECMmSSE200 | Mode<br>(ECMEPCFG.ECMSL0) | Error output mode | Error output           | Error status |
|--------------------------------------------------------------------------------|---------------------------|-------------------|------------------------|--------------|
| 0                                                                              | 0                         | non-dynamic       | Н                      | no error     |
|                                                                                | 1                         | dynamic           | toggle<br>(by ecmttin) | no error     |
| 1                                                                              | 0                         | non-dynamic       |                        | error        |
|                                                                                | 1                         | dynamic           | L                      | error        |

ECMmSSE231, which is used for ECMmESET status, and ECMmSSE232, such as loopback of ecmterroutz, are not considered because they are not error themselves.

To set the dynamic mode, following procedure is needed.

- 1. Initialize the source of ecmttin (usually timer pulse signal)
- 2. Set error output to high by writing "1" to ECMmECT bit of ECMmECLR.
- 3. Set ECMSLO of ECMEPCFG to "1" in order to select dyamic mode.
- 4. Start the source of ecmttin.

To stop dynamic mode and set to non-dynamic mode, following procedure is neede.

- 1. Set ecmterroutz to low by writing "1" to ECMmEST bit of ECMmESET.
- 2. Stop the source of ecmttin
- 3. Set ECMSL0 of ECMEPCFG to "0" in order to select non-dynamic mode.

ecmterroutz signal is set to low in reset status. So, please use the ECM after ecmterroutz is cleared in consideration with the note in section 4.2.1.

## 4.3.2. Pseudo error generation feature

For self-diagnostics and debug purpose, pseudo error generation feature is prepared. The action after pseudo error generation is same as the actual error case because pseudo error function just loop-back the pseudo error signal into error input. The setting of error/interrupt/reset request mask and the setting of delay timer and error output clear mask are all considered as the action to the pseudo errors.

As the pseudo error input, master side of ECM core signal is used.

[note] Following figure use the old pin name for ECMM/ECMC. sgaxxx means that ecmxxx for ECM core module.

Error input control

Error input control

Error input control

Error source\*

scan\_mode

Scan\_mode

Fig. 4-1 Pseudo error connection for error input 90-0.

ECMM
(master)

.sgatpe\*

.sgatpe\*

.sgaterrin\*

\*: 90-0

Error source bit 91 (ecmterrin91), which is used for unintended activated BIST, does not have pseudo error injection feature and scan\_mode mask.

For error input 92 (ECMmESSTR2.ECMmSSE28), such as ECM compare error have a feature to generate the inconsistent error input which cause actual ecmterroz and ecmterroutz.

(Node A) **ECMC** (checker) **ECMM** (master) Noise cansel .sgaterroz .sgaterroz (Node B) **Error input control** .sgatpe92 .sgatpe92 .sgaterroutz .sgaterroutz .sgaterrin92 .sgaterrin92 scan\_mode Mask\_m Mask\_c

Fig. 4-3 Pseudo error connection for error input 92

[Note1] Mask\_m and Mask\_c register is not prepared in uhiapecm0020. uhiapecm0020 prepares the ecmterrin92msk\_m pin and ecmterr92msk\_c pin.

[Note2] Noise cansel logic is prepared for the asynchronous ecmterroz signal xor. In order to avoid the glitch at the rising edge of this signal, following three signal AND is used.

- 1. XOR of ecmterroz of master core and checker core: (A)
- 2. 1cycle PCLK delay of (A): (B)
- 3. 1cycle PCLK delay of (B): (C)

For ECMmESSTR2.ECMmSSE29, which is used for delay timer overflow, pseudo error injection is internal ECM core module.

For ECMmESSTR2.ECMmSSE31-30 does not have the pseudo error input.

### 4.3.3. ecmterroutz loop back feature

To check the path to error output pin as 1-chip level, ECMmESSTR2.ECMSSE31 is assigned to monitor ecmterrlbz pin. This monitor path considered that ecmterrlbz is stable signal. So, any synchronization logic does not have the path to PRDATA. So, in order to read the correct error, S/W on CPU handling like reading twice is needed.

#### 4.3.4. Error status

Error status is inciated by ECMmESSTR0/1/2. This register can be reset only by external pin reset, such as resstg1z and pclkin\_resstg1z. This register can be also cleared by writing "1" to ECMESSTC0/1/2. Error status is kept when internal reset, such as erroutresz or PRESETn, occurs. After reset is released, user can confirm the reset factor, which cause the internal reset, by reading ECMmESSTR0/1/2. [Pending item] For PFC1B base macro mask the error input (ecmterrin) by scan\_enable. But PCLK for ECMmESSTR01/2 is not masked by scan\_mode. After checking the reset and clock activation sequence for CCC, the isolation method of this register is determined.

### 4.3.5. Delay timer feature

Delay timer is started when interrupt is asserted. If S/W on CPU cannot stop the delay timer and the value of delay timer become the same as the value of ECMDTMCMP register, ECM can assert ecmterroutz and/or ecmtresz (reset request).

Delay timer starts from the count "0", please set the proper value to ECMDTMCMP and ECMDTMCFG0-5 register.

Delay timer runs with cntclk.

Delay timer is implemented both in ECM core master side and checker side. So, delay timer start trigger of master and checker side is OR-ed outside ECM core module (and synchronized to cntclk clock) and loop back to ECM core master and checker side as the delay timer start trigger.

Delay timer related registers, such as ECDTMCMP and ECMDTMCFG0-5, should not be modified while delay timer is activated. Otherwise this may cause the glitch of deley timer overflow detection signal.

[Note] The timer value is not stopped in debug break (svaccess).

#### 4.3.6. Errorout clear mask feature

Once ecmterroutz is asserted, ECM has the feature to prevent the ecmterroutz clear by writing ECMmECLR register. Once error is inserted, error output clear invalidation counter is cleared and clear of ecmterroutz by writing ECMmECLR register (See the conceptual image below).

This counter runs with cntclk and reset by erroutresz. (Counter initial value by erroutresz is FFFFh and kept until counter reset signal is asserted.)

If an error is set to ECMmESSTR0/1/2 register is set, counter value is reset and start the counter. If another error source is set before counter value reached to ECMEOCCFG, counter is cleared and

If another error source is set before counter value reached to ECMEOCCFG, counter is cleared and count-up again.

[Note] If same error is reported to ECM, counter value is not cleared because ECMmESSTR0/1/2 is the stable status register.



Fig. 4-4 Conceptual image of errorout clear mask feature

Actual implementation, counter reset signal is synchronized outside ECM core module like delay timer and loop-back to ECM core as counter reset trigger signal.

[Note] The timer value is not stopped in debug break (svaccess).

Followings are implmentation image of terroutz logics in ECM core module.

Clear request by writing ECMmECLR register is masked by eclmsk logic.

[Note1] This mask logic does not actived by ECMmESET action

[Note2] clr\_ctl request during handshke in clrctlsync (PCLK->cntclk) is ignored.

[Note3] Because of ECM error status is asserted completely asynchronous logic and need to be synchronized to cntclk, which is much slower than CPU clock, in order to make the trigger of error mask timer. So following situation may occur and unavoidable.

- 1. CPU clear all status register and write ECMmECLR to make terroutz to high.
- 2. During item 1, next error occurs
- 3. Error clear request passes the error clear mask
- 4. Error mask trigger reach this error mask logic

This situation lead to the result:

- 1. "sync" signal, which holds the terroutz to low (unsafe state), is released.
- 2. error clear mask counter is runnning

To avoid this situation, masking error by enabling ECMEMK0/1/2 is needed. In such case, terroutz is re-asserted after ECMEMK is disabled even if the above situation occurs.

If delay timer is activated and reset by delay timer is activated during ECMEMK is enabled, delay timer can assert reset request internal reset and internal reset will clear ECMECMK, which leads to assert terroutz (unsafe state).



Fig. 4-5 errorout logic in core module

### 4.3.7. Protection by access sequence

Several configuration registers indicated in section 3.3.1 are protected by access sequences.

In order to write sequence protected registers are as following.

- 1. Write 000000A5h to ECMmPCMD0 or ECMPCMD1 register
- 2. Write intended value to protected register.
- 3. Write inverted value to protected register.
- 4. Write intended value to protected register again.
- 5. Check ECMPRERR=0 of ECMPS, and check the protected register whether the required value has been written.

If another access is executed by CPU while the sequence from 1 to 4, the action of this module is as following:

- If the accessed register is included in ECM module, the write access to protected register is failed (Set "1" to ECMPRERR of ECMPES register). Please retry from sequence 1.
- If another register is not the ECM register, sequence is not failed.

If break is occured (svaccess is asserted) while the sequence from 1 to 4, the access to sequence protected register is not failed. The access is executed after svaccess is released.

# 4.3.8. Debug feature (svaccess)

As the feature for 1-chip debug, separated write sequence protection for svaccess is prepared.

While svaccess is asserted,

Access sequence is as following.

- 1. Write 000000A5h to ECMmPCMD0 or ECMPCMD1 register
- 2. Dummy write to protected register.
- 3. Dummy write to protected register.
- 4. Write intended value to protected register.

For write dummy access, any protected register is ok different from normal sequence described in section 4.3.7.

#### 4.3.9. Write only register in testmode

Several write only register like ECMmESET register etc. can be read in testmode. But, these register read just read the 1shot pclk pulse of these kinds of trigger register. So, this feature has no meaning for the product that cannot execute APB read access after write access without interval.

# 5. Other design issue.

#### 5.1. False path

ECM has several false paths in order to capture the asynchronous error input even if clock distributed to ECM is stopped

Followings are considered to be false path. for :

- Input path to ESSTR asynchronous set pins
- Input path to asynchronous pulse shaper
- PCLK<->cntclk cross domain path.

```
set false path -from SYS CLK(cntclk) -to PCLK
set_false_path -from PCLK
                             -to SYS_CLK(cntclk)
set_false_path -through [get_ports ecmterrin91]
set_false_path -through [get_ports ecmterrlbz]
set_false_path -through [get_ports ecmttin]
set_false_path -through [get_pins ecg/terrin*]
set_false_path -through [get_pins ecmm/SGATERROUTZ]
set false path -through [get pins ecmm/SGATERROZ]
set_false_path -through [get_pins ecmm/SGATI]
set false path -through [get pins ecmm/SGATNMI]
set_false_path -through [get_pins ecmm/DTMTRGOUT]
set_false_path -through [get_pins ecmm/ECLMSKTRG[*]]
set_false_path -through [get_pins ecmc/SGATERROUTZ]
set_false_path -through [get_pins ecmc/SGATERROZ]
set_false_path -through [get_pins ecmc/SGATI]
set_false_path -through [get_pins ecmc/SGATNMI]
set_false_path -through [get_pins ecmc/DTMTRGOUT]
set_false_path -through [get_pins ecmc/ECLMSKTRG[*]]
# asynchronous pulse phaper
set_false_path -through [get_pins pshap/pshaps/CLR*]
set_false_path -through [get_pins pshap/pshaps/OUT*]
set_false_path -through [get_pins pshap2/pshaps0/CLR*]
set_false_path -through [get_pins pshap2/pshaps0/OUT*]
set_false_path -through [get_pins pshap2/pshaps1/CLR*]
set_false_path -through [get_pins pshap2/pshaps1/OUT*]
```

#### 5.2. Multi-Cycle Path

There is no multi-cycle path in this module

# 5.3. Asynchronous constraint

This will be described in the next version.

ECM has several asynchronous logics in order to capture the asynchronous error input even if clock distributed to ECM is stopped.

#### **End of Document**