# Process Technology: TSMC CL013G

#### **Features**

- Precise Optimization for TSMC's Eight-Layer Metal 0.13µm CL013G CMOS Process
- High Density (area is 0.424mm<sup>2</sup>)
- Fast Access Time (2.46ns at fast@0C process 1.32V, 0°C)
- Fast Cycle Time (2.45ns at fast@0C process 1.32V, 0°C)
- One Read/Write Port
- Completely Static Operation
- · Near-Zero Hold Time (Data, Address, and Control Inputs)

# High-Speed Single-Port Synchronous Flex-Repair<sup>TM</sup> SRAM with Redundancy

sram\_16384x8 16384X8, Mux 32, Drive 6

#### **Memory Description**

The 16384X8 SRAM is a high-performance, synchronous single-port, 16384-word by 8-bit memory designed to take full advantage of TSMC's eight-layer metal,  $0.13\mu m$  CL013G CMOS process.

The SRAM's storage array is composed of six-transistor cells with fully static memory circuitry. The SRAM operates at a voltage of  $1.2V \pm 10\%$  and a junction temperature range of  $-40^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ .

#### **Pin Description**

| Pin     | Description               |  |  |
|---------|---------------------------|--|--|
| A[13:0] | Addresses (A[0] = LSB)    |  |  |
| D[7:0]  | Data Inputs (D[0] = LSB)  |  |  |
| CLK     | Clock Input               |  |  |
| CEN     | Chip Enable               |  |  |
| WEN     | Write Enable              |  |  |
| Q[7:0]  | Data Outputs (Q[0] = LSB) |  |  |

# Area

| Area Type | Width (mm) | idth (mm) Height (mm) |       |
|-----------|------------|-----------------------|-------|
| Core      | 0.423      | 1.001                 | 0.424 |
| Footprint | 0.433      | 1.012                 | 0.438 |

The footprint area includes the core area and userdefined power ring and pin spacing areas.

### **Symbol**





# **SRAM Block Diagram**



#### **Mission Mode**

Figure 1. Synchronous Single-Port SRAM Read-Cycle Timing



Rising delays are measured at 50% of VDD and falling delays are measured at 50% of VDD. Rising and falling slews are measured from 10% VDD to 90% VDD.

# **Synchronous Single-Port SRAM Write-Cycle Timing**



Rising delays are measured at 50% of VDD and falling delays are measured at 50% of VDD. Rising and falling slews are measured from 10% VDD to 90% VDD.

# **SRAM Logic Table**

| CEN | WEN | Data Out  | Mode    | Function                                                                                                                                                         |
|-----|-----|-----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Н   | Х   | Last Data | Standby | Address inputs are disabled; data stored in the memory is retained, but the memory cannot be accessed for new reads or writes. Data outputs remain stable.       |
| L   | L   | Data In   | Write   | Data on the data input bus D[n-1:0] is written to the memory location specified on the address bus A[m-1:0], and driven through to the data output bus Q[n-1:0]. |
| L   | Н   | SRAM Data | Read    | Data on the data output bus Q[n-1:0] is read from the memory location specified on the address bus A[m-1:0].                                                     |

# **SRAM Timing: Mission Mode**

| Parameter                  | Symbol           | Fast@-40C Process<br>1.32V, -40°C |          | Fast@0C Process<br>1.32V, 0°C |          | Typical Process<br>1.20V, 25°C |          | Slow Process<br>1.08V, 125°C |          |
|----------------------------|------------------|-----------------------------------|----------|-------------------------------|----------|--------------------------------|----------|------------------------------|----------|
|                            |                  | Min (ns)                          | Max (ns) | Min (ns)                      | Max (ns) | Min (ns)                       | Max (ns) | Min (ns)                     | Max (ns) |
| Cycle time                 | t <sub>cyc</sub> | 1.53                              |          | 1.67                          |          | 2.45                           |          | 4.24                         |          |
| Access time <sup>1,2</sup> | t <sub>a</sub>   | 1.41                              |          |                               | 1.53     |                                | 2.46     |                              | 4.30     |
| Address setup              | t <sub>as</sub>  | 0.17                              |          | 0.19                          |          | 0.30                           |          | 0.53                         |          |
| Address hold               | t <sub>ah</sub>  | 0.02                              |          | 0.02                          |          | 0.02                           |          | 0.00                         |          |

| Parameter                  | Symbol            | Fast@-40C Process<br>1.32V, -40°C |          | Fast@0C Process<br>1.32V, 0°C |          | Typical Process<br>1.20V, 25°C |          | Slow Process<br>1.08V, 125°C |          |
|----------------------------|-------------------|-----------------------------------|----------|-------------------------------|----------|--------------------------------|----------|------------------------------|----------|
|                            |                   | Min (ns)                          | Max (ns) | Min (ns)                      | Max (ns) | Min (ns)                       | Max (ns) | Min (ns)                     | Max (ns) |
| Chip enable setup          | t <sub>cs</sub>   | 0.27                              |          | 0.29                          |          | 0.40                           |          | 0.65                         |          |
| Chip enable hold           | t <sub>ch</sub>   | 0.00                              |          | 0.00                          |          | 0.00                           |          | 0.00                         |          |
| Write enable setup         | t <sub>ws</sub>   | 0.26                              |          | 0.26                          |          | 0.37                           |          | 0.58                         |          |
| Write enable hold          | t <sub>wh</sub>   | 0.00                              |          | 0.00                          |          | 0.00                           |          | 0.00                         |          |
| Data setup                 | t <sub>ds</sub>   | 0.12                              |          | 0.12                          |          | 0.21                           |          | 0.37                         |          |
| Data hold                  | t <sub>dh</sub>   | 0.00                              |          | 0.00                          |          | 0.00                           |          | 0.00                         |          |
| Clock high                 | t <sub>ckh</sub>  | 0.04                              |          | 0.04                          |          | 0.06                           |          | 0.10                         |          |
| Clock low                  | t <sub>ckl</sub>  | 0.11                              |          | 0.11                          |          | 0.17                           |          | 0.29                         |          |
| Clock rise slew            | t <sub>ckr</sub>  |                                   | 4.00     |                               | 4.00     |                                | 4.00     |                              | 4.00     |
| Output load factor (ns/pF) | K <sub>load</sub> |                                   | 0.52     |                               | 0.54     |                                | 0.71     |                              | 1.06     |

 $<sup>\</sup>overline{\ }^1$  Parameters have a load dependence ( $K_{load}$ ), which is used to calculate:  $TotalDelay = FixedDelay + (Kload \times Cload)$ .

#### Pin Capacitance

| Pin  | Fast@-40C Process<br>1.32V, -40°C | Fast@0C Process<br>1.32V, 0°C | Typical Process<br>1.20V, 25°C | Slow Process<br>1.08V, 125°C |
|------|-----------------------------------|-------------------------------|--------------------------------|------------------------------|
|      | Value (pF)                        | Value (pF)                    | Value (pF)                     | Value (pF)                   |
| A[j] | 0.019                             | 0.019                         | 0.018                          | 0.017                        |
| D[i] | 0.002                             | 0.002                         | 0.002                          | 0.001                        |
| CLK  | 0.171                             | 0.176                         | 0.157                          | 0.149                        |
| CEN  | 0.007                             | 0.007                         | 0.007                          | 0.006                        |
| WEN  | 0.007                             | 0.007                         | 0.007                          | 0.007                        |

#### Power

# 100.00MHz Operation

| Condition                       | Fast@-40C Process<br>1.32V, -40°C | Fast@0C Process<br>1.32V, 0°C | Typical Process<br>1.20V, 25°C | Slow Process<br>1.08V, 125°C |
|---------------------------------|-----------------------------------|-------------------------------|--------------------------------|------------------------------|
|                                 | Value (mA)                        | Value (mA)                    | Value (mA)                     | Value (mA)                   |
| AC Current <sup>1</sup>         | 5.901                             | 6.067                         | 5.195                          | 4.610                        |
| Read AC Current                 | 5.124                             | 5.288                         | 4.487                          | 3.926                        |
| Write AC Current                | 6.677                             | 6.846                         | 5.903                          | 5.294                        |
| Peak Current                    | 300.178                           | 275.371                       | 169.489                        | 101.928                      |
| Deselected Current <sup>2</sup> | 0.753                             | 0.805                         | 0.658                          | 0.658                        |
| Standby Current <sup>3</sup>    | 0.008                             | 0.042                         | 0.013                          | 0.091                        |

<sup>&</sup>lt;sup>1</sup> Value assumes 50% read and write operations, where all addresses and 50% of input and output pins switch.

<sup>&</sup>lt;sup>2</sup> Access time is defined as the slowest possible output transition for the typical and slow corners, and the fastest possible output transition for the fast corner.

<sup>&</sup>lt;sup>2</sup> Value assumes SRAM is deselected, all addresses switch, and 50% of input pins switch. The logic-switching component of deselected power becomes negligibly small if the input pins are held stable by externally controlling these signals with chip select.

<sup>&</sup>lt;sup>3</sup> Value is independent of frequency and assumes all inputs and outputs are stable.

### **Clock Noise Limit**

| Cianal | Fast@-40C Process<br>1.32V, -40°C |             | Fast@0C Process<br>1.32V, 0°C |             | Typical Process<br>1.20V, 25°C |             | Slow Process<br>1.08V, 125°C |             |
|--------|-----------------------------------|-------------|-------------------------------|-------------|--------------------------------|-------------|------------------------------|-------------|
| Signal | Pulse<br>Width (ns)               | Voltage (V) | Pulse<br>Width (ns)           | Voltage (V) | Pulse<br>Width (ns)            | Voltage (V) | Pulse<br>Width (ns)          | Voltage (V) |
| CLK    | 10.00                             | 0.61        | 10.00                         | 0.59        | 10.00                          | 0.62        | 10.00                        | 0.59        |

The clock noise limit is the maximum CLK voltage allowable for the indicated pulse width without causing a spurious memory cycle or other memory failure.

#### **Power and Ground Noise Limit**

| Signal | Fast@-40C Process<br>1.32V, -40°C | Fast@0C Process<br>1.32V, 0°C | Typical Process<br>1.20V, 25°C | Slow Process<br>1.08V, 125°C<br>Voltage (V) |  |
|--------|-----------------------------------|-------------------------------|--------------------------------|---------------------------------------------|--|
|        | Voltage (V)                       | Voltage (V)                   | Voltage (V)                    |                                             |  |
| Power  | 0.13                              | 0.13                          | 0.12                           | 0.11                                        |  |
| Ground | 0.13                              | 0.13                          | 0.12                           | 0.11                                        |  |

The power/ground noise limit is the maximum supply voltage transition allowable without causing a memory failure.