# TMS320x280x DSP Inter-Integrated Circuit (I<sup>2</sup>C) Module Reference Guide

SPRU721 November 2004



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated

# **Preface**

# **Read This First**

#### **About This Manual**

This manual describes the features and operation of the inter-integrated circuit (I $^2$ C) module that is available on the TMS320x280x digital signal processors (DSPs). The I $^2$ C module provides an interface between one of these 28x DSPs and devices compliant with Philips Semiconductors Inter-IC bus (I $^2$ C-bus) specification version 2.1 and connected by way of an I $^2$ C-bus. This manual assumes the reader has familiarity with the I $^2$ C-bus specification.

#### **Notational Conventions**

| Thi | s document uses the following conventions.                                                                                                   |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------|
|     | The device number TMS320x280x is often abbreviated as 280x.                                                                                  |
|     | In most cases, hexadecimal numbers are shown with the suffix h. For example, the following number is a hexadecimal 40 (decimal 64):          |
|     | 40h                                                                                                                                          |
|     | Similarly, binary numbers often are shown with the suffix b. For example, the following number is the decimal number 4 shown in binary form: |
|     | 0100b                                                                                                                                        |
|     | If a signal or pin is active low, it has an overbar. For example, the $\overline{\text{RESET}}$ signal is active low.                        |

#### Related Documentation From Texas Instruments

The following documents describe the 280x devices and related support tools. Copies of these documents are available on the Internet at www.ti.com.

TMS320C28x DSP CPU and Instruction Set Reference Guide (literature number SPRU430) describes the central processing unit (CPU) and the assembly language instructions of the TMS320C28x<sup>™</sup> fixed-point digital signal processors (DSPs). It also describes emulation features available on these DSPs.

SPRU721 I2C Module 3

- TMS320F2801, TMS320F2806, TMS320F2808 Digital Signal Processors (literature number SPRS230) data sheet contains the pinout, signal descriptions, as well as electrical and timing specifications for the F280x devices.
- TMS320x280x Analog-to-Digital Converter (ADC) Reference Guide (literature number SPRU716) describes the ADC module. The module is a 12-bit pipelined ADC. The analog circuits of this converter, referred to as the core in this document, include the front-end analog multiplexers (MUXs), sample-and-hold (S/H) circuits, the conversion core, voltage regulators, and other analog supporting circuits. Digital circuits, referred to as the wrapper in this document, include programmable conversion sequencer, result registers, interface to analog circuits, interface to device peripheral bus, and interface to other on-chip modules.
- TMS320x280x Boot ROM Reference Guide (literature number SPRU722) describes the purpose and features of the bootloader (factory-programmed boot-loading software). It also describes other contents of the device on-chip boot ROM and identifies where all of the information is located within that memory.
- TMS320x281x, 280x Enhanced Controller Area Network (eCAN) Reference Guide (literature number SPRU074) describes the eCAN that uses established protocol to communicate serially with other controllers in electrically noisy environments. With 32 fully configurable mailboxes and time-stamping feature, the eCAN module provides a versatile and robust serial communication interface. The eCAN module implemented in the C28x DSP is compatible with the CAN 2.0B standard (active).
- **TMS320x281x, 280x Peripheral Reference Guide** (literature number SPRU566) describes the peripheral reference guides of the 28x digital signal processors (DSPs).
- TMS320x281x, 280x Serial Communication Interface (SCI) Reference Guide (literature number SPRU051) describes the SCI that is a two-wire asynchronous serial port, commonly known as a UART. The SCI modules support digital communications between the CPU and other asynchronous peripherals that use the standard non-return-to-zero (NRZ) format.

4 I2C Module SPRU721

- TMS320x281x, 280x Serial Peripheral Interface (SPI) Reference Guide (literature number SPRU059) describes the SPI a high-speed synchronous serial input/output (I/O) port that allows a serial bit stream of programmed length (one to sixteen bits) to be shifted into and out of the device at a programmed bit–transfer rate. The SPI is used for communications between the DSP controller and external peripherals or another controller.
- **TMS320x280x System Control and Interrupts Reference Guide** (literature number SPRU712) describes the various interrupts and system control features of the 280x digital signal processors (DSPs).
- The TMS320C28x Instruction Set Simulator Technical Overview (literature number SPRU608) describes the simulator, available within the Code Composer Studio for TMS320C2000 IDE, that simulates the instruction set of the C28x core.
- TMS320x280x Enhanced Quadrature Encoder Pulse (eQEP) Reference Guide (literature number SPRU790) describes the eQEP module, which is used for interfacing with a linear or rotary incremental encoder to get position, direction, and speed information from a rotating machine in high performance moton and position control systems. It includes the module description and registers.
- TMS320x280x Enhanced Capture (eCAP) Module Reference Guide (literature number SPRU807) describes the enhanced Capture Module. It includes the module description and registers.
- TMS320x280x Enhanced Pulse Width Modulator (ePWM) Module Reference Guide (literature number SPRU791). The PWM peripheral is an essential part of controlling many of the power related systems found in both commercial and industrial equipments. This guide describes the main areas that include digital motor control, switch mode power supply control, UPS (uninterruptible power supplies), and other forms of power conversion. The PWM peripheral can be considered as performing a DAC function, where the duty cycle is equivalent to a DAC analog value, it is sometimes referred to as a Power DAC.
- TMS320C28x DSP/BIOS Application Programming Interface (API) Reference Guide (literature number SPRU625) describes development using DSP/BIOS.
- 3.3 V DSP for Digital Motor Control Application Report (literature number SPRA550). New generations of motor control digital signal processors (DSPs) lower their supply voltages from 5 V to 3.3 V to offer

SPRU721 I2C Module 5

higher performance at lower cost. Replacing traditional 5-V digital control circuitry by 3.3-V designs introduce no additional system cost and no significant complication in interfacing with TTL and CMOS compatible components, as well as with mixed voltage ICs such as power transistor gate drivers. Just like 5-V based designs, good engineering practice should be exercised to minimize noise and EMI effects by proper component layout and PCB design when 3.3-V DSP, ADC, and digital circuitry are used in a mixed signal environment, with high and low voltage analog and switching signals, such as a motor control system. In addition, software techniques such as Random PWM method can be used by special features of the Texas Instruments (TI) TMS320x24xx DSP controllers to significantly reduce noise effects caused by EMI radiation.

This application report reviews designs of 3.3-V DSP versus 5-V DSP for low HP motor control applications. The application report first describes a scenario of a 3.3-V-only motor controller indicating that for most applications, no significant issue of interfacing between 3.3 V and 5 V exists. Cost-effective 3.3-V – 5-V interfacing techniques are then discussed for the situations where such interfacing is needed. On-chip 3.3-V ADC versus 5-V ADC is also discussed. Sensitivity and noise effects in 3.3-V and 5-V ADC conversions are addressed. Guidelines for component layout and printed circuit board (PCB) design that can reduce system's noise and EMI effects are summarized in the last section.

#### **Trademarks**

TMS320, TMS320C2000, TMS320C28x, and C28x are trademarks of Texas Instruments.

All trademarks are the property of their respective owners.

6 I2C Module SPRU721

# **Contents**

| 1 | 1.1<br>1.2<br>1.3<br>1.4                                      | Features Features Not Supported Functional Overview Clock Generation                                                                                                                                                                                                                                                                              | 12<br>13<br>13                                     |
|---|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| 2 | 12C M<br>2.1<br>2.2<br>2.3<br>2.4<br>2.5<br>2.6<br>2.7<br>2.8 | Input and Output Voltage Levels Data Validity Operating Modes I <sup>2</sup> C Module START and STOP Conditions Serial Data Formats 2.5.1 7-Bit Addressing Format 2.5.2 10-Bit Addressing Format 2.5.3 Free Data Format 2.5.4 Using a Repeated START Condition NACK Bit Generation Arbitration Clock Synchronization                              | 18<br>18<br>20<br>21<br>22<br>23<br>23<br>24<br>25 |
| 3 | 1nterr<br>3.1<br>3.2                                          | Pupt Requests Generated by the I <sup>2</sup> C Module  Basic I <sup>2</sup> C Interrupt Requests  I <sup>2</sup> C FIFO Interrupts                                                                                                                                                                                                               | 27                                                 |
| 4 | Reset                                                         | tting/Disabling the I <sup>2</sup> C Module                                                                                                                                                                                                                                                                                                       | 30                                                 |
| 5 | 5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6                        | Ich Mode Registers  ICH Mode Register (I2CMDR)  ICH Interrupt Enable Register (I2CIER)  ICH Status Register (I2CSTR)  ICH Interrupt Source Register (I2CISRC)  ICH Prescaler Register (I2CPSC)  ICH Clock Divider Registers (I2CCLKL and I2CCLKH)  5.6.1 Formula for the Master Clock Period                                                      | 32<br>38<br>40<br>46<br>47<br>48<br>49             |
|   | 5.7<br>5.8<br>5.9<br>5.10<br>5.11<br>5.12<br>5.13             | I <sup>2</sup> C Slave Address Register (I2CSAR) I <sup>2</sup> C Own Address Register (I2COAR) I <sup>2</sup> C Data Count Register (I2CCNT) I <sup>2</sup> C Data Receive Register (I2CDRR) I <sup>2</sup> C Data Transmit Register (I2CDXR) I <sup>2</sup> C Transmit FIFO Register (I2CFFTX) I <sup>2</sup> C Receive FIFO Register (I2CFFRX) | 51<br>52<br>53<br>54<br>55                         |

# **Figures**

| 1  | Multiple I <sup>2</sup> C Modules Connected                                                                                               | 4.0 |
|----|-------------------------------------------------------------------------------------------------------------------------------------------|-----|
| 1  | I <sup>2</sup> C Module Conceptual Block Diagram                                                                                          |     |
| 3  | · · · · · · · · · · · · · · · · · · ·                                                                                                     |     |
| •  | Clocking Diagram for the I <sup>2</sup> C Module                                                                                          |     |
| 4  | Bit Transfer on the I <sup>2</sup> C-Bus                                                                                                  |     |
| 5  |                                                                                                                                           |     |
| 6  | I <sup>2</sup> C Module Data Transfer (in This Case, 7-Bit Addressing and 8-Bit Data)                                                     |     |
| 7  | I <sup>2</sup> C Module 7-Bit Addressing Format (FDF = 0, XA = 0 in I2CMDR)                                                               | 21  |
| 8  | I <sup>2</sup> C Module 10-Bit Addressing Format (FDF = 0, XA = 1 in I2CMDR) (in This Case, Master-Transmitter Writing to Slave-Receiver) | 21  |
| 9  | I <sup>2</sup> C Module Free Data Format (FDF = 1 in I2CMDR)                                                                              |     |
| 10 | Repeated START Condition (in This Case, 7-Bit Addressing Format)                                                                          |     |
| 11 | Arbitration Procedure Between Two Master-Transmitters                                                                                     |     |
| 12 | Synchronization of Two I <sup>2</sup> C Clock Generators During Arbitration                                                               |     |
| 13 | Enable Paths of the I <sup>2</sup> C Interrupt Requests                                                                                   |     |
| 14 |                                                                                                                                           |     |
| 15 | I <sup>2</sup> C Mode Register (I2CMDR)                                                                                                   |     |
| 16 | Pin Diagram Showing the Effects of the Digital Loopback Mode (DLB) Bit                                                                    |     |
| _  | I <sup>2</sup> C Interrupt Enable Register (I2CIER)                                                                                       |     |
| 17 | I <sup>2</sup> C Status Register (I2CSTR)                                                                                                 |     |
| 18 | I <sup>2</sup> C Interrupt Source Register (I2CISRC)                                                                                      |     |
| 19 | I <sup>2</sup> C Prescaler Register (I2CPSC)                                                                                              |     |
| 20 | The Roles of the Clock Divide-Down Values (ICCL and ICCH)                                                                                 |     |
| 21 | I <sup>2</sup> C Clock Low-Time Divider Register (I2CCLKL)                                                                                |     |
| 22 | I <sup>2</sup> C Clock High-Time Divider Register (I2CCLKH)                                                                               |     |
| 23 | I <sup>2</sup> C Slave Address Register (I2CSAR)                                                                                          |     |
| 24 | I <sup>2</sup> C Own Address Register (I2COAR)                                                                                            |     |
| 25 | I <sup>2</sup> C Data Count Register (I2CCNT)                                                                                             |     |
| 26 | I <sup>2</sup> C Data Receive Register (I2CDRR)                                                                                           |     |
| 27 | I <sup>2</sup> C Data Transmit Register (I2CDXR)                                                                                          |     |
| 28 | I <sup>2</sup> C Transmit FIFO Register (I2CFFTX)                                                                                         |     |
| 29 | I <sup>2</sup> C Receive FIFO Register (I2CFFRX)                                                                                          | 56  |

# **Tables**

| 1  | Operating Modes of the I <sup>2</sup> C Module                                          | 10 |
|----|-----------------------------------------------------------------------------------------|----|
| 2  | Ways to Generate a NACK Bit                                                             |    |
| 3  | Descriptions of the Basic I <sup>2</sup> C Interrupt Requests                           |    |
| 4  | I <sup>2</sup> C Module Registers                                                       |    |
| 5  | I <sup>2</sup> C Mode Register (I2CMDR) Field Descriptions                              |    |
| 6  | Master-Transmitter/Receiver Bus Activity Defined by the RM, STT, and STP Bits of I2CMDR |    |
| 7  | How the MST and FDF Bits of I2CMDR Affect the Role of the TRX Bit of I2CMDR             |    |
| 8  | I <sup>2</sup> C Interrupt Enable Register (I2CIER) Field Descriptions                  | 39 |
| 9  | I <sup>2</sup> C Status Register (I2CSTR) Field Descriptions                            |    |
| 10 | I <sup>2</sup> C Interrupt Source Register (I2CISRC) Field Descriptions                 | 46 |
| 11 | I <sup>2</sup> C Prescaler Register (I2CPSC) Field Descriptions                         | 47 |
| 12 | I <sup>2</sup> C Clock Low-Time Divider Register (I2CCLKL) Field Description            |    |
| 13 | I <sup>2</sup> C Clock High-Time Divider Register (I2CCLKH) Field Description           | 49 |
| 14 | Dependency of Delay d on the Divide-Down Value IPSC                                     | 49 |
| 15 | I <sup>2</sup> C Slave Address Register (I2CSAR) Field Descriptions                     | 50 |
| 16 | I <sup>2</sup> C Own Address Register (I2COAR) Field Descriptions                       | 51 |
| 17 | I <sup>2</sup> C Data Count Register (I2CCNT) Field Description                         | 52 |
| 18 | I <sup>2</sup> C Data Receive Register (I2CDRR) Field Description                       |    |
| 19 | I <sup>2</sup> C Data Transmit Register (I2CDXR) Field Descriptions                     |    |
| 20 | I <sup>2</sup> C Transmit FIFO Register (I2CFFTX) Field Descriptions                    | 55 |
| 21 | I <sup>2</sup> C Receive FIFO Register (I2CFFRX) Field Descriptions                     | 57 |

This page is intentionally left blank.

# I<sup>2</sup>C Module

This guide describes the features and operation of the inter-integrated circuit (I $^2$ C) module that is available on the TMS320x280x digital signal processor (DSP). The I $^2$ C module provides an interface between one of these DSPs and devices compliant with Philips Semiconductors Inter-IC bus (I $^2$ C-bus) specification version 2.1 and connected by way of an I $^2$ C-bus. External components attached to this 2-wire serial bus can transmit/receive 1- to 8-bit data to/from the 280x DSP through the I $^2$ C module. This guide assumes the reader is familiar with the I $^2$ C-bus specification.

#### Note:

A unit of data transmitted or received by the I<sup>2</sup>C module can have fewer than 8 bits; however, for convenience, a unit of data is called a *data byte* throughout this document. (The number of bits in a data byte is selectable via the BC bits of the mode register, I2CMDR.)

This reference guide is applicable for the I<sup>2</sup>C found on the TMS320x280x family of processors. This includes all Flash-based, ROM-based, and RAM-based devices within the 280x family.

#### 1 Introduction to the I<sup>2</sup>C Module

The I<sup>2</sup>C module supports any slave or master I<sup>2</sup>C-compatible device. Figure 1 shows an example of multiple I<sup>2</sup>C modules connected for a two-way transfer from one device to other devices.

Figure 1. Multiple I<sup>2</sup>C Modules Connected



#### 1.1 Features

The I<sup>2</sup>C module has the following features:

- ☐ Compliance with the Philips Semiconductors I<sup>2</sup>C-bus specification (version 2.1):
  - Support for 8-bit format transfers
  - 7-bit and 10-bit addressing modes
  - General call
  - START byte mode
  - Support for multiple master-transmitters and slave-receivers
  - Support for multiple slave-transmitters and master-receivers
  - Combined master transmit/receive and receive/transmit mode
  - Data transfer rate of from 10 kbps up to 400 kbps (Philips Fast-mode rate)
- One 16-bit receive FIFO and one 16-bit transmit FIFO
- One interrupt that can be used by the CPU. This interrupt can be generated as a result of one of the following conditions: transmit-data ready, receive-data ready, register-access ready, no-acknowledgement received, arbitration lost, stop condition detected, addressed as slave.
- An additional interrupt that can be used by the CPU when in FIFO mode
- ☐ Module enable/disable capability
- ☐ Free data format mode

## 1.2 Features Not Supported

| The I <sup>2</sup> C module does not support |                                                      |  |
|----------------------------------------------|------------------------------------------------------|--|
|                                              | High-speed mode (Hs-mode)<br>CBUS compatibility mode |  |

#### 1.3 Functional Overview

Each device connected to an I<sup>2</sup>C-bus, including any 28xx DSP connected to the bus with an I<sup>2</sup>C module, is recognized by a unique address. Each device can operate as either a transmitter or a receiver, depending on the function of the device. A device connected to the I<sup>2</sup>C-bus can also be considered as the master or the slave when performing data transfers. A master device is the device that initiates a data transfer on the bus and generates the clock signals to permit that transfer. During this transfer, any device addressed by this master is considered a slave. The I<sup>2</sup>C module supports the multi-master mode, in which one or more devices capable of controlling an I<sup>2</sup>C-bus can be connected to the same I<sup>2</sup>C-bus.

For data communication, the  $I^2C$  module has a serial data pin (SDA) and a serial clock pin (SCL), as shown in Figure 2. These two pins carry information between the 28xx device and other devices connected to the  $I^2C$ -bus. The SDA and SCL pins both are bidirectional. They each must be connected to a positive supply voltage using a pull-up resistor. When the bus is free, both pins are high. The driver of these two pins has an open-drain configuration to perform the required wired-AND function.

There are two major transfer techniques:

|     | Standard Mode: Send exactly n data values, where n is a value you program in an I <sup>2</sup> C module register. See Table 5 for register information. |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | Repeat Mode: Keep sending data values until you use software to initiate a STOP condition or a new START condition. See Table 5 for RM bit information. |
| The | e I <sup>2</sup> C module consists of the following primary blocks:                                                                                     |
|     | A serial interface: one data pin (SDA) and one clock pin (SCL)                                                                                          |
|     | Data registers and FIFOs to temporarily hold receive data and transmit data traveling between the SDA pin and the CPU                                   |
|     | Control and status registers                                                                                                                            |
|     | A peripheral bus interface to enable the CPU to access the I <sup>2</sup> C module registers and FIFOs.                                                 |

| clock synchronizer to synchronize the I <sup>2</sup> C input clock (from the DSP clock generator) and the clock on the SCL pin, and to synchronize data transfers with masters of different clock speeds |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A prescaler to divide down the input clock that is driven to the $\ensuremath{\text{I}^2\text{C}}$ module                                                                                                |
| A noise filter on each of the two pins, SDA and SCL                                                                                                                                                      |
| An arbitrator to handle arbitration between the $\rm I^2C$ module (when it is a master) and another master                                                                                               |
| Interrupt generation logic, so that an interrupt can be sent to the CPU                                                                                                                                  |
| FIFO interrupt generation logic, so that FIFO access can be synchronized to data reception and data transmission in the I <sup>2</sup> C module                                                          |

Figure 2 shows the four registers used for transmission and reception in non-FIFO mode. The CPU writes data for transmission to I2CDXR and reads received data from I2CDRR. When the I<sup>2</sup>C module is configured as a transmitter, data written to I2CDXR is copied to I2CXSR and shifted out on the SDA pin one bit a time. When the I<sup>2</sup>C module is configured as a receiver, received data is shifted into I2CRSR and then copied to I2CDRR.



Figure 2. 12C Module Conceptual Block Diagram

#### 1.4 Clock Generation

As shown in Figure 3, the DSP clock generator receives a signal from an external clock source and produces an I<sup>2</sup>C input clock with a programmed frequency. The I<sup>2</sup>C input clock is equivalent to the CPU clock and is then divided twice more inside the I<sup>2</sup>C module to produce the module clock and the master clock.

Figure 3. Clocking Diagram for the I<sup>2</sup>C Module



The module clock determines the frequency at which the I<sup>2</sup>C module operates. A programmable prescaler in the I<sup>2</sup>C module divides down the I<sup>2</sup>C input clock to produce the module clock. To specify the divide-down value, initialize the IPSC field of the prescaler register, I2CPSC (see page 47). The resulting frequency is:

module clock frequency = 
$$\frac{I2C \text{ input clock frequency}}{(IPSC + 1)}$$

#### Note:

To meet all of the  $I^2C$  protocol timing specifications, the module clock *must* be configured between 7 – 12 MHz.

The prescaler must be initialized only while the  $I^2C$  module is in the reset state (IRS = 0 in I2CMDR). The prescaled frequency takes effect only when IRS is changed to 1. Changing the IPSC value while IRS = 1 has no effect.

The master clock appears on the SCL pin when the  $I^2C$  module is configured to be a master on the  $I^2C$ -bus. This clock controls the timing of communication between the  $I^2C$  module and a slave. As shown in Figure 3, a second clock divider in the  $I^2C$  module divides down the module clock to produce the master clock. The clock divider uses the ICCL value of I2CCLKL to divide down the low portion of the module clock signal and uses the ICCH value of I2CCLKH to divide down the high portion of the module clock signal. The resulting frequency is

$$\begin{aligned} \text{master clock frequency} &= \frac{\text{module clock frequency}}{\left( \, \text{ICCL} + \, d \, \right) + \left( \, \text{ICCH} + \, d \, \right)} \\ \text{master clock frequency} &= \frac{\text{I2C input clock frequency}}{\left( \, \text{IPSC} + \, 1 \, \right) \left[ \left( \, \text{ICCL} + \, d \, \right) + \left( \, \text{ICCH} + \, d \, \right) \right]} \end{aligned}$$

where d depends on the value of IPSC:

| IPSC           | d |
|----------------|---|
| 0              | 7 |
| 1              | 6 |
| Greater than 1 | 5 |

The registers I2CCLKL and I2CCLKH are described in section 5.6 (page 48).

## 2 I<sup>2</sup>C Module Operational Details

## 2.1 Input and Output Voltage Levels

One clock pulse is generated by the master device for each data bit transferred. Due to a variety of different technology devices that can be connected to the  $I^2C$ -bus, the levels of logic 0 (low) and logic 1 (high) are not fixed and depend on the associated level of  $V_{DD}$ . For details, see the data manual for your particular 28x DSP.

## 2.2 Data Validity

The data on SDA must be stable during the high period of the clock (see Figure 4). The high or low state of the data line, SDA, can change only when the clock signal on SCL is low.

Figure 4. Bit Transfer on the I<sup>2</sup>C-Bus



## 2.3 Operating Modes

The I<sup>2</sup>C module has four basic operating modes to support data transfers as a master and as a slave. See Table 1 for the names and descriptions of the modes.

If the I<sup>2</sup>C module is a master, it begins as a master-transmitter and, typically, transmits an address for a particular slave. When giving data to the slave, the I<sup>2</sup>C module must remain a master-transmitter. To receive data from a slave, the I<sup>2</sup>C module must be changed to the master-receiver mode.

If the I<sup>2</sup>C module is a slave, it begins as a slave-receiver and, typically, sends acknowledgement when it recognizes its slave address from a master. If the master will be sending data to the I<sup>2</sup>C module, the module must remain a slave-receiver. If the master has requested data from the I<sup>2</sup>C module, the module must be changed to the slave-transmitter mode.

Table 1. Operating Modes of the I<sup>2</sup>C Module

| Operating Mode          | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Slave-receiver mode     | The I <sup>2</sup> C module is a slave and receives data from a master.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                         | All slaves begin in this mode. In this mode, serial data bits received on SDA are shifted in with the clock pulses that are generated by the master. As a slave, the I <sup>2</sup> C module does not generate the clock signal, but it can hold SCL low while the intervention of the DSP is required (RSFULL = 1 in I2CSTR) after a byte has been received.                                                                                                                                                                                                                                                                                                                                                              |
| Slave-transmitter mode  | The I <sup>2</sup> C module is a slave and transmits data to a master.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                         | This mode can be entered only from the slave-receiver mode; the I $^2$ C module must first receive a command from the master. When you are using any of the 7-bit/10-bit addressing formats, the I $^2$ C module enters its slave-transmitter mode if the slave address byte is the same as its own address (in I2COAR) and the master has transmitted $R/\overline{W}=1.$ As a slave-transmitter, the I $^2$ C module then shifts the serial data out on SDA with the clock pulses that are generated by the master. While a slave, the I $^2$ C module does not generate the clock signal, but it can hold SCL low while the intervention of the DSP is required (XSMT = 0 in I2CSTR) after a byte has been transmitted. |
| Master-receiver mode    | The I <sup>2</sup> C module is a master and receives data from a slave.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                         | This mode can be entered only from the master-transmitter mode; the $I^2C$ module must first transmit a command to the slave. When you are using any of the 7-bit/10-bit addressing formats, the $I^2C$ module enters its master-receiver mode after transmitting the slave address byte and $R \overline{W} = 1$ . Serial data bits on SDA are shifted into the $I^2C$ module with the clock pulses generated by the $I^2C$ module on SCL. The clock pulses are inhibited and SCL is held low when the intervention of the DSP is required (RSFULL = 1 in I2CSTR) after a byte has been received.                                                                                                                         |
| Master-transmitter mode | The $I^2C$ module is a master and transmits control information and data to a slave.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                         | All masters begin in this mode. In this mode, data assembled in any of the 7-bit/10-bit addressing formats is shifted out on SDA. The bit shifting is synchronized with the clock pulses generated by the $\rm I^2C$ module on SCL. The clock pulses are inhibited and SCL is held low when the intervention of the DSP is required (XSMT = 0 in I2CSTR) after a byte has been transmitted.                                                                                                                                                                                                                                                                                                                                |

# 2.4 I<sup>2</sup>C Module START and STOP Conditions

START and STOP conditions can be generated by the I<sup>2</sup>C module when the module is configured to be a master on the I<sup>2</sup>C-bus. As shown in Figure 5:

- ☐ The START condition is defined as a high-to-low transition on the SDA line while SCL is high. A master drives this condition to indicate the start of a data transfer.
- ☐ The STOP condition is defined as a low-to-high transition on the SDA line while SCL is high. A master drives this condition to indicate the end of a data transfer.

Figure 5. I<sup>2</sup>C Module START and STOP Conditions



After a START condition and before a subsequent STOP condition, the  $I^2C$ -bus is considered busy, and the bus busy (BB) bit of  $I^2C$ -TR is 1. Between a STOP condition and the next START condition, the bus is considered free, and BB is 0.

For the  $I^2C$  module to start a data transfer with a START condition, the master mode bit (MST) and the START condition bit (STT) in  $I^2CMDR$  must both be 1. For the  $I^2C$  module to end a data transfer with a STOP condition, the STOP condition bit (STP) must be set to 1. When the BB bit is set to 1 and the STT bit is set to 1, a repeated START condition is generated. For a description of  $I^2CMDR$  and its bits (including MST, STT, and STP), see section 5.1 on page 32.

#### 2.5 Serial Data Formats

Figure 6 shows an example of a data transfer on the I<sup>2</sup>C-bus. The I<sup>2</sup>C module supports 1- to 8-bit data values. In Figure 6, 8-bit data is transferred. Each bit put on the SDA line equates to 1 pulse on the SCL line, and the values are always transferred with the most significant bit (MSB) first. The number of data values that can be transmitted or received is unrestricted. The serial data format used in Figure 6 is the 7-bit addressing format. The I<sup>2</sup>C module supports the formats shown in Figure 7 through Figure 9 and described in the paragraphs that follow the figures.

Figure 6. I<sup>2</sup>C Module Data Transfer (in This Case, 7-Bit Addressing and 8-Bit Data)



Figure 7.  $I^2C$  Module 7-Bit Addressing Format (FDF = 0, XA = 0 in I2CMDR)



Note: n = The number of data bits (from 1 to 8) specified by the bit count (BC) field of I2CMDR.

Figure 8.  $I^2C$  Module 10-Bit Addressing Format (FDF = 0, XA = 1 in I2CMDR) (in This Case, Master-Transmitter Writing to Slave-Receiver)



Note: n = The number of data bits (from 1 to 8) specified by the bit count (BC) field of I2CMDR.

SPRU721 I<sup>2</sup>C Module 21

Figure 9. I<sup>2</sup>C Module Free Data Format (FDF = 1 in I2CMDR)



Note: n = The number of data bits (from 1 to 8) specified by the bit count (BC) field of I2CMDR.

### 2.5.1 7-Bit Addressing Format

In the 7-bit addressing format (see Figure 7 on page 21), the first byte after a START condition (S) consists of a 7-bit slave address followed by a  $R/\overline{W}$  bit.  $R/\overline{W}$  determines the direction of the data:

- $\square$  R/ $\overline{W}$  = 0: The master writes (transmits) data to the addressed slave.
- $\square$  R/ $\overline{W}$  = 1: The master reads (receives) data from the slave.

An extra clock cycle dedicated for acknowledgement (ACK) is inserted after each byte. If the ACK bit is inserted by the slave after the first byte from the master, it is followed by n bits of data from the transmitter (master or slave, depending on the  $R/\overline{W}$  bit). n is a number from 1 to 8 determined by the bit count (BC) field of I2CMDR. After the data bits have been transferred, the receiver inserts an ACK bit.

To select the 7-bit addressing format, write 0 to the expanded address enable (XA) bit of I2CMDR, and make sure the free data format mode is off (FDF = 0) in I2CMDR.

#### 2.5.2 10-Bit Addressing Format

The 10-bit addressing format (see Figure 8 on page 21) is like the 7-bit addressing format, but the master sends the slave address in two separate byte transfers. The first byte consists of 11110b, the two MSBs of the 10-bit slave address, and  $R/\overline{W}=0$  (write). The second byte is the remaining 8 bits of the 10-bit slave address. The slave must send acknowledgement after each of the two byte transfers. Once the master has written the second byte to the slave, the master can either write data or use a repeated START condition to change the data direction. (For more details about using 10-bit addressing, see the Philips Semiconductors I<sup>2</sup>C-bus specification.)

To select the 10-bit addressing format, write 1 to the XA bit of I2CMDR and make sure the free data format mode is off (FDF = 0 in I2CMDR).

#### 2.5.3 Free Data Format

In this format (see Figure 9 on page 22), the first byte after a START condition (S) is a data byte. An ACK bit is inserted after each data byte, which can be from 1 to 8 bits, depending on the BC field of I2CMDR. No address or data-direction bit is sent. Therefore, the transmitter and the receiver must both support the free data format, and the direction of the data must be constant throughout the transfer.

To select the free data format, write 1 to the free data format (FDF) bit of I2CMDR. The free data format is not supported in the digital loopback mode (DLB = 1 in I2CMDR).

#### 2.5.4 Using a Repeated START Condition

At the end of each data byte, the master can drive another START condition. Using this capability, a master can transmit/receive any number of data bytes before driving a STOP condition. The length of a data byte can be from 1 to 8 bits and is selected with the BC field of I2CMDR. The repeated START condition can be used with the 7-bit addressing, 10-bit addressing, and free data formats. Figure 10 shows a repeated START condition in the 7-bit addressing format.

Figure 10. Repeated START Condition (in This Case, 7-Bit Addressing Format)



**Note:** n =The number of data bits (from 1 to 8) specified by the bit count (BC) field of I2CMDR.

### 2.6 NACK Bit Generation

When the  $I^2C$  module is a receiver (master or slave), it can acknowledge or ignore bits sent by the transmitter. To ignore any new bits, the  $I^2C$  module must send a no-acknowledge (NACK) bit during the acknowledge cycle on the bus. Table 2 summarizes the various ways you can tell the  $I^2C$  module to send a NACK bit.

Table 2. Ways to Generate a NACK Bit

| I <sup>2</sup> C Module Condition    | <br>CK Bit<br>eneration Options                                                                           |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Slave-receiver mode                  | Allow an overrun condition (RSFULL = 1 in I2CSTR).                                                        |
|                                      | Reset the module (IRS = 0 in I2CMDR).                                                                     |
|                                      | Set the NACKMOD bit of I2CMDR before the rising edge of the last data bit you intend to receive.          |
| Master-receiver mode<br>AND          | Generate a STOP condition (STP = 1 in I2CMDR).                                                            |
| Repeat mode<br>(RM = 1 in I2CMDR)    | Reset the module (IRS = 0 in I2CMDR).                                                                     |
|                                      | Set the NACKMOD bit of I2CMDR before the rising edge of the last data bit you intend to receive.          |
| Master-receiver mode<br>AND          | If STP = 1 in I2CMDR, allow the internal data counter to count down to 0 and thus force a STOP condition. |
| Nonrepeat mode<br>(RM = 0 in I2CMDR) | If STP = 0, make STP = 1 to generate a STOP condition.                                                    |
| (····· ··· ··· - · · · · · · · ·     | Reset the module (IRS = 0 in I2CMDR).                                                                     |
|                                      | Set the NACKMOD bit of I2CMDR before the rising edge of the last data bit you intend to receive.          |

#### 2.7 Arbitration

If two or more master-transmitters simultaneously start a transmission on the same bus, an arbitration procedure is invoked. The arbitration procedure uses the data presented on the serial data bus (SDA) by the competing transmitters. Figure 11 illustrates the arbitration procedure between two devices. The first master-transmitter, which drives SDA high, is overruled by another master-transmitter that drives SDA low. The arbitration procedure gives priority to the device that transmits the serial data stream with the lowest binary value. Should two or more devices send identical first bytes, arbitration continues on the subsequent bytes.

If the I<sup>2</sup>C module is the losing master, it switches to the slave-receiver mode, sets the arbitration lost (AL) flag, and generates the arbitration-lost interrupt request.

If during a serial transfer the arbitration procedure is still in progress when a repeated START condition or a STOP condition is transmitted to SDA, the master-transmitters involved must send the repeated START condition or the STOP condition at the same position in the format frame. Arbitration is not allowed between:

- A repeated START condition and a data bit
   A STOP condition and a data bit
   A repeated START condition and a STOP condition
- Figure 11. Arbitration Procedure Between Two Master-Transmitters



## 2.8 Clock Synchronization

Under normal conditions, only one master device generates the clock signal, SCL. During the arbitration procedure, however, there are two or more masters and the clock must be synchronized so that the data output can be compared. Figure 12 illustrates the clock synchronization. The wired-AND property of SCL means that a device that first generates a low period on SCL overrules the other devices. At this high-to-low transition, the clock generators of the other devices are forced to start their own low period. The SCL is held low by the device with the longest low period. The other devices that finish their low periods must wait for SCL to be released, before starting their high periods. A synchronized signal on SCL is obtained, where the slowest device determines the length of the low period and the fastest device determines the length of the high period.

If a device pulls down the clock line for a longer time, the result is that all clock generators must enter the wait state. In this way, a slave slows down a fast master and the slow device creates enough time to store a received byte or to prepare a byte to be transmitted.





# 3 Interrupt Requests Generated by the I<sup>2</sup>C Module

The I<sup>2</sup>C module can generate seven types of basic interrupt requests, which are described in section 3.1. Two of these can tell the CPU when to write transmit data and when to read receive data. If you want the FIFOs to handle transmit and receive data, you can also use the FIFO interrupts described in section 3.2. The basic I<sup>2</sup>C interrupts are combined to form PIE Group 8, Interrupt 1 (I2CINT1A\_ISR), and the FIFO interrupts are combined to form PIE Group 8, Interrupt 2 (I2CINT2A\_ISR).

# 3.1 Basic I<sup>2</sup>C Interrupt Requests

The I<sup>2</sup>C module generates the interrupt requests described in Table 3. As shown in Figure 13, all requests are multiplexed through an arbiter to a single I<sup>2</sup>C interrupt request to the CPU. Each interrupt request has a flag bit in the status register (I2CSTR) and an enable bit in the interrupt enable register (I2CIER). When one of the specified events occurs, its flag bit is set. If the corresponding enable bit is 0, the interrupt request is blocked. If the enable bit is 1, the request is forwarded to the CPU as an I<sup>2</sup>C interrupt.

The I<sup>2</sup>C interrupt is one of the maskable interrupts of the CPU. As with any maskable interrupt request, if it is properly enabled in the CPU, the CPU executes the corresponding interrupt service routine (I2CINT1A\_ISR). The I2CINT1A\_ISR for the I<sup>2</sup>C interrupt can determine the interrupt source by reading the interrupt source register, I2CISRC (see page 46). Then the I2CINT1A\_ISR can branch to the appropriate subroutine.

After the CPU reads I2CISRC, the following events occur:

- The flag for the source interrupt is cleared in I2CSTR. Exception: The ARDY, RRDY, and XRDY bits in I2CSTR are not cleared when I2CISRC is read. To clear one of these bits, write a 1 to it.
- The arbiter determines which of the remaining interrupt requests has the highest priority, writes the code for that interrupt to I2CISRC, and forwards the interrupt request to the CPU.

Table 3. Descriptions of the Basic I<sup>2</sup>C Interrupt Requests

| I <sup>2</sup> C Interrupt<br>Request | Interrupt Source                                                                                                                                                                         |
|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| XRDYINT                               | Transmit ready condition: The data transmit register (I2CDXR) is ready to accept new data because the previous data has been copied from I2CDXR to the transmit shift register (I2CXSR). |
|                                       | As an alternative to using XRDYINT, the CPU can poll the XRDY bit of the status register, I2CSTR.                                                                                        |
| RRDYINT                               | Receive ready condition: The data receive register (I2CDRR) is ready to be read because data has been copied from the receive shift register (I2CRSR) to I2CDRR.                         |
|                                       | As an alternative to using RRDYINT, the CPU can poll the RRDY bit of I2CSTR.                                                                                                             |
| ARDYINT                               | Register-access ready condition: The I <sup>2</sup> C module registers are ready to be accessed because the previously programmed address, data, and command values have been used.      |
|                                       | The specific events that generate ARDYINT are the same events that set the ARDY bit of I2CSTR.                                                                                           |
|                                       | As an alternative to using ARDYINT, the CPU can poll the ARDY bit.                                                                                                                       |
| NACKINT                               | No-acknowledgement condition: The I <sup>2</sup> C module is configured as a master-transmitter and did not received acknowledgement from the slave-receiver.                            |
|                                       | As an alternative to using NACKINT, the CPU can poll the NACK bit of I2CSTR.                                                                                                             |
| ALINT                                 | Arbitration-lost condition: The $I^2C$ module has lost an arbitration contest with another master-transmitter.                                                                           |
|                                       | As an alternative to using ALINT, the CPU can poll the AL bit of I2CSTR.                                                                                                                 |
| SCDINT                                | Stop condition detected: A STOP condition was detected on the I <sup>2</sup> C bus.                                                                                                      |
|                                       | As an alternative to using SCDINT, the CPU can poll the SCD bit of the status register, I2CSTR.                                                                                          |
| AASINT                                | Addressed as slave condition: The $I^2C$ has been addressed as a slave device by another master on the $I^2C$ bus.                                                                       |
|                                       | As an alternative to using AASINT, the CPU can poll the AAS bit of the status register, I2CSTR.                                                                                          |



Figure 13. Enable Paths of the I<sup>2</sup>C Interrupt Requests

# 3.2 I<sup>2</sup>C FIFO Interrupts

In addition to the seven basic I<sup>2</sup>C interrupts, the transmit and receive FIFOs each contain the ability to generate an interrupt (I2CINT2A). The transmit FIFO can be configured to generate an interrupt after transmitting a defined number of bytes, up to 16. The receive FIFO can be configured to generate an interrupt after receiving a defined number of bytes, up to 16. These two interrupt sources are ORed together into a single maskable CPU interrupt. The interrupt service routine can then read the FIFO interrupt status flags to determine from which source the interrupt came. See the I<sup>2</sup>C transmit FIFO register (I2CFFTX) and the I<sup>2</sup>C receive FIFO register (I2CFFRX) descriptions (page 55 and page 56) for more details.

# 4 Resetting/Disabling the I<sup>2</sup>C Module

☐ Write 0 to the I<sup>2</sup>C reset bit (IRS) in the I<sup>2</sup>C mode register (I2CMDR). All

You can reset/disable the I<sup>2</sup>C module in two ways:

status bits (in I2CSTR) are forced to their default values, and the I<sup>2</sup>C module remains disabled until IRS is changed to 1. The SDA and SCL pins are in the high-impedance state.

☐ Initiate a DSP reset by driving the XRS pin low. The entire DSP is reset and is held in the reset state until you drive the pin high. When XRS is released, all I²C module registers are reset to their default values. The IRS bit is forced to 0, which resets the I²C module. The I²C module stays in the reset state until you write 1 to IRS.

IRS must be 0 while you configure/reconfigure the I<sup>2</sup>C module. Forcing IRS to 0 can be used to save power and to clear error conditions.

# 5 I<sup>2</sup>C Module Registers

Table 4 lists the  $I^2C$  module registers. All but the receive and transmit shift registers (I2CRSR and I2CXSR) are accessible to the CPU.

Table 4. I<sup>2</sup>C Module Registers

| Name    | Address | Description                                                          |
|---------|---------|----------------------------------------------------------------------|
| I2COAR  | 0x7900  | I <sup>2</sup> C own address register                                |
| I2CIER  | 0x7901  | I <sup>2</sup> C interrupt enable register                           |
| I2CSTR  | 0x7902  | I <sup>2</sup> C status register                                     |
| I2CCLKL | 0x7903  | I <sup>2</sup> C clock low-time divider register                     |
| I2CCLKH | 0x7904  | I <sup>2</sup> C clock high-time divider register                    |
| I2CCNT  | 0x7905  | I <sup>2</sup> C data count register                                 |
| I2CDRR  | 0x7906  | I <sup>2</sup> C data receive register                               |
| I2CSAR  | 0x7907  | I <sup>2</sup> C slave address register                              |
| I2CDXR  | 0x7908  | I <sup>2</sup> C data transmit register                              |
| I2CMDR  | 0x7909  | I <sup>2</sup> C mode register                                       |
| I2CISRC | 0x790A  | I <sup>2</sup> C interrupt source register                           |
| I2CPSC  | 0x790C  | I <sup>2</sup> C prescaler register                                  |
| I2CFFTX | 0x7920  | I <sup>2</sup> C FIFO transmit register                              |
| I2CFFRX | 0x7921  | I <sup>2</sup> C FIFO receive register                               |
| I2CRSR  | -       | I <sup>2</sup> C receive shift register (not accessible to the CPU)  |
| I2CXSR  | _       | I <sup>2</sup> C transmit shift register (not accessible to the CPU) |

# 5.1 I<sup>2</sup>C Mode Register (I2CMDR)

The  $I^2C$  mode register (I2CMDR) is a 16-bit I/O-mapped register that contains the control bits of the  $I^2C$  module. The bit fields of I2CMDR are shown in Figure 14 and described in Table 5.

Figure 14. I<sup>2</sup>C Mode Register (I2CMDR)

| 15      | 14    | 13    | 12       | 11    | 10    | 9     | 8     |
|---------|-------|-------|----------|-------|-------|-------|-------|
| NACKMOD | FREE  | STT   | Reserved | STP   | MST   | TRX   | XA    |
| R/W-0   | R/W-0 | R/W-0 | R/W-0    | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
| 7       | 6     | 5     | 4        | 3     | 2     |       | 0     |
| RM      | DLB   | IRS   | STB      | FDF   |       | ВС    |       |
| R/W-0   | R/W-0 | R/W-0 | R/W-0    | R/W-0 |       | R/W-0 |       |

**Legend:** R = Read; W = Write; -n = Value after reset

Table 5. I<sup>2</sup>C Mode Register (I2CMDR) Field Descriptions

| Bit | Field   | Value | Description                                                                                                                                                                                                                                                                                              |
|-----|---------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | NACKMOD |       | NACK mode bit. This bit is only applicable when the I <sup>2</sup> C module is acting as a receiver.                                                                                                                                                                                                     |
|     |         | 0     | In the slave-receiver mode: The $I^2C$ module sends an acknowledge (ACK) bit to the transmitter during each acknowledge cycle on the bus. The $I^2C$ module only sends a no-acknowledge (NACK) bit if you set the NACKMOD bit.                                                                           |
|     |         |       | In the master-receiver mode: The I <sup>2</sup> C module sends an ACK bit during each acknowledge cycle until the internal data counter counts down to 0. At that point, the I <sup>2</sup> C module sends a NACK bit to the transmitter. To have a NACK bit sent earlier, you must set the NACKMOD bit. |
|     |         | 1     | In either slave-receiver or master-receiver mode: The I <sup>2</sup> C module sends a NACK bit to the transmitter during the next acknowledge cycle on the bus. Once the NACK bit has been sent, NACKMOD is cleared.                                                                                     |
|     |         |       | Important: To send a NACK bit in the next acknowledge cycle, you must set NACKMOD before the rising edge of the last data bit.                                                                                                                                                                           |

Table 5. I<sup>2</sup>C Mode Register (I2CMDR) Field Descriptions (Continued)

| Bit | Field    | Value | Description                                                                                                                                                                                                                                                                                                                                                      |
|-----|----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 14  | FREE     |       | This emulation mode bit is used to determine what the state of the I <sup>2</sup> C module will be when a breakpoint is encountered in the high-level language debugger.                                                                                                                                                                                         |
|     |          | 0     | When I <sup>2</sup> C module is master: If SCL is low when the breakpoint occurs, the I <sup>2</sup> C module stops immediately and keeps driving SCL low, whether the I <sup>2</sup> C module is the transmitter or the receiver. If SCL is high, the I <sup>2</sup> C module waits until SCL becomes low and then stops.                                       |
|     |          |       | When $I^2C$ module is slave:<br>A breakpoint forces the $I^2C$ module to stop when the current transmission/reception is complete.                                                                                                                                                                                                                               |
|     |          | 1     | The ${\rm I}^2{\rm C}$ module runs free; that is, it continues to operate when a breakpoint occurs.                                                                                                                                                                                                                                                              |
| 13  | STT      |       | START condition bit (only applicable when the I <sup>2</sup> C module is a master). The RM, STT, and STP bits determine when the I <sup>2</sup> C module starts and stops data transmissions (see Table 6 on page 37). Note that the STT and STP bits can be used to terminate the repeat mode, and that this bit is not writable when IRS=0.                    |
|     |          | 0     | In the master mode, STT is automatically cleared after the START condition has been generated.                                                                                                                                                                                                                                                                   |
|     |          | 1     | In the master mode, setting STT to 1 causes the $\rm I^2C$ module to generate a START condition on the $\rm I^2C$ -bus.                                                                                                                                                                                                                                          |
| 12  | Reserved |       | This reserved bit location is always read as a 0. A value written to this bit has no effect.                                                                                                                                                                                                                                                                     |
| 11  | STP      |       | STOP condition bit (only applicable when the I <sup>2</sup> C module is a master). In the master mode, the RM, STT, and STP bits determine when the I <sup>2</sup> C module starts and stops data transmissions (see Table 6 on page 37). Note that the STT and STP bits can be used to terminate the repeat mode, and that this bit is not writable when IRS=0. |
|     |          | 0     | STP is automatically cleared after the STOP condition has been generated.                                                                                                                                                                                                                                                                                        |
|     |          | 1     | STP has been set by the DSP to generate a STOP condition when the internal data counter of the $I^2$ C module counts down to 0.                                                                                                                                                                                                                                  |

Table 5. I<sup>2</sup>C Mode Register (I2CMDR) Field Descriptions (Continued)

| Bit | Field | Value | Description                                                                                                                                                                                                        |
|-----|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 10  | MST   |       | Master mode bit. MST determines whether the I <sup>2</sup> C module is in the slave mode or the master mode. MST is automatically changed from 1 to 0 when the I <sup>2</sup> C master generates a STOP condition. |
|     |       | 0     | Slave mode. The $\ensuremath{^{12}\text{C}}$ module is a slave and receives the serial clock from the master.                                                                                                      |
|     |       | 1     | Master mode. The $\ensuremath{^{12}\text{C}}$ module is a master and generates the serial clock on the SCL pin.                                                                                                    |
| 9   | TRX   |       | Transmitter mode bit. When relevant, TRX selects whether the I <sup>2</sup> C module is in the transmitter mode or the receiver mode. Table 7 on page 37 summarizes when TRX is used and when it is a don't care.  |
|     |       | 0     | Receiver mode. The $\ensuremath{\text{I}^2\text{C}}$ module is a receiver and receives data on the SDA pin.                                                                                                        |
|     |       | 1     | Transmitter mode. The $\ensuremath{\text{I}^2\text{C}}$ module is a transmitter and transmits data on the SDA pin.                                                                                                 |
| 8   | XA    |       | Expanded address enable bit.                                                                                                                                                                                       |
|     |       | 0     | 7-bit addressing mode (normal address mode). The $I^2C$ module transmits 7-bit slave addresses (from bits 6–0 of I2CSAR), and its own slave address has 7 bits (bits 6–0 of I2COAR).                               |
|     |       | 1     | 10-bit addressing mode (expanded address mode). The $I^2C$ module transmits 10-bit slave addresses (from bits 9–0 of $I^2CSAR$ ), and its own slave address has 10 bits (bits 9–0 of $I^2COAR$ ).                  |
| 7   | RM    |       | Repeat mode bit (only applicable when the $I^2C$ module is a master-transmitter). The RM, STT, and STP bits determine when the $I^2C$ module starts and stops data transmissions (see Table 6 on page 37).         |
|     |       | 0     | Nonrepeat mode. The value in the data count register (I2CCNT) determines how many bytes are received/transmitted by the I <sup>2</sup> C module.                                                                   |
|     |       | 1     | Repeat mode. Bytes are continuously received/transmitted by the I <sup>2</sup> C module until the STP bit is manually set to 1, regardless of the value in I2CCNT.                                                 |

Table 5. I<sup>2</sup>C Mode Register (I2CMDR) Field Descriptions (Continued)

| Bit | Field | Value | Description                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|-------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6   | DLB   |       | Digital loopback mode bit. The effects of this bit are shown in Figure 15 (page 38).                                                                                                                                                                                                                                                                                                                                   |
|     |       | 0     | Digital loopback mode is disabled.                                                                                                                                                                                                                                                                                                                                                                                     |
|     |       | 1     | Digital loopback mode is enabled. For proper operation in this mode, the MST bit must be 1.                                                                                                                                                                                                                                                                                                                            |
|     |       |       | In the digital loopback mode, data transmitted out of I2CDXR is received in I2CDRR after n DSP cycles by an internal path, where:                                                                                                                                                                                                                                                                                      |
|     |       |       | n = (( $I^2C$ input clock frequency/module clock frequency) $\times$ 8)                                                                                                                                                                                                                                                                                                                                                |
|     |       |       | The transmit clock is also the receive clock. The address transmitted on the SDA pin is the address in I2COAR.                                                                                                                                                                                                                                                                                                         |
|     |       |       | <b>Note:</b> The free data format (FDF = 1) is not supported in the digital loopback mode.                                                                                                                                                                                                                                                                                                                             |
| 5   | IRS   |       | I <sup>2</sup> C module reset bit.                                                                                                                                                                                                                                                                                                                                                                                     |
|     |       | 0     | The I <sup>2</sup> C module is in reset/disabled. When this bit is cleared to 0, all status bits (in I2CSTR) are set to their default values.                                                                                                                                                                                                                                                                          |
|     |       | 1     | The I $^2$ C module is enabled. This has the effect of releasing the I $^2$ C bus if the I $^2$ C peripheral is holding it.                                                                                                                                                                                                                                                                                            |
| 4   | STB   |       | START byte mode bit. This bit is only applicable when the I <sup>2</sup> C module is a master. As described in version 2.1 of the Philips Semiconductors I <sup>2</sup> C-bus specification, the START byte can be used to help a slave that needs extra time to detect a START condition. When the I <sup>2</sup> C module is a slave, it ignores a START byte from a master, regardless of the value of the STB bit. |
|     |       | 0     | The I <sup>2</sup> C module is not in the START byte mode.                                                                                                                                                                                                                                                                                                                                                             |
|     |       | 1     | The I <sup>2</sup> C module is in the START byte mode. When you set the START condition bit (STT), the I <sup>2</sup> C module begins the transfer with more than just a START condition. Specifically, it generates:                                                                                                                                                                                                  |
|     |       |       | <ol> <li>A START condition</li> <li>A START byte (0000 0001b)</li> <li>A dummy acknowledge clock pulse</li> <li>A repeated START condition</li> </ol>                                                                                                                                                                                                                                                                  |
|     |       |       | Then, as normal, the $I^2C$ module sends the slave address that is in $I^2CSAR$ .                                                                                                                                                                                                                                                                                                                                      |

Table 5. I<sup>2</sup>C Mode Register (I2CMDR) Field Descriptions (Continued)

| Bit | Field | Value | Description                                                                                                                                                                                                                                                                                                                                |
|-----|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3   | FDF   |       | Free data format mode bit.                                                                                                                                                                                                                                                                                                                 |
|     |       | 0     | Free data format mode is disabled. Transfers use the 7-/10-bit addressing format selected by the XA bit.                                                                                                                                                                                                                                   |
|     |       | 1     | Free data format mode is enabled. Transfers have the free data (no address) format described in section 2.5 (page 21).                                                                                                                                                                                                                     |
|     |       |       | <b>Note:</b> The free data format is not supported in the digital loopback mode (DLB = $1$ ).                                                                                                                                                                                                                                              |
| 2-0 | BC    |       | Bit count bits. BC defines the number of bits (1 to 8) in the next data byte that is to be received or transmitted by the $I^2C$ module. The number of bits selected with BC must match the data size of the other device. Notice that when BC = 000b, a data byte has 8 bits. BC does not affect address bytes, which always have 8 bits. |
|     |       |       | <b>Note:</b> If the bit count is less than 8, receive data is right-justified in I2CDRR(7–0), and the other bits of I2CDRR(7–0) are undefined. Also, transmit data written to I2CDXR must be right-justified.                                                                                                                              |
|     |       | 000   | 8 bits per data byte                                                                                                                                                                                                                                                                                                                       |
|     |       | 001   | 1 bit per data byte                                                                                                                                                                                                                                                                                                                        |
|     |       | 010   | 2 bits per data byte                                                                                                                                                                                                                                                                                                                       |
|     |       | 011   | 3 bits per data byte                                                                                                                                                                                                                                                                                                                       |
|     |       | 100   | 4 bits per data byte                                                                                                                                                                                                                                                                                                                       |
|     |       | 101   | 5 bits per data byte                                                                                                                                                                                                                                                                                                                       |
|     |       | 110   | 6 bits per data byte                                                                                                                                                                                                                                                                                                                       |
|     |       | 111   | 7 bits per data byte                                                                                                                                                                                                                                                                                                                       |

Table 6. Master-Transmitter/Receiver Bus Activity Defined by the RM, STT, and STP Bits of I2CMDR

| RM | STT | STP | Bus Activity† | Description                                                                                                                           |
|----|-----|-----|---------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 0  | 0   | 0   | None          | No activity                                                                                                                           |
| 0  | 0   | 1   | Р             | STOP condition                                                                                                                        |
| 0  | 1   | 0   | S-A-D(n)D     | START condition, slave address, n data bytes (n = value in I2CCNT)                                                                    |
| 0  | 1   | 1   | S-A-D(n)D-P   | START condition, slave address, n data bytes, STOP condition (n = value in I2CCNT)                                                    |
| 1  | 0   | 0   | None          | No activity                                                                                                                           |
| 1  | 0   | 1   | Р             | STOP condition                                                                                                                        |
| 1  | 1   | 0   | S-A-D-D-D     | Repeat mode transfer:<br>START condition, slave address, continuous data<br>transfers until STOP condition or next START<br>condition |
| 1  | 1   | 1   | None          | Reserved bit combination (No activity)                                                                                                |

<sup>†</sup>S = START condition; A = Address; D = Data byte; P = STOP condition

Table 7. How the MST and FDF Bits of I2CMDR Affect the Role of the TRX Bit of I2CMDR

| MST | FDF | I <sup>2</sup> C Module State                   | Function of TRX                                                                                                                                                                              |
|-----|-----|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | 0   | In slave mode but not free data format mode     | TRX is a don't care. Depending on the command from the master, the I <sup>2</sup> C module responds as a receiver or a transmitter.                                                          |
| 0   | 1   | In slave mode and free data format mode         | The free data format mode requires that the I <sup>2</sup> C module remains the transmitter or the receiver throughout the transfer. TRX identifies the role of the I <sup>2</sup> C module: |
|     |     |                                                 | TRX = 0: The $I^2C$ module is a receiver.<br>TRX = 1: The $I^2C$ module is a transmitter.                                                                                                    |
| 1   | Χ   | In master mode; free data format mode on or off | TRX = 0: The $I^2C$ module is a receiver.<br>TRX = 1: The $I^2C$ module is a transmitter.                                                                                                    |
|     |     |                                                 |                                                                                                                                                                                              |



Figure 15. Pin Diagram Showing the Effects of the Digital Loopback Mode (DLB) Bit

# 5.2 I<sup>2</sup>C Interrupt Enable Register (I2CIER)

I2CIER is used by the CPU to individually enable or disable I<sup>2</sup>C interrupt requests. The bits of I2CIER are shown and described in Figure 16 and Table 8, respectively.

Figure 16. I<sup>2</sup>C Interrupt Enable Register (I2CIER)



**Legend:** R = Read; W = Write; -n = Value after reset

38 I<sup>2</sup>C Module SPRU721

Table 8. I<sup>2</sup>C Interrupt Enable Register (I2CIER) Field Descriptions

| Bit  | Field    | Value | Description                                                                                         |
|------|----------|-------|-----------------------------------------------------------------------------------------------------|
| 15–7 | Reserved | 0     | These reserved bit locations are always read as zeros. A value written to this field has no effect. |
| 6    | AAS      |       | Addressed as slave interrupt enable bit                                                             |
|      |          | 0     | Interrupt request disabled                                                                          |
|      |          | 1     | Interrupt request enabled                                                                           |
| 5    | SCD      |       | Stop condition detected interrupt enable bit                                                        |
|      |          | 0     | Interrupt request disabled                                                                          |
|      |          | 1     | Interrupt request enabled                                                                           |
| 4    | XRDY     |       | Transmit-data-ready interrupt enable bit                                                            |
|      |          | 0     | Interrupt request disabled                                                                          |
|      |          | 1     | Interrupt request enabled                                                                           |
| 3    | RRDY     |       | Receive-data-ready interrupt enable bit                                                             |
|      |          | 0     | Interrupt request disabled                                                                          |
|      |          | 1     | Interrupt request enabled                                                                           |
| 2    | ARDY     |       | Register-access-ready interrupt enable bit                                                          |
|      |          | 0     | Interrupt request disabled                                                                          |
|      |          | 1     | Interrupt request enabled                                                                           |
| 1    | NACK     |       | No-acknowledgement interrupt enable bit                                                             |
|      |          | 0     | Interrupt request disabled                                                                          |
|      |          | 1     | Interrupt request enabled                                                                           |
| 0    | AL       |       | Arbitration-lost interrupt enable bit                                                               |
|      |          | 0     | Interrupt request disabled                                                                          |
|      |          | 1     | Interrupt request enabled                                                                           |

# 5.3 I<sup>2</sup>C Status Register (I2CSTR)

The I<sup>2</sup>C status register (I2CSTR) is a 16-bit I/O-mapped register used to determine which interrupt has occurred and to read status information. The bits of I2CSTR are shown and described in Figure 17 and Table 9, respectively.

Figure 17. I<sup>2</sup>C Status Register (I2CSTR)

| 15       | 14      | 13      | 12      | 11      | 10      | 9       | 8       |
|----------|---------|---------|---------|---------|---------|---------|---------|
| Reserved | SDIR    | NACKSNT | BB      | RSFULL  | XSMT    | AAS     | AD0     |
| R-0      | R/W1C-0 | R/W1C-0 | R/W1C-0 | R-0     | R-1     | R-0     | R-0     |
| 7        | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
| Reserved |         | SCD     | XRDY    | RRDY    | ARDY    | NACK    | AL      |
| R-0      |         | R/W1C-0 | R-1     | R/W1C-0 | R/W1C-0 | R/W1C-0 | R/W1C-0 |

**Legend:** R = Read; W1C = Write 1 to clear (writing 0 has no effect); W1 = Write one to set; -n = Value after reset

Table 9. I<sup>2</sup>C Status Register (I2CSTR) Field Descriptions

| Bit | Field    | Description                                                                                                                                                                                                         |
|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15  | Reserved | This reserved bit location is always read as zeros. A value written to this bit has no effect.                                                                                                                      |
| 14  | SDIR     | Slave direction bit                                                                                                                                                                                                 |
|     |          | 0 I <sup>2</sup> C is not addressed as a slave transmitter.                                                                                                                                                         |
|     |          | SDIR is cleared by one of the following events:                                                                                                                                                                     |
|     |          | <ul> <li>It is manually cleared. To clear this bit, write a 1 to it.</li> <li>Digital loopback mode is enabled.</li> <li>A START or STOP condition occurs on the I<sup>2</sup>C bus.</li> </ul>                     |
|     |          | 1 I <sup>2</sup> C is addressed as a slave transmitter.                                                                                                                                                             |
| 13  | NACKSNT  | NACK sent bit. This bit is used when the I <sup>2</sup> C module is in the receiver mode. One instance in which NACKSNT is affected is when the NACK mode is used (see the description for NACKMOD in section 5.1). |
|     |          | 0 NACK not sent. NACKSNT bit is cleared by any one of the following events:                                                                                                                                         |
|     |          | <ul> <li>It is manually cleared. To clear this bit, write a 1 to it.</li> <li>The I<sup>2</sup>C module is reset (either when 0 is written to the IRS bit of I2CMDR or when the whole device is reset).</li> </ul>  |
|     |          | NACK sent: A no-acknowledge bit was sent during the acknowledge<br>cycle on the I <sup>2</sup> C-bus.                                                                                                               |

Table 9. I<sup>2</sup>C Status Register (I2CSTR) Field Descriptions (Continued)

| Bit | Field  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12  | BB     | Bus busy bit. BB indicates whether the $I^2C$ -bus is busy or is free for another data transfer. Note that setting this bit to 1 will clear it. See paragraph following table for more information.                                                                                                                                                                                                                                                            |
|     |        | 0 Bus free. BB is cleared by any one of the following events:                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |        | <ul> <li>The I<sup>2</sup>C module receives or transmits a STOP bit (bus free).</li> <li>BB is manually cleared. To clear this bit, write a 1 to it.</li> <li>The I<sup>2</sup>C module is reset.</li> </ul>                                                                                                                                                                                                                                                   |
|     |        | 1 Bus busy: The I <sup>2</sup> C module has received or transmitted a START bit on the bus.                                                                                                                                                                                                                                                                                                                                                                    |
| 11  | RSFULL | Receive shift register full bit. RSFULL indicates an overrun condition during reception. Overrun occurs when the data has been received in the shift register (I2CRSR) and copied into the data receive register (I2CDRR). As new bits arrive from the SDA pin, they overwrite the bits in I2CRSR. The new data will not be copied to ICDRR until the previous data is read.                                                                                   |
|     |        | No overrun detected. RSFULL is cleared by any one of the following events:                                                                                                                                                                                                                                                                                                                                                                                     |
|     |        | <ul> <li>☐ I2CDRR is read.</li> <li>☐ The I<sup>2</sup>C module is reset.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                           |
|     |        | 1 Overrun detected                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 10  | XSMT   | Transmit shift register empty bit. XSMT = 0 indicates that the transmitter has experienced underflow. Underflow occurs when the transmit shift register (I2CXSR) is empty but the data transmit register (I2CDXR) has not been loaded since the last I2CDXR-to-I2CXSR transfer. The next I2CDXR-to-I2CXSR transfer will not occur until new data is in I2CDXR. If new data is not transferred in time, the previous data may be re-transmitted on the SDA pin. |
|     |        | 0 Underflow detected (empty)                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |        | No underflow detected (not empty). XSMT is set by one of the following events:                                                                                                                                                                                                                                                                                                                                                                                 |
|     |        | <ul> <li>Data is written to I2CDXR.</li> <li>The I<sup>2</sup>C module is reset.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                    |

Table 9. I<sup>2</sup>C Status Register (I2CSTR) Field Descriptions (Continued)

| Bit | Field    | Description                                                                                                                                                                                                                                                                                                           |  |  |
|-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 9   | AAS      | Addressed-as-slave bit                                                                                                                                                                                                                                                                                                |  |  |
|     |          | In the 7-bit addressing mode, the AAS bit is cleared when receiving a NACK, a STOP condition, or a repeated START condition. In the 10-bit addressing mode, the AAS bit is cleared when receiving a NACK, a STOP condition, or by a slave address different from the I <sup>2</sup> C peripheral's own slave address. |  |  |
|     |          | The I <sup>2</sup> C module has recognized its own slave address or an address of all zeros (general call). The AAS bit is also set if the first byte has been received in the free data format (FDF = 1 in I2CMDR).                                                                                                  |  |  |
| 8   | AD0      | Address 0 bit                                                                                                                                                                                                                                                                                                         |  |  |
|     |          | 0 AD0 has been cleared by a START or STOP condition.                                                                                                                                                                                                                                                                  |  |  |
|     |          | 1 An address of all zeros (general call) is detected.                                                                                                                                                                                                                                                                 |  |  |
| 7–6 | Reserved | These reserved bit locations are always read as zeros. A value written to this field has no effect.                                                                                                                                                                                                                   |  |  |
| 5   | SCD      | Stop condition detected bit. SCD is set when the $\rm I^2C$ sends or receives a STOP condition.                                                                                                                                                                                                                       |  |  |
|     |          | STOP condition not detected since SCD was last cleared. SCD is cleared by any one of the following events:                                                                                                                                                                                                            |  |  |
|     |          | <ul> <li>I2CISRC is read when it contains the value 110b (stop condition<br/>detected).</li> </ul>                                                                                                                                                                                                                    |  |  |
|     |          | ☐ SCD is manually cleared. To clear this bit, write a 1 to it.                                                                                                                                                                                                                                                        |  |  |
|     |          | ☐ The I <sup>2</sup> C module is reset.                                                                                                                                                                                                                                                                               |  |  |
|     |          | 1 A STOP condition has been detected on the I <sup>2</sup> C bus.                                                                                                                                                                                                                                                     |  |  |
| 4   | XRDY     | Transmit-data-ready interrupt flag bit. XRDY indicates that the data transmit register (I2CDXR) is ready to accept new data because the previous data has been copied from I2CDXR to the transmit shift register (I2CXSR). The CPU can poll XRDY or use the XRDY interrupt request (see section 3.1, page 27).        |  |  |
|     |          | 0 I2CDXR not ready. XRDY is cleared when data is written to I2CDXR.                                                                                                                                                                                                                                                   |  |  |
|     |          | 1 I2CDXR ready: Data has been copied from I2CDXR to I2CXSR.                                                                                                                                                                                                                                                           |  |  |
|     |          | XRDY is also forced to 1 when the I <sup>2</sup> C module is reset.                                                                                                                                                                                                                                                   |  |  |

Table 9. I<sup>2</sup>C Status Register (I2CSTR) Field Descriptions (Continued)

| Bit | Field | Description                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 3   | RRDY  | Receive-data-ready interrupt flag bit. RRDY indicates that the data receive register (I2CDRR) is ready to be read because data has been copied from the receive shift register (I2CRSR) to I2CDRR. The CPU can poll RRDY or use the RRDY interrupt request (see section 3.1, page 27).                                                                                        |  |  |
|     |       | 0 I2CDRR not ready. RRDY is cleared by any one of the following events:                                                                                                                                                                                                                                                                                                       |  |  |
|     |       | <ul> <li>I2CDRR is read.</li> <li>RRDY is manually cleared. To clear this bit, write a 1 to it.</li> <li>The I<sup>2</sup>C module is reset.</li> </ul>                                                                                                                                                                                                                       |  |  |
|     |       | 1 I2CDRR ready: Data has been copied from I2CRSR to I2CDRR.                                                                                                                                                                                                                                                                                                                   |  |  |
| 2   | ARDY  | Register-access-ready interrupt flag bit (only applicable when the I <sup>2</sup> C module is in the master mode). ARDY indicates that the I <sup>2</sup> C module registers are ready to be accessed because the previously programmed address, data, and command values have been used. The CPU can poll ARDY or use the ARDY interrupt request (see section 3.1, page 27). |  |  |
|     |       | The registers are not ready to be accessed. ARDY is cleared by any one of the following events:                                                                                                                                                                                                                                                                               |  |  |
|     |       | <ul> <li>The I<sup>2</sup>C module starts using the current register contents.</li> <li>ARDY is manually cleared. To clear this bit, write a 1 to it.</li> <li>The I<sup>2</sup>C module is reset.</li> </ul>                                                                                                                                                                 |  |  |
|     |       | 1 The registers are ready to be accessed.                                                                                                                                                                                                                                                                                                                                     |  |  |
|     |       | In the nonrepeat mode (RM = 0 in I2CMDR): If STP = 0 in I2CMDR, the ARDY bit is set when the internal data counter counts down to 0. If STP = 1, ARDY is not affected (instead, the $I^2$ C module generates a STOP condition when the counter reaches 0).                                                                                                                    |  |  |
|     |       | In the repeat mode (RM = 1): ARDY is set at the end of each byte transmitted from $I2CDXR$ .                                                                                                                                                                                                                                                                                  |  |  |

Table 9. I<sup>2</sup>C Status Register (I2CSTR) Field Descriptions (Continued)

| Bit | Field | Description                                                                                                                                                                                                                                                                                                                                             |
|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | NACK  | No-acknowledgement interrupt flag bit. NACK applies when the I <sup>2</sup> C module is a transmitter (master or slave). NACK indicates whether the I <sup>2</sup> C module has detected an acknowledge bit (ACK) or a no-acknowledge bit (NACK) from the receiver. The CPU can poll NACK or use the NACK interrupt request (see section 3.1, page 27). |
|     |       | O ACK received/NACK not received. This bit is cleared by any one of the following events:                                                                                                                                                                                                                                                               |
|     |       | An acknowledge bit (ACK) has been sent by the receiver.                                                                                                                                                                                                                                                                                                 |
|     |       | ☐ NACK is manually cleared. To clear this bit, write a 1 to it.                                                                                                                                                                                                                                                                                         |
|     |       | The CPU reads the interrupt source register (I2CISRC) when the<br>register contains the code for a NACK interrupt.                                                                                                                                                                                                                                      |
|     |       | ☐ The I <sup>2</sup> C module is reset.                                                                                                                                                                                                                                                                                                                 |
|     |       | NACK bit received. The hardware detects that a no-acknowledge<br>(NACK) bit has been received.                                                                                                                                                                                                                                                          |
|     |       | <b>Note:</b> While the I <sup>2</sup> C module performs a general call transfer, NACK is 1, even if one or more slaves send acknowledgement.                                                                                                                                                                                                            |
| 0   | AL    | Arbitration-lost interrupt flag bit (only applicable when the I <sup>2</sup> C module is a master-transmitter). AL primarily indicates when the I <sup>2</sup> C module has lost an arbitration contest with another master-transmitter. The CPU can poll AL or use the AL interrupt request (see section 3.1, page 27).                                |
|     |       | O Arbitration not lost. AL is cleared by any one of the following events:                                                                                                                                                                                                                                                                               |
|     |       | AL is manually cleared. To clear this bit, write a 1 to it.                                                                                                                                                                                                                                                                                             |
|     |       | The CPU reads the interrupt source register (I2CISRC) when the<br>register contains the code for an AL interrupt.                                                                                                                                                                                                                                       |
|     |       | ☐ The I <sup>2</sup> C module is reset.                                                                                                                                                                                                                                                                                                                 |
|     |       | 1 Arbitration lost. AL is set by any one of the following events:                                                                                                                                                                                                                                                                                       |
|     |       | ☐ The I <sup>2</sup> C module senses that it has lost an arbitration with two or more competing transmitters that started a transmission almost simultaneously.                                                                                                                                                                                         |
|     |       | ☐ The I <sup>2</sup> C module attempts to start a transfer while the BB (bus busy) bit is set to 1.                                                                                                                                                                                                                                                     |
|     |       | When AL becomes 1, the MST and STP bits of I2CMDR are cleared, and the I <sup>2</sup> C module becomes a slave-receiver.                                                                                                                                                                                                                                |

The I $^2$ C peripheral cannot detect a START or STOP condition when it is in reset, i.e. the IRS bit is set to 0. Therefore, the BB bit will remain in the state it was at when the peripheral was placed in reset. The BB bit will stay in that state until the I $^2$ C peripheral is taken out of reset, i.e. the IRS bit is set to 1, and a START or STOP condition is detected on the I $^2$ C bus.

Follow these steps before initiating the first data transfer with I<sup>2</sup>C:

- 1) After taking the I<sup>2</sup>C peripheral out of reset by setting the IRS bit to 1, wait a certain period to detect the actual bus status before starting the first data transfer. Set this period larger than the total time taken for the longest data transfer in the application. By waiting for a period of time after I<sup>2</sup>C comes out of reset, users can ensure that at least one START or STOP condition will have occurred on the I<sup>2</sup>C bus, and been captured by the BB bit. After this period, the BB bit will correctly reflect the state of the I<sup>2</sup>C bus.
- 2) Check the BB bit and verify that BB=0 (bus not busy) before proceeding.
- 3) Begin data transfers.

Not resetting the I<sup>2</sup>C peripheral in between transfers ensures that the BB bit reflects the actual bus status. If users must reset the I<sup>2</sup>C peripheral in between transfers, repeat steps 1 through 3 every time the I<sup>2</sup>C peripheral is taken out of reset.

# 5.4 I<sup>2</sup>C Interrupt Source Register (I2CISRC)

The I<sup>2</sup>C interrupt source register (I2CISRC) is a 16-bit I/O-mapped register used by the CPU to determine which event generated the I<sup>2</sup>C interrupt. For more information about these events, see the descriptions of the I<sup>2</sup>C interrupt requests in Table 3 (page 28).

Figure 18. I<sup>2</sup>C Interrupt Source Register (I2CISRC)

| 15 |          | 3 | 2    | 0    |
|----|----------|---|------|------|
|    | Reserved |   | INTO | CODE |
|    | R-0      |   | R    | 2-0  |

Table 10. I<sup>2</sup>C Interrupt Source Register (I2CISRC) Field Descriptions

| Bit  | Field    | Description                                                                                                 | Description                                                                                         |  |  |  |  |
|------|----------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|
| 15–3 | Reserved | These res                                                                                                   | These reserved bit locations are always read as zeros. A value written to this field has no effect. |  |  |  |  |
| 2–0  | INTCODE  | Interrupt code bits. The binary code in INTCODE indicates the event that generated an $\rm I^2C$ interrupt. |                                                                                                     |  |  |  |  |
|      |          | 000                                                                                                         | None                                                                                                |  |  |  |  |
|      |          | 001                                                                                                         | Arbitration lost                                                                                    |  |  |  |  |
|      |          | 010                                                                                                         | No-acknowledgement condition detected                                                               |  |  |  |  |
|      |          | 011                                                                                                         | Registers ready to be accessed                                                                      |  |  |  |  |
|      |          | 100                                                                                                         | Receive data ready                                                                                  |  |  |  |  |
|      |          | 101                                                                                                         | Transmit data ready                                                                                 |  |  |  |  |
|      |          | 110                                                                                                         | Stop condition detected                                                                             |  |  |  |  |
|      |          | 111                                                                                                         | Addressed as slave                                                                                  |  |  |  |  |

## 5.5 I<sup>2</sup>C Prescaler Register (I2CPSC)

The I<sup>2</sup>C prescaler register (I2CPSC) is a 16-bit register used for dividing down the I<sup>2</sup>C input clock to obtain the desired module clock for the operation of the I<sup>2</sup>C module. See the device-specific data manual for the supported range of values for the module clock frequency. For more details about the module clock, see section 1.4 (page 16).

IPSC must be initialized while the  $I^2C$  module is in reset (IRS = 0 in I2CMDR). The prescaled frequency takes effect only when IRS is changed to 1. Changing the IPSC value while IRS = 1 has no effect.

Figure 19. I<sup>2</sup>C Prescaler Register (I2CPSC)



**Legend:** R = Read; W = Write; -n = Value after reset

Table 11. I<sup>2</sup>C Prescaler Register (I2CPSC) Field Descriptions

| Bit  | Field    | Description                                                                                         |                                                                                                                                                                        |  |
|------|----------|-----------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 15–8 | Reserved | These reserved bit locations are always read as zeros. A value written to this field has no effect. |                                                                                                                                                                        |  |
| 7–0  | IPSC     | I <sup>2</sup> C prescaler divide-down value.                                                       |                                                                                                                                                                        |  |
|      |          | 00h-FFh                                                                                             | IPSC determines how much the CPU clock is divided to create the module clock of the $I^2C$ module:<br>module clock frequency = $I^2C$ input clock frequency/(IPSC + 1) |  |
|      |          |                                                                                                     | Note: IPSC must be initialized while the $I^2C$ module is in reset (IRS = 0 in I2CMDR).                                                                                |  |

#### Note:

To meet all of the I<sup>2</sup>C protocol timing specifications, the module clock *must* be configured between 7–12 MHz.

### 5.6 I<sup>2</sup>C Clock Divider Registers (I2CCLKL and I2CCLKH)

As explained in section 1.4, when the I<sup>2</sup>C module is a master, the module clock is divided down for use as the master clock on the SCL pin. As shown in Figure 20, the shape of the master clock depends on two divide-down values:

- ☐ ICCL in I2CCLKL (summarized by Figure 21 and Table 12). For each master clock cycle, ICCL determines the amount of time the signal is low.
- ☐ ICCH in I2CCLKH (summarized by Figure 22 and Table 13). For each master clock cycle, ICCH determines the amount of time the signal is high.

Figure 20. The Roles of the Clock Divide-Down Values (ICCL and ICCH)



<sup>&</sup>lt;sup>†</sup> As described in section 5.6.1, Tmod is the module clock period, and d is 5, 6, or 7.

Figure 21. I<sup>2</sup>C Clock Low-Time Divider Register (I2CCLKL)

15 0 ICCL R/W-0

Table 12. I<sup>2</sup>C Clock Low-Time Divider Register (I2CCLKL) Field Description

| Bit  | Field | Value       | Description                                                                                                                                                                                                   |
|------|-------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15–0 | ICCL  | 0000h-FFFFh | Clock low-time divide-down value of 1–65536. To produce the low-time duration of the master clock, the period of the module clock is multiplied by (ICCL + d). d is 5, 6, or 7 as described in section 5.6.1. |
|      |       |             | Note: These bits must be set to a non-zero value for proper I <sup>2</sup> C clock operation.                                                                                                                 |

Figure 22. I<sup>2</sup>C Clock High-Time Divider Register (I2CCLKH)

15 ICCH

R/W-0

**Legend:** R = Read; W = Write; -n = Value after reset

Table 13. I<sup>2</sup>C Clock High-Time Divider Register (I2CCLKH) Field Description

| Bit  | Field | Value       | Description                                                                                                                                                                                                     |
|------|-------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | ICCH  | 0000h-FFFFh | Clock high-time divide-down value of 1–65536. To produce the high-time duration of the master clock, the period of the module clock is multiplied by (ICCH + d). d is 5, 6, or 7 as described in section 5.6.1. |
|      |       |             | Note: These bits must be set to a non-zero value for proper $\ensuremath{\text{I}}^2\ensuremath{\text{C}}$ clock operation.                                                                                     |

#### 5.6.1 Formula for the Master Clock Period

The period of the master clock  $(T_{mst})$  is a multiple of the period of the module clock  $(T_{mod})$ :

$$T_{mst} = T_{mod} \times [(ICCL + d) + (ICCH + d)]$$

$$T_{mst} = \frac{\text{(IPSC} + 1) [(ICCL + d) + (ICCH + d)]}{I2C \text{ input clock frequency}}$$

where d depends on the divide-down value IPSC, as shown in Table 14. IPSC is described in section 5.5.

Table 14. Dependency of Delay d on the Divide-Down Value IPSC

| IPSC           | d |
|----------------|---|
| 0              | 7 |
| 1              | 6 |
| Greater than 1 | 5 |

### 5.7 I<sup>2</sup>C Slave Address Register (I2CSAR)

The I<sup>2</sup>C slave address register (I2CSAR) is a register for storing the next slave address that will be transmitted by the I<sup>2</sup>C module when it is a master. It is a 16-bit I/O-mapped register with the format shown in Figure 23. As described in Table 15, the SAR field of I2CSAR contains a 7-bit or 10-bit slave address. When the I<sup>2</sup>C module is not using the free data format (FDF = 0 in I2CMDR), it uses this address to initiate data transfers with a slave or slaves. When the address is nonzero, the address is for a particular slave. When the address is 0, the address is a general call to all slaves. If the 7-bit addressing mode is selected (XA = 0 in I2CMDR), only bits 6–0 of I2CSAR are used; write 0s to bits 9–7.

Figure 23. I<sup>2</sup>C Slave Address Register (I2CSAR)



Table 15. I<sup>2</sup>C Slave Address Register (I2CSAR) Field Descriptions

| Bit   | Field    | Description                                   | Description                                                                                                                                          |  |  |  |  |
|-------|----------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 15–10 | Reserved |                                               | These reserved bit locations are always read as zeros. A value written to this field has no effect.                                                  |  |  |  |  |
| 9-0   | SAR      | In 7-bit addressing mode (XA = 0 in I2CMDR):  |                                                                                                                                                      |  |  |  |  |
|       |          | 00h-7Fh                                       | Bits 6–0 provide the 7-bit slave address that the I <sup>2</sup> C module transmits when it is in the master-transmitter mode. Write 0s to bits 9–7. |  |  |  |  |
|       |          | In 10-bit addressing mode (XA = 1 in I2CMDR): |                                                                                                                                                      |  |  |  |  |
|       |          | 000h-3FFh                                     | Bits 9–0 provide the 10-bit slave address that the I <sup>2</sup> C module transmits when it is in the master-transmitter mode.                      |  |  |  |  |

## 5.8 I<sup>2</sup>C Own Address Register (I2COAR)

The I<sup>2</sup>C own address register (I2COAR) is a 16-bit register mapped to the I/O space of the DSP. Figure 24 shows the format of I2COAR, and Table 16 describes its bit fields. The I<sup>2</sup>C module uses this register to specify its own slave address, which distinguishes it from other slaves connected to the I<sup>2</sup>C-bus. If the 7-bit addressing mode is selected (XA = 0 in I2CMDR), only bits 6–0 are used; write 0s to bits 9–7.

Figure 24. I<sup>2</sup>C Own Address Register (I2COAR)



Table 16. I<sup>2</sup>C Own Address Register (I2COAR) Field Descriptions

| Bit   | Field    | Description                                   | Description                                                                                         |  |  |  |  |  |
|-------|----------|-----------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|
| 15–10 | Reserved |                                               | These reserved bit locations are always read as zeros. A value written to this field has no effect. |  |  |  |  |  |
| 9–0   | OAR      | In 7-bit addre                                | In 7-bit addressing mode (XA = 0 in I2CMDR):                                                        |  |  |  |  |  |
|       |          | 00h-7Fh                                       | Bits 6–0 provide the 7-bit slave address of the $I^2C$ module. Write 0s to bits 9–7.                |  |  |  |  |  |
|       |          | In 10-bit addressing mode (XA = 1 in I2CMDR): |                                                                                                     |  |  |  |  |  |
|       |          | 000h-3FFh                                     | Bits 9–0 provide the 10-bit slave address of the I <sup>2</sup> C module.                           |  |  |  |  |  |

### 5.9 I<sup>2</sup>C Data Count Register (I2CCNT)

I2CCNT is a 16-bit register used to indicate how many data bytes to transfer when the  $I^2C$  module is configured as a transmitter, or to receive when configured as a master receiver. In the repeat mode (RM = 1), I2CCNT is not used. The bits of I2CCNT are shown and described in Figure 25 and Table 17, respectively.

The value written to I2CCNT is copied to an internal data counter. The internal data counter is decremented by 1 for each byte transferred (I2CCNT remains unchanged). If a STOP condition is requested in the master mode (STP = 1 in I2CMDR), the  $I^2$ C module terminates the transfer with a STOP condition when the countdown is complete (that is, when the last byte has been transferred).

Figure 25. I<sup>2</sup>C Data Count Register (I2CCNT)

15 0 ICDC R/W-0

Table 17. I<sup>2</sup>C Data Count Register (I2CCNT) Field Description

| Bit  | Field | Description |                                                                                                                         |
|------|-------|-------------|-------------------------------------------------------------------------------------------------------------------------|
| 15–0 | ICDC  |             | CDC indicates the number of data bytes to transfer or receive. The value it care when the RM bit in I2CMDR is set to 1. |
|      |       | 0000h       | The start value loaded to the internal data counter is 65536.                                                           |
|      |       | 0001h-FFFFh | The start value loaded to internal data counter is 1–65535.                                                             |

### 5.10 I<sup>2</sup>C Data Receive Register (I2CDRR)

I2CDRR (see Figure 26 and Table 18) is a 16-bit register used by the CPU to read received data. The I<sup>2</sup>C module can receive a data byte with 1 to 8 bits. The number of bits is selected with the bit count (BC) bits in I2CMDR. One bit at a time is shifted in from the the SDA pin to the receive shift register (I2CRSR). When a complete data byte has been received, the I<sup>2</sup>C module copies the data byte from I2CRSR to I2CDRR.

If a data byte with fewer than 8 bits is in I2CDRR, the data value is right-justified, and the other bits of I2CDRR(7–0) are undefined. For example, if BC = 011 (3-bit data size), the receive data is in I2CDRR(2–0), and the content of I2CDRR(7–3) is undefined.

The CPU cannot access I2CRSR.

In the receive FIFO mode, this register acts as the receive FIFO buffer.

Figure 26. I<sup>2</sup>C Data Receive Register (I2CDRR)



**Legend:** R = Read; -n = Value after reset

Table 18. I<sup>2</sup>C Data Receive Register (I2CDRR) Field Description

| _ | Bit  | Field    | Description            |                                                                               |
|---|------|----------|------------------------|-------------------------------------------------------------------------------|
|   | 15–8 | Reserved | These reser no effect. | ved bit locations are always read as zeros. A value written to this field has |
|   | 7–0  | DATA     | 00h-FFh                | Receive data                                                                  |

### 5.11 I<sup>2</sup>C Data Transmit Register (I2CDXR)

The CPU writes transmit data to I2CDXR (see Figure 27 and Table 19). This 16-bit register accepts a data byte with 1 to 8 bits. Before writing to I2CDXR, specify how many bits are in a data byte by loading the appropriate value into the bit count (BC) bits of I2CMDR. When writing a data byte with fewer than 8 bits, make sure the value is right-aligned in I2CDXR.

After a data byte is written to I2CDXR, the I<sup>2</sup>C module copies the data byte to the transmit shift register (I2CXSR). From I2CXSR, the I<sup>2</sup>C module shifts the data byte out on the SDA pin, one bit at a time.

The CPU cannot access I2CXSR.

In the transmit FIFO mode, this register acts as the transmit FIFO buffer.

Figure 27. I<sup>2</sup>C Data Transmit Register (I2CDXR)



Table 19. I<sup>2</sup>C Data Transmit Register (I2CDXR) Field Descriptions

| Bit  | Field    | Description              |                                                                              |
|------|----------|--------------------------|------------------------------------------------------------------------------|
| 15–8 | Reserved | These reserve no effect. | ed bit locations are always read as zeros. A value written to this field has |
| 7–0  | DATA     | 00h-FFh                  | Transmit data                                                                |

# 5.12 I<sup>2</sup>C Transmit FIFO Register (I2CFFTX)

The I<sup>2</sup>C transmit FIFO register (I2CFFTX) is a 16-bit register that contains the I<sup>2</sup>C FIFO mode enable bit as well as the control and status bits for the transmit FIFO mode of operation on the I<sup>2</sup>C peripheral. The bit fields are shown in Figure 28 and described in Table 20.

Figure 28. I<sup>2</sup>C Transmit FIFO Register (I2CFFTX)

|   | 15       | 14         | 13       | 12      | 11      | 10      | 9       | 8       |
|---|----------|------------|----------|---------|---------|---------|---------|---------|
|   | Reserved | I2CFFEN    | TXFFRST  | TXFFST4 | TXFFST3 | TXFFST2 | TXFFST1 | TXFFST0 |
|   | R-0      | R/W-0      | R/W-0    | R-0     | R-0     | R-0     | R-0     | R-0     |
|   |          |            |          |         |         |         |         |         |
|   | 7        |            | 5        | 4       | 3       | 2       | 1       | 0       |
|   | TXFFINT  | TXFFINTCLR | TXFFIENA | TXFFIL4 | TXFFIL3 | TXFFIL2 | TXFFIL1 | TXFFIL0 |
| Ī | R-0      | R/W1C-0    | R/W-0    | R/W-0   | R/W-0   | R/W-0   | R/W-0   | R/W-0   |

**Legend:** R = Read; W = Write; W1C = Write one to clear; -n = Value after reset

Table 20. I<sup>2</sup>C Transmit FIFO Register (I2CFFTX) Field Descriptions

| Bit  | Field     | Description                               |                                                                                                                             |  |  |  |  |
|------|-----------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 15   | Reserved  | Reserve                                   | Reserved. Reads will return a 0, writes have no effect                                                                      |  |  |  |  |
| 14   | I2CFFEN   |                                           | $\rm I^2C$ FIFO mode enable bit. This bit must be enabled for either the transmit or the receive FIFO to operate correctly. |  |  |  |  |
|      |           | 0                                         | Disable the I <sup>2</sup> C FIFO mode.                                                                                     |  |  |  |  |
|      |           | 1                                         | Enable the I <sup>2</sup> C FIFO mode.                                                                                      |  |  |  |  |
| 13   | TXFFRST   | I <sup>2</sup> C transmit FIFO reset bit. |                                                                                                                             |  |  |  |  |
|      |           | 0                                         | Reset the transmit FIFO pointer to 0000 and hold the transmit FIFO in the reset state.                                      |  |  |  |  |
|      |           | 1                                         | Enable the transmit FIFO operation.                                                                                         |  |  |  |  |
| 12–8 | TXFFST4-0 | Contain                                   | s the status of the transmit FIFO:                                                                                          |  |  |  |  |
|      |           | 10000                                     | Transmit FIFO contains 16 bytes.                                                                                            |  |  |  |  |
|      |           | 0xxxx                                     | Transmit FIFO contains xxxx bytes.                                                                                          |  |  |  |  |
|      |           | 00000                                     | Transmit FIFO is empty.                                                                                                     |  |  |  |  |

Table 20. I<sup>2</sup>C Transmit FIFO Register (I2CFFTX) Field Descriptions (Continued)

| Bit | Field      | Description                                                                                                                                                                                                                                                                 |  |  |  |  |
|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 7   | TXFFINT    | Transmit FIFO interrupt flag. This bet cleared by a CPU write of a 1 to the TXFFINTCLR bit. If the TXFFIENA bit is set, this bit will generate an interrupt when it is set.                                                                                                 |  |  |  |  |
|     |            | 0 Transmit FIFO interrupt condition has not occurred.                                                                                                                                                                                                                       |  |  |  |  |
|     |            | 1 Transmit FIFO interrupt condition has occurred.                                                                                                                                                                                                                           |  |  |  |  |
| 6   | TXFFINTCLR | Transmit FIFO interrupt flag clear bit. Writing a 1 to this bit clears the TXFFINT flag. Writes of zeros have no effect. Reads return a 0.                                                                                                                                  |  |  |  |  |
| 5   | TXFFIENA   | Transmit FIFO interrupt enable bit.                                                                                                                                                                                                                                         |  |  |  |  |
|     |            | O Disabled. TXFFINT flag does not generate an interrupt when set.                                                                                                                                                                                                           |  |  |  |  |
|     |            | 1 Enabled. TXFFINT flag does generate an interrupt when set.                                                                                                                                                                                                                |  |  |  |  |
| 4–0 | TXFFIL4-0  | Transmit FIFO interrupt level. These bits set the status level that will set the transmit interrupt flag. When the TXFFST4–0 bits reach a value equal to or less than these bits, the TXFFINT flag will be set. This will generate an interrupt if the TXFFIENA bit is set. |  |  |  |  |

# 5.13 I<sup>2</sup>C Receive FIFO Register (I2CFFRX)

The I<sup>2</sup>C receive FIFO register (I2CFFRX) is a 16-bit register that contains the control and status bits for the receive FIFO mode of operation on the I<sup>2</sup>C peripheral. The bit fields are shown in Figure 29 and described in Table 21.

Figure 29. I<sup>2</sup>C Receive FIFO Register (I2CFFRX)

| 15      | 14         | 13       | 12      | 11      | 10      | 9       | 8       |
|---------|------------|----------|---------|---------|---------|---------|---------|
| Rese    | Reserved   |          | RXFFST4 | RXFFST3 | RXFFST2 | RXFFST1 | RXFFST0 |
| R-0     |            | R/W-0    | R-0     | R-0     | R-0     | R-0     | R-0     |
| 7       |            | 5        | 4       | 3       | 2       | 1       | 0       |
| RXFFINT | RXFFINTCLR | RXFFIENA | RXFFIL4 | RXFFIL3 | RXFFIL2 | RXFFIL1 | RXFFIL0 |
| R-0     | R/W1C-0    | R/W-0    | R/W-0   | R/W-0   | R/W-0   | R/W-0   | R/W-0   |

**Legend:** R = Read; W = Write; W1C = Write 1 to clear; -n = Value after reset

56 I<sup>2</sup>C Module SPRU721

Table 21. I<sup>2</sup>C Receive FIFO Register (I2CFFRX) Field Descriptions

| Bit   | Field      | Description                                                                                                                                                                                                                                                             |
|-------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15–14 | Reserved   | Reserved. Reads will return a 0, writes have no effect                                                                                                                                                                                                                  |
| 13    | RXFFRST    | I <sup>2</sup> C receive FIFO reset bit.                                                                                                                                                                                                                                |
|       |            | 0 Reset the receive FIFO pointer to 0000 and hold the receive FIFO in the reset state.                                                                                                                                                                                  |
|       |            | 1 Enable the receive FIFO operation.                                                                                                                                                                                                                                    |
| 12–8  | RXFFST4-0  | Contains the status of the receive FIFO:                                                                                                                                                                                                                                |
|       |            | 10000 Receive FIFO contains 16 bytes.                                                                                                                                                                                                                                   |
|       |            | 0xxxx Receive FIFO contains xxxx bytes.                                                                                                                                                                                                                                 |
|       |            | 00000 Receive FIFO is empty.                                                                                                                                                                                                                                            |
| 7     | RXFFINT    | Receive FIFO interrupt flag. This bet cleared by a CPU write of a 1 to the RXFFINTCLR bit. If the RXFFIENA bit is set, this bit will generate an interrupt when it is set.                                                                                              |
|       |            | 0 Receive FIFO interrupt condition has not occurred.                                                                                                                                                                                                                    |
|       |            | 1 Receive FIFO interrupt condition has occurred.                                                                                                                                                                                                                        |
| 6     | RXFFINTCLR | Receive FIFO interrupt flag clear bit. Writes of zeros have no effect. Reads return a zero. Writing a 1 to this bit clears the RXFFINT flag.                                                                                                                            |
| 5     | RXFFIENA   | Receive FIFO interrupt enable bit.                                                                                                                                                                                                                                      |
|       |            | O Disabled. RXFFINT flag does not generate an interrupt when set.                                                                                                                                                                                                       |
|       |            | 1 Enabled. RXFFINT flag does generate an interrupt when set.                                                                                                                                                                                                            |
| 4-0   | RXFFIL4-0  | Receive FIFO interrupt level. These bits set the status level that will set the receive interrupt flag. When the RXFFST4–0 bits reach a value equal to or greater than these bits, the RXFFINT flag is set. This will generate an interrupt if the RXFFIENA bit is set. |

This page is intentionally left blank.

# Index

10-bit addressing format 227-bit addressing format 22



AAS bit of I2CSTR 40, 56
AD0 bit of I2CSTR 40
address 0 bit (AD0) 40
addressed as slave interrupt enable bit of
I2CSTR 40
addressed-as-slave bit (AAS) 40
addressing formats (serial data formats) 21
AL bit of I2CIER 38
AL bit of I2CSTR 40
arbitration among master devices 25
arbitration-lost interrupt enable bit (AL) 38
arbitration-lost interrupt flag bit (AL) 40
ARDY bit of I2CIER 38
ARDY bit of I2CSTR 40



bit count (BC) bits of I2CMDR 32 bus busy (BB) bit of I2CSTR 40



clock generation 16
clock high-time divider register (I2CCLKH) 48
clock low-time divider register (I2CCLKL) 48
clock synchronization 26
count register (I2CCNT) 52



DATA bits of I2CDRR 53

DATA bits of I2CDXR 54

data count register (I2CCNT) 52

data formats 21

data receive register (I2CDRR) 53

data transmit register (I2CDXR) 54

data validity 18

digital loopback mode bit (DLB) bit 32

digital loopback shown in pin diagram 38

disabling the I2C module 30

DLB bit of I2CMDR 32



emulation mode bit (FREE) 32 expanded address enable bit (XA) 32



FDF bit of I2CMDR 32
features 12
features not supported 13
FIFO mode enable bit of I2CFFTX 55
formula for master clock period 49
FREE bit of I2CMDR 32
free data format 23
free data format mode bit (FDF) 32
functional overview 13



MST bit of I2CMDR 32 multiple I2C modules connected (figure) 12



NACK bit generation 24

NACK bit of I2CIER 38

NACK bit of I2CSTR 40

NACK mode (NACKMOD) bit of I2CMDR 32

NACK sent (NACKSNT) bit of I2CSTR 40

no-acknowledgement interrupt enable bit
(NACK) 38

no-acknowledgement interrupt flag bit (NACK) 40

nonrepeat mode selectable with RM bit 32



OAR bits of I2COAR 51
operating modes 18
operational details 18
output and input voltage levels 18
own address register (I2COAR) 51



pin diagram 38 prescaler register (I2CPSC) 47



receive data bits (DATA) 53
receive FIFO interrupt enable bit 56
receive FIFO interrupt flag bit 56
receive FIFO interrupt flag clear bit 56
receive FIFO interrupt flag clear bit 56
receive FIFO reset bit of I2CFFRX 56
receive FIFO status bit 56
receive shift register (I2CRSR) 53
receive shift register full bit (RSFULL) 40
receive—data—ready interrupt enable bit (RRDY) 38
receive—data—ready interrupt flag bit (RRDY) 40
receive mode selectable with TRX bit 32
register—access—ready interrupt enable bit
(ARDY) 38
register—access—ready interrupt flag bit (ARDY) 40

module clock 16

registers 31
repeat mode bit (RM) 32
repeated START condition 23
resetting/disabling the I2C module 30
RM bit of I2CMDR 32
RRDY bit of I2CIER 38
RRDY bit of I2CSTR 40
RSFULL bit of I2CSTR 40

# S

SAR bits of I2CSAR 50
serial data formats 21
slave address register (I2CSAR) 50
slave direction bit of I2CSTR 40
slave-receiver mode 19
slave-transmitter mode 19
START and STOP conditions 20
START byte mode bit (STB) 32
START condition bit (STT) 32
status register (I2CSTR) 40
STB bit of I2CMDR 32
STOP condition bit (STP) 32
STOP condition bit (STP) 32
STP bit of I2CMDR 32
STT bit of I2CMDR 32
STT bit of I2CMDR 32



transmit data bits (DATA) 54

transmit FIFO interrupt enable bit of I2CFFTX 55
transmit FIFO interrupt flag bit of I2CFFTX 55
transmit FIFO interrupt flag clear bit of
I2CFFTX 55
transmit FIFO interrupt level bits of I2CFFTX 55
transmit FIFO reset bit of I2CFFTX 55
transmit shift register (I2CXSR) 54
transmit shift register empty bit (XSMT) 40, 56
transmit status bits of I2CFFTX 55
transmit-data-ready interrupt enable bit
(XRDY) 38
transmit-data-ready interrupt flag bit (XRDY) 40
transmitter mode bit (TRX) 32
TRX bit of I2CMDR 32



voltage levels 18



XA bit of I2CMDR 32 XRDY bit of I2CIER 38 XRDY bit of I2CSTR 40 XSMT bit of I2CSTR 40