# TMS320C6000 DSP Enhanced Direct Memory Access (EDMA) Controller Reference Guide

Literature Number: SPRU234 July 2003



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated

## **Read This First**

#### About This Manual

This document describes the operation of the enhanced direct memory access (EDMA) controller in the digital signal processors (DSPs) of the TMS320C6000™ DSP family. This document also describes the quick DMA (QDMA) used for fast data requests by the CPU. For operation and registers unique to the TMS320C621x/C671x EDMA, see Chapter 2. For operation and registers unique to the TMS320C64x™ EDMA, see Chapter 3.

## **Notational Conventions**

This document uses the following conventions.

- Hexadecimal numbers are shown with the suffix h. For example, the following number is 40 hexadecimal (decimal 64): 40h.
- Registers in this document are shown in figures and described in tables.
  - Each register figure shows a rectangle divided into fields that represent the fields of the register. Each field is labeled with its bit name, its beginning and ending bit numbers above, and its read/write properties below. A legend explains the notation used for the properties.
  - Reserved bits in a register figure designate a bit that is used for future device expansion.

#### Related Documentation From Texas Instruments

The following documents describe the C6000<sup>TM</sup> devices and related support tools. Copies of these documents are available on the Internet at www.ti.com. *Tip:* Enter the literature number in the search box provided at www.ti.com.

**TMS320C6000 CPU and Instruction Set Reference Guide** (literature number SPRU189) describes the TMS320C6000™ CPU architecture, instruction set, pipeline, and interrupts for these digital signal processors.

**TMS320C6000 Peripherals Reference Guide** (literature number SPRU190) describes the peripherals available on the TMS320C6000™ DSPs.

SPRU234 Read This First iii

- **TMS320C6000 Technical Brief** (literature number SPRU197) gives an introduction to the TMS320C62x<sup>™</sup> and TMS320C67x<sup>™</sup> DSPs, development tools, and third-party support.
- **TMS320C64x Technical Overview** (SPRU395) gives an introduction to the TMS320C64x<sup>™</sup> DSP and discusses the application areas that are enhanced by the TMS320C64x VelociTI<sup>™</sup>.
- **TMS320C6000 Programmer's Guide** (literature number SPRU198) describes ways to optimize C and assembly code for the TMS320C6000™ DSPs and includes application program examples.
- **TMS320C6000 Code Composer Studio Tutorial** (literature number SPRU301) introduces the Code Composer Studio™ integrated development environment and software tools.
- Code Composer Studio Application Programming Interface Reference Guide (literature number SPRU321) describes the Code Composer Studio™ application programming interface (API), which allows you to program custom plug-ins for Code Composer.
- TMS320C6x Peripheral Support Library Programmer's Reference (literature number SPRU273) describes the contents of the TMS320C6000™ peripheral support library of functions and macros. It lists functions and macros both by header file and alphabetically, provides a complete description of each, and gives code examples to show how they are used.
- **TMS320C6000 Chip Support Library API Reference Guide** (literature number SPRU401) describes a set of application programming interfaces (APIs) used to configure and control the on-chip peripherals.

#### **Trademarks**

Code Composer Studio, C6000, C62x, C64x, C67x, TMS320C6000, TMS320C62x, TMS320C64x, TMS320C67x, and VelociTI are trademarks of Texas Instruments.

iv SPRU234

# **Contents**

| 1 | Over  | ew                                                                                                                                                                                                                                           | 1-1 |
|---|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
|   | acces | es an overview and describes the common operation of the enhanced direct-memory (EDMA) controller in the digital signal processors (DSPs) of the TMS320C6000 DSP Also describes the quick DMA (QDMA) used for fast data requests by the CPU. |     |
|   | 1.1   | Overview                                                                                                                                                                                                                                     | 1-2 |
|   | 1.2   | EDMA Terminology                                                                                                                                                                                                                             |     |
|   | 1.3   | Initiating an EDMA Transfer                                                                                                                                                                                                                  |     |
|   | 1.4   | Synchronization of EDMA Transfers                                                                                                                                                                                                            | 1-7 |
|   | 1.5   | Types of EDMA Transfers                                                                                                                                                                                                                      | -10 |
|   |       | 1.5.1 1-Dimensional Transfers 1                                                                                                                                                                                                              |     |
|   |       | 1.5.2 2-Dimensional Transfers 1                                                                                                                                                                                                              | -13 |
|   | 1.6   | Element Size and Alignment 1                                                                                                                                                                                                                 | -16 |
|   | 1.7   | Element and Frame/Array Count Updates                                                                                                                                                                                                        | -18 |
|   | 1.8   | Source/Destination Address Updates                                                                                                                                                                                                           | -19 |
|   | 1.9   | Linking EDMA Transfers 1                                                                                                                                                                                                                     | -22 |
|   | 1.10  | Terminating an EDMA Transfer 1                                                                                                                                                                                                               | -24 |
|   | 1.11  | EDMA Interrupt Generation 1                                                                                                                                                                                                                  | -25 |
|   |       | 1.11.1 EDMA Interrupt Servicing by the CPU                                                                                                                                                                                                   | -27 |
|   |       | 1.11.2 Alternate Transfer Complete Code Interrupt (C64x DSP only)                                                                                                                                                                            | -28 |
|   | 1.12  | EDMA Performance                                                                                                                                                                                                                             | -29 |
|   | 1.13  | Quick DMA (QDMA) 1                                                                                                                                                                                                                           | -30 |
|   |       | 1.13.1 Initiating a QDMA Transfer                                                                                                                                                                                                            | -30 |
|   |       | 1.13.2 QDMA Performance                                                                                                                                                                                                                      | -31 |
|   |       | 1.13.3 QDMA Stalls and Priority 1                                                                                                                                                                                                            | -31 |
|   | 1.14  | Emulation Operation                                                                                                                                                                                                                          | -32 |
|   | 1.15  | Transfer Request Submission 1                                                                                                                                                                                                                | -32 |
|   |       | 1.15.1 Request Chain                                                                                                                                                                                                                         | -32 |
|   |       | 1.15.2 Transfer Crossbar 1                                                                                                                                                                                                                   | -35 |
|   |       | 1.15.3 Address Generation/Transfer Logic                                                                                                                                                                                                     | -35 |
|   | 1.16  | Transfer Examples                                                                                                                                                                                                                            | -37 |
|   |       | 1.16.1 Block Move Example                                                                                                                                                                                                                    | -37 |
|   |       | 1.16.2 Subframe Extraction Example                                                                                                                                                                                                           | -39 |
|   |       | 1.16.3 Data Sorting Example                                                                                                                                                                                                                  |     |
|   |       | 1.16.4 Peripheral Servicing Examples                                                                                                                                                                                                         | -43 |

SPRU234 Contents V

| 2 | TMS3   | 20C621   | x/C671x EDMA                                                           |       | 2-1  |
|---|--------|----------|------------------------------------------------------------------------|-------|------|
|   | Descr  | ribes ti | he operation and registers of the EDMA controller in                   | n the |      |
|   | TMS3   | 320C621  | x/C671x DSP. Also describes the quick DMA (QDMA) registers that th     | e CPU |      |
|   |        |          | lata requests.                                                         |       |      |
|   | 2.1    | Event E  | Encoder                                                                |       | 2-2  |
|   | 2.2    | Parame   | eter RAM (PaRAM)                                                       |       | 2-2  |
|   | 2.3    |          | ng EDMA Channels by an Event                                           |       |      |
|   | 2.4    |          | ce Arbitration and Priority Processing                                 |       |      |
|   | 2.5    |          | er Request Queue Length                                                |       |      |
|   | 2.6    |          | Control Registers                                                      |       |      |
|   |        | 2.6.1    | EDMA Event Selector Registers (ESEL0, 1, 3)                            |       | 2-8  |
|   |        | 2.6.2    | Priority Queue Status Register (PQSR)                                  |       |      |
|   |        | 2.6.3    | EDMA Channel Interrupt Pending Register (CIPR)                         |       |      |
|   |        | 2.6.4    | EDMA Channel Interrupt Enable Register (CIER)                          |       |      |
|   |        | 2.6.5    | EDMA Channel Chain Enable Register (CCER)                              |       |      |
|   |        | 2.6.6    | EDMA Event Register (ER)                                               |       |      |
|   |        | 2.6.7    | EDMA Event Enable Register (EER)                                       |       |      |
|   |        | 2.6.8    | Event Clear Register (ECR)                                             |       |      |
|   |        | 2.6.9    | EDMA Event Set Register (ESR)                                          |       |      |
|   | 2.7    |          | Channel Parameter Entries                                              |       |      |
|   |        | 2.7.1    | EDMA Channel Options Parameter (OPT)                                   |       |      |
|   |        | 2.7.2    | EDMA Channel Source Address Parameter (SRC)                            |       |      |
|   |        | 2.7.3    | EDMA Channel Transfer Count Parameter (CNT)                            |       |      |
|   |        | 2.7.4    | EDMA Channel Destination Address Parameter (DST)                       |       |      |
|   |        | 2.7.5    | EDMA Channel Index Parameter (IDX)                                     |       |      |
|   |        | 2.7.6    | EDMA Channel Count Reload/Link Address Parameter (RLD)                 |       |      |
|   | 2.8    |          | Registers                                                              |       |      |
|   |        | 2.8.1    | QDMA Channel Options Register (QOPT, QSOPT)                            |       |      |
|   |        | 2.8.2    | QDMA Channel Source Address Register (QSRC, QSSRC)                     |       |      |
|   |        | 2.8.3    | QDMA Channel Transfer Count Register (QCNT, QSCNT)                     |       |      |
|   |        | 2.8.4    | QDMA Channel Destination Address Register (QDST, QSDST)                |       |      |
|   |        | 2.8.5    | QDMA Channel Index Register (QIDX, QSIDX)                              |       |      |
|   |        |          | • , ,                                                                  |       |      |
| 3 |        |          |                                                                        |       |      |
|   |        |          | operation and registers of the EDMA controller in the TMS320C64x DS    |       |      |
|   | descri |          | quick DMA (QDMA) registers that are used for fast data requests by the |       |      |
|   | 3.1    |          | Encoder                                                                |       |      |
|   | 3.2    | Parame   | eter RAM (PaRAM)                                                       |       | 3-2  |
|   | 3.3    | Chainin  | ng EDMA Channels by an Event                                           |       |      |
|   |        | 3.3.1    | Alternate Transfer Chaining                                            |       |      |
|   |        | 3.3.2    | Alternate Transfer Chaining Examples                                   |       | 3-6  |
|   | 3.4    | Periphe  | eral Device Transfers                                                  | 3     | 3-10 |
|   | 3.5    | Resour   | ce Arbitration and Priority Processing                                 | 3     | 3-11 |
|   | 3.6    |          | er Request Queue Length                                                |       |      |
|   | 3.7    |          | Access Into L2 Control                                                 |       |      |

vi SPRU234

|   | 3.8   | EDMA     | Control Registers                                          | 14           |
|---|-------|----------|------------------------------------------------------------|--------------|
|   |       | 3.8.1    | Priority Queue Status Register (PQSR)                      | .15          |
|   |       | 3.8.2    | Priority Queue Allocation Registers (PQAR0-3)              | 16           |
|   |       | 3.8.3    | EDMA Channel Interrupt Pending Registers (CIPRL, CIPRH) 3- | 17           |
|   |       | 3.8.4    | EDMA Channel Interrupt Enable Registers (CIERL, CIERH) 3-  | 19           |
|   |       | 3.8.5    | EDMA Channel Chain Enable Registers (CCERL, CCERH) 3-      | 21           |
|   |       | 3.8.6    | EDMA Event Registers (ERL, ERH)                            | -23          |
|   |       | 3.8.7    | EDMA Event Enable Registers (EERL, EERH) 3-                | -25          |
|   |       | 3.8.8    | Event Clear Registers (ECRL, ECRH)                         | .27          |
|   |       | 3.8.9    | Event Set Registers (ESRL, ESRH)                           | 29           |
|   |       | 3.8.10   | Event Polarity Registers (EPRL, EPRH) 3-                   | 31           |
|   | 3.9   | EDMA     | Channel Parameter Entries 3-                               | -33          |
|   |       | 3.9.1    | EDMA Channel Options Parameter (OPT) 3-                    | -33          |
|   |       | 3.9.2    | EDMA Channel Source Address Parameter (SRC)                | 37           |
|   |       | 3.9.3    | EDMA Channel Transfer Count Parameter (CNT) 3-             | -38          |
|   |       | 3.9.4    | EDMA Channel Destination Address Parameter (DST) 3-        | .39          |
|   |       | 3.9.5    | EDMA Channel Index Parameter (IDX)                         | 40           |
|   |       | 3.9.6    | EDMA Channel Count Reload/Link Address Parameter (RLD)     | 41           |
|   | 3.10  | QDMA     | Registers 3-                                               | 43           |
|   |       | 3.10.1   | QDMA Channel Options Register (QOPT, QSOPT) 3-             | 44           |
|   |       | 3.10.2   | QDMA Channel Source Address Register (QSRC, QSSRC) 3-      | 45           |
|   |       | 3.10.3   | QDMA Channel Transfer Count Register (QCNT, QSCNT) 3-      | 45           |
|   |       | 3.10.4   | QDMA Channel Destination Address Register (QDST, QSDST) 3- | 45           |
|   |       | 3.10.5   | QDMA Channel Index Register (QIDX, QSIDX)                  | 45           |
| Α | EDMA  | A Transi | ers A                                                      | ۱-۱          |
| - |       |          | of the different types of EDMA transfers.                  |              |
|   | A.1   | Elemer   | nt Synchronized 1D-to-1D Transfers                         | ۱-2          |
|   | A.2   |          | Synchronized 1D-to-1D Transfers A-                         |              |
|   | A.3   |          | Synchronized 2D-to-2D TransfersA-                          |              |
|   | A.4   | •        | Synchronized 2D-to-2D Transfers A-                         |              |
|   | A.5   | Array S  | Synchronized 1D-to-2D Transfers                            | -56          |
|   | A.6   |          | Synchronized 1D-to-2D Transfers A-                         |              |
|   | A.7   | Array S  | Synchronized 2D-to-1D Transfers                            | -76          |
|   | A.8   | •        | Synchronized 2D-to-1D Transfers A-                         |              |
| В | Revis | ion Hie  | tory                                                       | ₹_1          |
| _ |       |          | ges made since the previous version of this document       | <b>,</b> - 1 |

SPRU234 Contents vii

# **Figures**

| 1–1  | TMS320C621x/C671x/C64x DSP Block Diagram                                    |
|------|-----------------------------------------------------------------------------|
| 1–2  | EDMA Controller Block Diagram                                               |
| 1–3  | 1-Dimensional Transfer Data Frame                                           |
| 1–4  | 1D Transfer with Element Synchronization (FS = 0)                           |
| 1–5  | 1D Transfer With Frame Synchronization (FS = 1)                             |
| 1–6  | 2-Dimensional Transfer Data Block                                           |
| 1–7  | 2D Transfer with Array Synchronization (FS = 0)                             |
| 1–8  | 2D Transfer with Block Synchronization (FS = 1)                             |
| 1–9  | Linked EDMA Transfer                                                        |
| 1–10 | Terminating EDMA Transfers                                                  |
| 1–11 | EDMA Transfer Request Block Diagram                                         |
| 1–12 | Address Generation/Transfer Logic Block Diagram                             |
| 1–13 | Block Move Example Diagram                                                  |
| 1–14 | Block Move Example QDMA Registers Content                                   |
| 1–15 | Subframe Extraction Example Diagram                                         |
| 1–16 | Subframe Extraction Example QDMA Registers Content                          |
| 1–17 | Data Sorting Example Diagram 1-41                                           |
| 1–18 | Data Sorting Example QDMA Registers Content                                 |
| 1–19 | Servicing Incoming McBSP Data Example Diagram                               |
| 1-20 | Servicing Incoming McBSP Data Example EDMA Parameters Content               |
| 1-21 | Servicing Peripheral Bursts Example Diagram                                 |
| 1-22 | Servicing Peripheral Bursts Example EDMA Parameters Content                 |
| 1-23 | Servicing Continuous McBSP Data Example Diagram 1-48                        |
| 1-24 | Servicing Continuous McBSP Data Example EDMA Parameters Content 1-49        |
| 1-25 | Servicing Continuous McBSP Data Example EDMA Reload Parameters Content 1-50 |
| 1-26 | Ping-Pong Buffering for McBSP Data Example Diagram                          |
| 1-27 | Ping-Pong Buffering Example EDMA Parameters Content                         |
| 1–28 | Ping-Pong Buffering Example EDMA Pong Parameters Content                    |
| 1-29 | Ping-Pong Buffering Example EDMA Ping Parameters Content                    |
| 2–1  | EDMA Channel Parameter Entries for Each EDMA Event (C621x/C671x DSP) 2-4    |
| 2-2  | EDMA Event Selector Register 0 (ESEL0)                                      |
| 2–3  | EDMA Event Selector Register 1 (ESEL1)                                      |
| 2-4  | EDMA Event Selector Register 3 (ESEL3)                                      |
| 2–5  | Priority Queue Status Register (PQSR)                                       |
| 2–6  | EDMA Channel Interrupt Pending Register (CIPR)                              |
| 2–7  | EDMA Channel Interrupt Enable Register (CIER) 2-16                          |
| 2–8  | EDMA Channel Chain Enable Register (CCER) 2-17                              |

viii SPRU234

| 2-9  | EDMA Event Register (ER)                                      | 2-18 |
|------|---------------------------------------------------------------|------|
| 2-10 | EDMA Event Enable Register (EER)                              | 2-19 |
| 2-11 | EDMA Event Clear Register (ECR)                               |      |
| 2-12 | EDMA Event Set Register (ESR)                                 |      |
| 2-13 | EDMA Channel Options Parameter (OPT)                          |      |
| 2-14 | EDMA Channel Source Address Parameter (SRC)                   | 2-25 |
| 2-15 | EDMA Channel Transfer Count Parameter (CNT)                   | 2-26 |
| 2-16 | EDMA Channel Destination Address Parameter (DST)              |      |
| 2-17 | EDMA Channel Index Parameter (IDX)                            | 2-28 |
| 2-18 | EDMA Channel Count Reload/Link Address Parameter (RLD)        | 2-30 |
| 2-19 | QDMA Registers                                                | 2-32 |
| 2-20 | QDMA Channel Options Register (QOPT)                          | 2-32 |
| 2-21 | QDMA Channel Source Address Register (QSRC)                   | 2-33 |
| 2-22 | QDMA Channel Transfer Count Register (QCNT)                   | 2-33 |
| 2-23 | QDMA Channel Destination Address Register (QDST)              | 2-33 |
| 2-24 | QDMA Channel Index Register (QIDX)                            | 2-33 |
| 3–1  | EDMA Channel Parameter Entries for Each EDMA Event (C64x DSP) | 3-4  |
| 3–2  | Alternate Transfer Complete Chaining Example                  | 3-7  |
| 3–3  | Single Large Block Data Transfer                              | 3-8  |
| 3–4  | Smaller Packet Data Transfers                                 | 3-9  |
| 3–5  | L2 EDMA Access Control Register (EDMAWEIGHT)                  | 3-13 |
| 3–6  | Priority Queue Status Register (PQSR)                         | 3-15 |
| 3–7  | Priority Queue Allocation Register (PQAR)                     | 3-16 |
| 3–8  | EDMA Channel Interrupt Pending Low Register (CIPRL)           | 3-17 |
| 3–9  | EDMA Channel Interrupt Pending High Register (CIPRH)          | 3-18 |
| 3–10 | EDMA Channel Interrupt Enable Low Register (CIERL)            | 3-19 |
| 3–11 | EDMA Channel Interrupt Enable High Register (CIERH)           |      |
| 3–12 | EDMA Channel Chain Enable Low Register (CCERL)                |      |
| 3–13 | EDMA Channel Chain Enable High Register (CCERH)               |      |
| 3–14 | EDMA Event Low Register (ERL)                                 |      |
| 3–15 | EDMA Event High Register (ERH)                                |      |
| 3–16 | EDMA Event Enable Low Register (EERL)                         |      |
| 3–17 | EDMA Event Enable High Register (EERH)                        |      |
| 3–18 | EDMA Event Clear Low Register (ECRL)                          |      |
| 3–19 | EDMA Event Clear High Register (ECRH)                         |      |
| 3–20 | EDMA Event Set Low Register (ESRL)                            |      |
| 3–21 | EDMA Event Set High Register (ESRH)                           |      |
| 3–22 | EDMA Event Polarity Low Register (EPRL)                       |      |
| 3–23 | EDMA Event Polarity High Register (EPRH)                      |      |
| 3–24 | EDMA Channel Options Parameter (OPT)                          |      |
| 3–25 | EDMA Channel Source Address Parameter (SRC)                   |      |
| 3–26 | EDMA Channel Transfer Count Parameter (CNT)                   |      |
| 3–27 | EDMA Channel Destination Address Parameter (DST)              |      |
| 3–28 | EDMA Channel Index Parameter (IDX)                            |      |
| 3–29 | EDMA Channel Count Reload/Link Address Parameter (RLD)        | 3-42 |

SPRU234 Figures ix

| 3–30 | QDMA Registers                                              | 3-44 |
|------|-------------------------------------------------------------|------|
| 3–31 | QDMA Channel Options Register (QOPT)                        | 3-44 |
| 3-32 | QDMA Channel Source Address Register (QSRC)                 | 3-45 |
| 3–33 | QDMA Channel Transfer Count Register (QCNT)                 | 3-45 |
| 3–34 | QDMA Channel Destination Address Register (QDST)            | 3-45 |
| 3–35 | QDMA Channel Index Register (QIDX)                          | 3-45 |
| A-1  | Element Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 00) | A-3  |
| A-2  | Element Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 01) | A-4  |
| A-3  | Element Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 10) | A-5  |
| A-4  | Element Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 11) |      |
| A-5  | Element Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 00) | A-7  |
| A-6  | Element Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 01) | A-8  |
| A-7  | Element Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 10) | A-9  |
| A-8  | Element Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 11) | A-10 |
| A-9  | Element Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 00) | A-11 |
| A-10 | Element Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 01) |      |
| A-11 | Element Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 10) |      |
| A-12 | Element Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 11) |      |
| A-13 | Element Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 00) |      |
| A-14 | Element Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 01) |      |
| A-15 | Element Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 10) |      |
| A-16 | Element Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 11) |      |
| A-17 | Frame Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 00)   |      |
| A-18 | Frame Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 01)   |      |
| A-19 | Frame Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 10)   |      |
| A-20 | Frame Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 11)   |      |
| A-21 | Frame Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 00)   |      |
| A-22 | Frame Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 01)   |      |
| A-23 | Frame Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 10)   |      |
| A-24 | Frame Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 11)   |      |
| A-25 | Frame Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 00)   |      |
| A-26 | Frame Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 01)   |      |
| A-27 | Frame Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 10)   |      |
| A-28 | Frame Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 11)   |      |
| A-29 | Frame Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 00)   |      |
| A-30 | Frame Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 01)   |      |
| A-31 | Frame Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 10)   |      |
| A-32 | Frame Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 11)   |      |
| A-33 | Array Synchronized 2D-to-2D Transfer (SUM = 00, DUM = 00)   |      |
| A-34 | Array Synchronized 2D-to-2D Transfer (SUM = 00, DUM = 01)   |      |
| A-35 | Array Synchronized 2D-to-2D Transfer (SUM = 00, DUM = 10)   |      |
| A-36 | Array Synchronized 2D-to-2D Transfer (SUM = 01, DUM = 00)   |      |
| A-37 | Array Synchronized 2D-to-2D Transfer (SUM = 01, DUM = 01)   |      |
| A-38 | Array Synchronized 2D-to-2D Transfer (SUM = 01, DUM = 10)   |      |
| A-39 | Array Synchronized 2D-to-2D Transfer (SUM = 10, DUM = 00)   |      |
| A-40 | Array Synchronized 2D-to-2D Transfer (SUM = 10, DUM = 01)   | A-44 |

X SPRU234

| A-41 | Array Synchronized 2D-to-2D Transfer (S | SUM = 10, DUM = 10) | A-45 |
|------|-----------------------------------------|---------------------|------|
| A-42 | Block Synchronized 2D-to-2D Transfer (S | SUM = 00, DUM = 00) | A-47 |
| A-43 | Block Synchronized 2D-to-2D Transfer (S | SUM = 00, DUM = 01) | A-48 |
| A-44 | Block Synchronized 2D-to-2D Transfer (S | SUM = 00, DUM = 10) | A-49 |
| A-45 |                                         | SUM = 01, DUM = 00) |      |
| A-46 |                                         | SUM = 01, DUM = 01) |      |
| A-47 | · · · · · · · · · · · · · · · · · · ·   | SUM = 01, DUM = 10) |      |
| A-48 |                                         | SUM = 10, DUM = 00) |      |
| A-49 |                                         | SUM = 10, DUM = 01) |      |
| A-50 |                                         | SUM = 10, DUM = 10) |      |
| A-51 | · · · · · · · · · · · · · · · · · · ·   | SUM = 00, DUM = 00) |      |
| A-52 | , ,                                     | SUM = 00, DUM = 01) |      |
| A-53 |                                         | SUM = 00, DUM = 10) |      |
| A-54 |                                         | SUM = 01, DUM = 00) |      |
| A-55 |                                         | SUM = 01, DUM = 01) |      |
| A-56 |                                         | SUM = 01, DUM = 10) |      |
| A-57 |                                         | SUM = 10, DUM = 00) |      |
| A-58 | ,                                       | SUM = 10, DUM = 01) |      |
| A-59 |                                         | SUM = 10, DUM = 10) |      |
| A-60 |                                         | SUM = 00, DUM = 00) |      |
| A-61 |                                         | SUM = 00, DUM = 01) |      |
| A-62 |                                         | SUM = 00, DUM = 10) |      |
| A-63 |                                         | SUM = 01, DUM = 00) |      |
| A-64 |                                         | SUM = 01, DUM = 01) |      |
| A-65 |                                         | SUM = 01, DUM = 10) |      |
| A-66 |                                         | SUM = 10, DUM = 00) |      |
| A-67 |                                         | SUM = 10, DUM = 01) |      |
| A-68 |                                         | SUM = 10, DUM = 10) |      |
| A-69 | Array Synchronized 2D-to-1D Transfer (S | SUM = 00, DUM = 00) | A-77 |
| A-70 |                                         | SUM = 00, DUM = 01) |      |
| A-71 |                                         | SUM = 00, DUM = 10) |      |
| A-72 |                                         | SUM = 01, DUM = 00) |      |
| A-73 |                                         | SUM = 01, DUM = 01) |      |
| A-74 | Array Synchronized 2D-to-1D Transfer (S | SUM = 01, DUM = 10) | A-82 |
| A-75 | Array Synchronized 2D-to-1D Transfer (S | SUM = 10, DUM = 00) | A-83 |
| A-76 | Array Synchronized 2D-to-1D Transfer (S | SUM = 10, DUM = 01) | A-84 |
| A-77 | Array Synchronized 2D-to-1D Transfer (S | SUM = 10, DUM = 10) | A-85 |
| A-78 | Block Synchronized 2D-to-1D Transfer (S | SUM = 00, DUM = 00) | A-87 |
| A-79 | Block Synchronized 2D-to-1D Transfer (S | SUM = 00, DUM = 01) | A-88 |
| A-80 |                                         | SUM = 00, DUM = 10) |      |
| A-81 |                                         | SUM = 01, DUM = 00) |      |
| A-82 | Block Synchronized 2D-to-1D Transfer (S | SUM = 01, DUM = 01) | A-91 |
| A-83 | Block Synchronized 2D-to-1D Transfer (S | SUM = 01, DUM = 10) | A-92 |
| A-84 |                                         | SUM = 10, DUM = 00) |      |
| A-85 | Block Synchronized 2D-to-1D Transfer (S | SUM = 10, DUM = 01) | A-94 |
| A-86 |                                         | SUM = 10, DUM = 10) |      |

SPRU234 Figures xi

# **Tables**

| 1–1     | Differences Between the C621x/C671x and C64x EDMA                         | 1-4    |
|---------|---------------------------------------------------------------------------|--------|
| 1–2     | EDMA Channel Synchronization Events—C621x/C671x DSP                       |        |
| 1–3     | EDMA Channel Synchronization Events—C64x DSP                              |        |
| 1–4     | EDMA Element and Frame/Array Count Updates                                |        |
| <br>1–5 | Source/Destination Address Update Modes                                   |        |
| 1–6     | EDMA Source Address Parameter Updates                                     |        |
| 1–7     | EDMA Destination Address Parameter Updates                                |        |
| 1–8     | Channel Completion Conditions                                             |        |
| 1–9     | Transfer Complete Code (TCC) to EDMA Interrupt Mapping (C621x/C671x DSP)  |        |
| 1–10    | Transfer Complete Code (TCC) to EDMA Interrupt Mapping (C64x DSP)         |        |
| 1–11    | QDMA Transfer Length                                                      |        |
| 1–12    | Cache Controller Data Transfers (C621x/C671x DSP)                         |        |
| 2–1     | EDMA Parameter RAM Contents (C621x/C671x DSP)                             |        |
| 2-2     | EDMA Channel Parameter Descriptions (C621x/C671x DSP)                     |        |
| 2–3     | Programmable Priority Levels for Data Requests (C621x/C671x DSP)          | 2-6    |
| 2-4     | Transfer Request Queues (C621x/C671x DSP)                                 |        |
| 2–5     | EDMA Control Registers (C621x/C671x DSP)                                  | 2-8    |
| 2–6     | EDMA Event Selector Register 0 (ESEL0) Field Descriptions                 | 2-9    |
| 2–7     | EDMA Event Selector Register 0 (ESEL1) Field Descriptions                 | . 2-10 |
| 2–8     | EDMA Event Selector Register 0 (ESEL3) Field Descriptions                 | . 2-11 |
| 2–9     | Default EDMA Event for EDMA Channel                                       | . 2-12 |
| 2–10    | EDMA Event for EDMA Event Selector Value                                  |        |
| 2–11    | Priority Queue Status Register (PQSR) Field Descriptions                  | . 2-14 |
| 2–12    | EDMA Channel Interrupt Pending Register (CIPR) Field Descriptions         | . 2-15 |
| 2–13    | EDMA Channel Interrupt Enable Register (CIER) Field Descriptions          |        |
| 2–14    | EDMA Channel Chain Enable Register (CCER) Field Descriptions              | . 2-17 |
| 2–15    | EDMA Event Register (ER) Field Descriptions                               | . 2-18 |
| 2–16    | EDMA Event Enable Register (EER) Field Descriptions                       |        |
| 2–17    | EDMA Event Clear Register (ECR) Field Descriptions                        |        |
| 2–18    | EDMA Event Set Register (ESR) Field Descriptions                          |        |
| 2–19    | EDMA Parameter Entries (C621x/C671x DSP)                                  |        |
| 2–20    | EDMA Channel Options Parameter (OPT) Field Descriptions                   |        |
| 2–21    | EDMA Channel Source Address Parameter (SRC) Field Descriptions            |        |
| 2–22    | EDMA Channel Transfer Count Parameter (CNT) Field Descriptions            |        |
| 2–23    | EDMA Channel Destination Address Parameter (DST) Field Descriptions       |        |
| 2–24    | EDMA Channel Index Parameter (IDX) Field Descriptions                     |        |
| 2–25    | EDMA Channel Count Reload/Link Address Parameter (RLD) Field Descriptions | . 2-30 |

xii SPRU234

| 3–1  | EDMA Parameter RAM Contents (C64x DSP)                                    | 3-3  |
|------|---------------------------------------------------------------------------|------|
| 3–2  | EDMA Channel Parameter Descriptions (C64x DSP)                            |      |
| 3–3  | Programmable Priority Levels for Data Requests (C64x DSP)                 |      |
| 3–4  | Transfer Request Queues (C64x DSP)                                        | 3-12 |
| 3–5  | L2 EDMA Access Control Register (EDMAWEIGHT) Field Descriptions           | 3-13 |
| 3–6  | EDMA Control Registers (C64x DSP)                                         |      |
| 3–7  | Priority Queue Status Register (PQSR) Field Descriptions                  |      |
| 3–8  | Priority Queue Allocation Register (PQAR) Field Descriptions              | 3-16 |
| 3–9  | EDMA Channel Interrupt Pending Low Register (CIPRL) Field Descriptions    | 3-17 |
| 3–10 | EDMA Channel Interrupt Pending High Register (CIPRH) Field Descriptions   | 3-18 |
| 3–11 | EDMA Channel Interrupt Enable Low Register (CIERL) Field Descriptions     | 3-19 |
| 3–12 | EDMA Channel Interrupt Enable High Register (CIERH) Field Descriptions    | 3-20 |
| 3–13 | EDMA Channel Chain Enable Low Register (CCERL) Field Descriptions         | 3-21 |
| 3–14 | EDMA Channel Chain Enable High Register (CCERH) Field Descriptions        | 3-22 |
| 3–15 | EDMA Event Low Register (ERL) Field Descriptions                          |      |
| 3–16 | EDMA Event High Register (ERH) Field Descriptions                         | 3-24 |
| 3–17 | EDMA Event Enable Low Register (EERL) Field Descriptions                  | 3-25 |
| 3–18 | EDMA Event Enable High Register (EERH) Field Descriptions                 | 3-26 |
| 3–19 | EDMA Event Clear Low Register (ECRL) Field Descriptions                   |      |
| 3–20 | EDMA Event Clear High Register (ECRH) Field Descriptions                  | 3-28 |
| 3–21 | EDMA Event Set Low Register (ESRL) Field Descriptions                     | 3-29 |
| 3–22 | EDMA Event Set High Register (ESRH) Field Descriptions                    | 3-30 |
| 3–23 | EDMA Event Polarity Low Register (EPRL) Field Descriptions                | 3-31 |
| 3–24 | EDMA Event Polarity High Register (EPRH) Field Descriptions               | 3-32 |
| 3–25 | EDMA Parameter Entries (C64x DSP)                                         |      |
| 3–26 | EDMA Channel Options Parameter (OPT) Field Descriptions                   | 3-34 |
| 3–27 | EDMA Channel Source Address Parameter (SRC) Field Descriptions            | 3-37 |
| 3–28 | EDMA Channel Transfer Count Parameter (CNT) Field Descriptions            | 3-38 |
| 3–29 | EDMA Channel Destination Address Parameter (DST) Field Descriptions       | 3-39 |
| 3–30 | EDMA Channel Index Parameter (IDX) Field Descriptions                     |      |
| 3–31 | EDMA Channel Count Reload/Link Address Parameter (RLD) Field Descriptions |      |
| A-1  | Element Synchronized (FS = 0) 1D-to-1D Transfers                          | A-2  |
| A-2  | Frame Synchronized (FS = 1) 1D-to-1D Transfers                            |      |
| A-3  | Array Synchronized (FS = 0) 2D-to-2D Transfers                            |      |
| A-4  | Block Synchronized (FS = 1) 2D-to-2D Transfers                            |      |
| A-5  | Array Synchronized (FS = 0) 1D-to-2D Transfers                            |      |
| A-6  | Block Synchronized (FS = 1) 1D-to-2D Transfers                            |      |
| A-7  | Array Synchronized (FS = 0) 2D-to-1D Transfers                            |      |
| A-8  | Block Synchronized (FS = 1) 2D-to-1D Transfers                            |      |
| B-1  | Document Revision History                                                 | B-1  |

SPRU234 Tables xiii

# **Chapter 1**

# **Overview**

This chapter provides an overview and describes the common operation of the enhanced direct memory access (EDMA) controller in the digital signal processors (DSPs) of the TMS320C6000™ DSP family. This chapter also describes the quick DMA (QDMA) used for fast data requests by the CPU. For operation and registers unique to the TMS320C621x/C671x EDMA, see Chapter 2. For operation and registers unique to the TMS320C64x™ EDMA, see Chapter 3.

| Topi | C        | Page |
|------|----------|------|
| 1.1  | Overview | 1-2  |

| 1.1  | Overview 1-2                               |
|------|--------------------------------------------|
| 1.2  | EDMA Terminology                           |
| 1.3  | Initiating an EDMA Transfer                |
| 1.4  | Synchronization of EDMA Transfers 1-7      |
| 1.5  | Types of EDMA Transfers                    |
| 1.6  | Element Size and Alignment                 |
| 1.7  | Element and Frame/Array Count Updates 1-18 |
| 1.8  | Source/Destination Address Updates         |
| 1.9  | Linking EDMA Transfers                     |
| 1.10 | Terminating an EDMA Transfer               |
| 1.11 | EDMA Interrupt Generation                  |
| 1.12 | EDMA Performance                           |
| 1.13 | Quick DMA (QDMA)                           |
| 1.14 | Emulation Operation                        |
| 1.15 | Transfer Request Submission                |
| 1.16 | Transfer Examples                          |

## 1.1 Overview

The enhanced direct memory access (EDMA) controller handles all data transfers between the level-two (L2) cache/memory controller and the device peripherals on the C621x/C671x/C64x DSP, as shown in Figure 1–1. These data transfers include cache servicing, non-cacheable memory accesses, user-programmed data transfers, and host accesses.

The EDMA controller in the C621x/C671x/C64x DSP has a different architecture from the previous DMA controller in the C620x/C670x devices. The EDMA includes several enhancements to the DMA, such as 64 channels for the C64x DSP or 16 channels for the C621x/C671x DSP, with programmable priority, and the ability to link and chain data transfers. The EDMA allows movement of data to/from any addressable memory spaces, including internal memory (L2 SRAM), peripherals, and external memory.



Figure 1-1. TMS320C621x/C671x/C64x DSP Block Diagram

1-2 Overview SPRU234

Figure 1–2 shows a block diagram of the EDMA controller. The EDMA controller comprises:

- Event and interrupt processing registers
- Event encoder
- ☐ Parameter RAM
- ☐ Address generation hardware

The event register captures EDMA events. An event is a synchronization signal that triggers an EDMA channel to start a transfer. If events occur simultaneously, the event encoder resolves them. The transfer parameters corresponding to this event are stored in the EDMA parameter RAM, and are passed onto the address generation hardware, which address the EMIF and/or peripherals to perform the necessary read and write transactions.

Figure 1-2. EDMA Controller Block Diagram



The EDMA has the capability of performing fast and efficient transfers by accepting a quick DMA (QDMA) request from the CPU. A QDMA transfer is best suited for applications that require quick data transfers, such as data requests in a tight loop algorithm. See section 1.13 for more details. Table 1–1 summarizes the difference between the C6000 EDMAs.

Table 1-1. Differences Between the C621x/C671x and C64x EDMA

| Features                                                | C621x/C671x EDMA                              | C64x EDMA                                                                                       |
|---------------------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------|
| Alternate transfer complete chaining and interrupt      | Does not apply.                               | Supported                                                                                       |
| CIPR, CIER, CCER, ER, EER,<br>ECR, ESR                  | Each of these registers supports 16 channels. | Each of these registers supports 64 channels and is expanded into two registers (low and high). |
| EDMA clock rate                                         | EDMA clock rate equals CPU clock rate.        | EDMA clock rate equals one half of CPU clock rate (CPU/2).                                      |
| EDMA transfers possible on all priority queues          | EDMA cannot transfer on Q0.                   | EDMA transfers possible on all priority queues.                                                 |
| Event polarity selection                                | Does not apply.                               | Supported.                                                                                      |
| L2 controller transfers possible on all priority queues | L2 controller transfers on Q0 only.           | L2 controller transfers possible on all priority queues.                                        |
| Number of channels                                      | 6 channels.                                   | 64 channels.                                                                                    |
| PQAR0-3, EPRL, EPRH                                     | Does not apply.                               | Supported.                                                                                      |
| Programmable priority queue allocation                  | Does not apply.                               | Supported.                                                                                      |
| Supports peripheral device transfers                    | Does not apply.                               | Supported.                                                                                      |
| Transfer chaining on channels                           | Only channels 8 to 11 can be chained.         | All channels can be chained.                                                                    |

1-4 Overview SPRU234

## 1.2 EDMA Terminology

| dod | cument:                                                                                                                                                                                                                                                                                                                                     |
|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | <b>Element transfer:</b> The transfer of a single data element from source to destination. Each element can be transferred based on a synchronization event if required. Element transfer is used in context with 1-dimensional (1D) transfer.                                                                                              |
|     | <b>Frame:</b> A group of elements comprise a frame. A frame can have staggered or contiguous elements. A frame can be transferred with or without a synchronizing event. Frame is used in context with 1-dimensional (1D) transfer.                                                                                                         |
|     | <b>Array:</b> A group of contiguous elements comprise an array. The elements in an array cannot be spaced by an element index. Array is used in contex with 2-dimensional (2D) transfer.                                                                                                                                                    |
|     | <b>Block:</b> A group of arrays or frames form a block. For 1-dimensional (1D) transfers, a group of frames form a block. For 2-dimensional (2D) transfers, a group of arrays form a block.                                                                                                                                                 |
|     | 1-dimensional (1D) transfer: A group of frames comprise a 1D block<br>The number of frames (FRMCNT) in a block can range from 1 to 65536<br>The number of elements (ELECNT) per frame can range from 1 to 65535<br>Either elements or full frames can be transferred at a time.                                                             |
|     | <b>2-dimensional (2D) transfer:</b> A group of arrays comprise a 2D block. The first dimension is the number of contiguous elements in an array, and the second dimension is the number of such arrays. The number of arrays (FRMCNT) in a block can range from 1 to 65536. Either arrays or the entire block can be transferred at a time. |

The following definitions help in understanding some of the terms used in this

## 1.3 Initiating an EDMA Transfer

There are two ways to initiate data transfer using the EDMA: CPU-initiated EDMA Event-triggered EDMA (this is a more typical usage of the EDMA) Event-triggered EDMA transfer allows the submission of transfer requests to occur automatically based on system events, without any intervention by the CPU. The design includes CPU-initiated transfer for added control and robustness. Quick-DMA (QDMA) transfers, discussed in section 1.13, are the preferred method of issuing CPU-synchronized data transfers. Each EDMA channel can be started independently. The CPU can also disable an EDMA channel by disabling the event associated with that channel. ☐ **CPU-initiated EDMA or unsynchronized EDMA:** The CPU can write to the event set register (ESR) to start an EDMA transfer. Writing a 1 to the corresponding event in ESR triggers an EDMA event. Just as with a normal event, the transfer parameters in the EDMA parameter RAM corresponding to this event are passed to the address generation hardware, which performs the requested access of the EMIF, L2 memory or peripherals, as appropriate. CPU-initiated EDMA transfers are unsynchronized data transfers. The event's enable bit does not have to be set in the event enable register (EER) for CPU-initiated EDMA transfers, because a CPU write to ESR is treated as a real-time event. **Event-triggered EDMA:** An event that is latched in the event register (ER) via the event encoder causes its transfer parameters to be passed on to the address generation hardware, which performs the requested accesses. Although the event causes this transfer, it is very important that the event itself be enabled by the CPU. Writing a 1 to the corresponding bit in the event enable register (EER) enables an event. Alternatively, an event is still latched in ER even if its corresponding enable bit in EER is 0 (disabled). The EDMA transfer related to this event occurs as soon as it is enabled in EER. In addition to event enable using EER, the completion of a transfer can also trigger another EDMA transfer through chaining and the channel chain enable register (CCER). See section 2.3 or section 3.3 for chaining details.

1-6 Overview SPRU234

## 1.4 Synchronization of EDMA Transfers

All EDMA channels are tied to a specific synchronization event. Synchronization allows EDMA transfers to be triggered by events from peripherals, interrupts from external hardware, or an EDMA transfer completion event. A channel only requests a data transfer when it receives its event or when the CPU manually synchronizes it (by writing to ESR). The amount of data to be transferred depends on the channel's configuration. A channel can submit an entire frame/block when frame/block-synchronized, or a subset of a frame (element or array, depending on dimension) when element/array-synchronized.

Table 1–2 and Table 1–3 list the synchronization events associated with each of the programmable EDMA channels for the C621x/C671x DSP and C64x DSP, respectively.

The association of an event to a channel is fixed. Unlike the existing C6201-type DMA, each of the EDMA channels has one specific event associated with it. For example, if bit 4 (event 4) in EER is set, then an external interrupt on EXT\_INT4 pin initiates a transfer on EDMA channel 4.

Events originate from a peripheral such as the McBSP (R/XEVT) or an external device in the form of an external interrupt (EXT\_INTn). The event is specific to a channel, the priority of each event can be specified independently in the transfer parameters stored in the EDMA parameter RAM.

Table 1-2. EDMA Channel Synchronization Events—C621x/C671x DSP<sup>†</sup>

| EDMA Channel<br>Number <sup>‡</sup> | Event Acronym | Event Description                           |
|-------------------------------------|---------------|---------------------------------------------|
| 0                                   | DSPINT        | Host port to DSP interrupt                  |
| 1                                   | TINT0         | Timer 0 interrupt                           |
| 2                                   | TINT1         | Timer 1 interrupt                           |
| 3                                   | SD_INT        | EMIF SDRAM timer interrupt                  |
| 4                                   | EXT_INT4      | External interrupt pin 4                    |
| 5                                   | EXT_INT5      | External interrupt pin 5                    |
| 6                                   | EXT_INT6      | External interrupt pin 6                    |
| 7                                   | EXT_INT7      | External interrupt pin 7                    |
| 8                                   | EDMA_TCC8     | EDMA transfer complete code 1000b interrupt |
| 9                                   | EDMA_TCC9     | EDMA transfer complete code 1001b interrupt |

<sup>†</sup> For C6713/C6712C/C6711C DSP, the mapping of EDMA events to the EDMA channels is programmable (see section 2.6.1).

<sup>&</sup>lt;sup>‡</sup> EDMA channels 8 to 11 are used for transfer chaining only. See section 2.3, Chaining EDMA Channels by an Event.

Table 1–2. EDMA Channel Synchronization Events—C621x/C671x DSP<sup>†</sup> (Continued)

| EDMA Channel        |                      |                                             |
|---------------------|----------------------|---------------------------------------------|
| Number <sup>‡</sup> | <b>Event Acronym</b> | Event Description                           |
| 10                  | EDMA_TCC10           | EDMA transfer complete code 1010b interrupt |
| 11                  | EDMA_TCC11           | EDMA transfer complete code 1011b interrupt |
| 12                  | XEVT0                | McBSP0 transmit event                       |
| 13                  | REVT0                | McBSP0 receive event                        |
| 14                  | XEVT1                | McBSP1 transmit event                       |
| 15                  | REVT1                | McBSP1 receive event                        |

<sup>&</sup>lt;sup>†</sup> For C6713/C6712C/C6711C DSP, the mapping of EDMA events to the EDMA channels is programmable (see section 2.6.1).

Table 1-3. EDMA Channel Synchronization Events—C64x DSP

| EDMA Channel        |                 |                                   |
|---------------------|-----------------|-----------------------------------|
| Number <sup>†</sup> | Event Acronym   | Event Description                 |
| 0                   | DSPINT          | Host port to DSP interrupt        |
| 1                   | TINT0           | Timer 0 interrupt                 |
| 2                   | TINT1           | Timer 1 interrupt                 |
| 3                   | SD_INT0         | EMIFA SDRAM timer interrupt       |
| 4                   | GPINT4/EXT_INT4 | GPIO event 4/External interrupt 4 |
| 5                   | GPINT5/EXT_INT5 | GPIO event 5/External interrupt 5 |
| 6                   | GPINT6/EXT_INT6 | GPIO event 6/External interrupt 6 |
| 7                   | GPINT7/EXT_INT7 | GPIO event 7/External interrupt 7 |
| 8                   | GPINT0          | GPIO event 0                      |
| 9                   | GPINT1          | GPIO event 1                      |
| 10                  | GPINT2          | GPIO event 2                      |
| 11                  | GPINT3          | GPIO event 3                      |
| 12                  | XEVT0           | McBSP 0 transmit event            |
| 13                  | REVT0           | McBSP 0 receive event             |
| 14                  | XEVT1           | McBSP 1 transmit event            |

<sup>&</sup>lt;sup>†</sup> Each of the 64 channels can also be synchronized with the transfer completion or alternate transfer completion events. See section 3.3, *Chaining EDMA Channels by an Event*.

1-8 Overview SPRU234

<sup>‡</sup> EDMA channels 8 to 11 are used for transfer chaining only. See section 2.3, *Chaining EDMA Channels by an Event*.

Table 1-3. EDMA Channel Synchronization Events—C64x DSP (Continued)

| EDMA Channel<br>Number <sup>†</sup> | Event Acronym | Event Description           |
|-------------------------------------|---------------|-----------------------------|
| 15                                  | REVT1         | McBSP 1 receive event       |
| 16                                  | _             | None                        |
| 17                                  | XEVT2         | McBSP 2 transmit event      |
| 18                                  | REVT2         | McBSP 2 receive event       |
| 19                                  | TINT2         | Timer 2 interrupt           |
| 20                                  | SD_INT1       | EMIFB SDRAM timer interrupt |
| 21                                  | PCI           | PCI wakeup interrupt        |
| 22-27                               | _             | None                        |
| 28                                  | VCPREVT       | VCP receive interrupt       |
| 29                                  | VCPXEVT       | VCP transmit interrupt      |
| 30                                  | TCPREVT       | TCP receive interrupt       |
| 31                                  | TCPXEVT       | TCP transmit interrupt      |
| 32                                  | UREVT         | UTOPIA receive event        |
| 33–39                               | _             | None                        |
| 40                                  | UXEVT         | UTOPIA transmit event       |
| 41–47                               | _             | None                        |
| 48                                  | GPINT8        | GPIO event 8                |
| 49                                  | GPINT9        | GPIO event 9                |
| 50                                  | GPINT10       | GPIO event 10               |
| 51                                  | GPINT11       | GPIO event 11               |
| 52                                  | GPINT12       | GPIO event 12               |
| 53                                  | GPINT13       | GPIO event 13               |
| 54                                  | GPINT14       | GPIO event 14               |
| 55                                  | GPINT15       | GPIO event 15               |
| 56-63                               | _             | None                        |

<sup>&</sup>lt;sup>†</sup> Each of the 64 channels can also be synchronized with the transfer completion or alternate transfer completion events. See section 3.3, *Chaining EDMA Channels by an Event*.

## 1.5 Types of EDMA Transfers

The EDMA provides for two types of data transfers, 1-dimensional (1D) and 2-dimensional (2D). The 2DD and 2DS fields in the channel options parameter register (OPT) select the type of transfer. When the 2DD field is set to 1, a 2D transfer on the destination is performed. Similarly, when the 2DS field is set to 1, a 2D transfer on the source is performed. All combinations of 2DS and 2DD are supported.

The number of dimensions a transfer has will determine the makeup of a frame of data. In a 1D transfer, a number of individual elements make up the frames. In a 2D transfer, blocks are made up of a number of arrays, each of which is made up of a number of elements. For a representation of various types of EDMA transfers, see Appendix A.

### 1.5.1 1-Dimensional Transfers

For 1D transfers, a group of elements equal to element count constitute a frame. Transfers focus on individual elements. Each frame of data to be transferred has a single dimension associated with it, indicating the number of elements per frame. EDMA channels may be configured to transfer multiple frames (or a block of frames), but each frame is handled individually. Frame count is the number of frames in a 1D transfer. A 1D transfer can be considered two dimensional, with the second dimension fixed at 1. Figure 1–3 shows a sample 1D frame with an element count of m.

Figure 1-3. 1-Dimensional Transfer Data Frame



The elements within a block can be all located at the same address, at contiguous addresses, or at a configurable offset from one another. The addresses of elements within a frame can be located at a specific distance apart, as determined by the element index (ELEIDX), while address of the first element of each frame is a set distance from a particular element of the previous frame, as determined by the frame index (FRMIDX). Once a complete frame is transferred, the element count reaches 0. Therefore for multiframe transfers, the element count has to be reloaded by the element count reload field (ELERLD) in the transfer entry.

Transfers may be submitted either one element at a time when element synchronized (FS = 0), or one frame at a time when frame synchronized (FS = 1).

1-10 Overview SPRU234

## 1.5.1.1 Element Synchronized 1D Transfer (FS = 0)

If a channel is configured to be a 1D element synchronized transfer, the source and destination addresses are updated within the parameter table following the transfer request submission for each element. Therefore the element index (ELEIDX) and frame index (FRMIDX) are based on the difference between element addresses. Figure 1–4 shows a 1D element synchronized transfer with 4 elements in each frame (ELECNT = 4) and a total of 3 frames (FRMCNT = 2).

Figure 1–4. 1D Transfer with Element Synchronization (FS = 0)



Each element in a frame is transferred from its source to destination address upon receiving the channel-specific sync event. After the channel receives a sync event, it sends off a transfer request for DMA service. The EDMA controller then decrements the element count (ELECNT) by 1 in the parameter RAM. When a channel sync event occurs and ELECNT = 1 (indicating the last element in a frame), the EDMA controller first sends off the transfer request triggered by the event. Afterward, an element count reload occurs with the 16-bit value in ELERLD and frame count (FRMCNT) decrements by 1. The element index (ELEIDX) is used to compute the address of the next element in a frame. Similarly, the frame index (FRMIDX) is added to the last element address in a frame to derive the next frame start address. The address modification and count modification depends on the type of update modes selected. Specific updates are described in sections 1.7 and 1.8.

If linking is enabled (LINK = 1, see section 1.9), the complete transfer parameters get reloaded (from the parameter reload space in EDMA parameter RAM) after sending the last transfer request to the address generation hardware. This sets up a new set of parameters in advance for the next occurrence of the event.

## 1.5.1.2 Frame Synchronized 1D Transfer (FS = 1)

Frame-synchronized 1D transfer allows a channel to request the transfer of an entire frame of elements. The frame index no longer represents the difference between the address of the last element of a frame and the address of the first element of the subsequent frame, but rather the difference between the starting addresses of each frame. A frame-synchronized 1D transfer is functionally identical to an array-synchronized 2D transfer (assuming ELEIDX equals the number of bytes per element). Figure 1–5 shows the address indexing for a frame-synchronized 1D transfer.

Figure 1–5. 1D Transfer With Frame Synchronization (FS = 1)



The element transfer in each frame is not synchronized, but instead the channel event synchronizes each frame transfer. The FS bit, in the channel options parameter register (OPT), should be set to 1 to enable frame-synchronized transfer. The element index (ELEIDX) can be used to stagger elements in a frame. Frame index (FRMIDX) can be added to the start element address in a frame to derive the next frame start address. Element count reload (ELERLD) does not apply to a 1D frame-synchronized transfer (FS = 1). The address modification and count modification depends on the type of update modes selected. Sections 1.7 and 1.8 describe specific updates.

If linking is enabled (LINK = 1, see section 1.9), the complete transfer parameters get reloaded (from the parameter reload space in EDMA parameter RAM) after sending the last transfer request to the address generation hardware.

1-12 Overview SPRU234

#### 1.5.2 2-Dimensional Transfers

2D transfers are useful for imaging applications where a contiguous set of elements (referred to as array) has to be transferred on receiving a sync event. This means there is no spacing or indexing between elements in an array, hence 2D transfers do not use the element index (ELEIDX). The number of elements in an array makes up for the first dimension of the transfer. A group of arrays forms the second dimension, called a block. Arrays can be offset from one another by a fixed amount. Figure 1-6 shows a 2D frame with an array count of n and an element count of m.

The offset of the arrays is determined by the array index (FRMIDX), the value of which depends on the synchronization mode of the transfer. Transfers may be submitted either one array at a time when array synchronized (FS = 0), or one block at a time when block synchronized (FS = 1).

Figure 1-6. 2-Dimensional Transfer Data Block



## 1.5.2.1 Array Synchronized 2D Transfer (FS = 0)

A channel that is configured to perform a 2D transfer with array synchronization updates its source and destination registers after the transfer request for each array is submitted. The array index (FRMIDX) is the difference between the starting addresses for each array of the block, as shown in Figure 1–7. FRMIDX is used for all address update modes except fixed address update mode (SUM/DUM = 00b).

Figure 1–7. 2D Transfer with Array Synchronization (FS = 0)



Upon receiving a synchronization event, an array (contiguous group of elements) is transferred. Figure 1–7 shows 4 elements in an array (ELECNT = 4) and the number of arrays to be transferred is 3 (FRMCNT = 2). The frame count (FRMCNT) decrements after the transfer of each array. The frame index is added to an array's start address to derive the next array's start address. The actual address modification and count modification depends upon the type of update modes selected. Sections 1.8 and 1.9 describe specific updates.

When FRMCNT reaches 0 and linking is enabled (LINK = 1, see section 1.9), the complete transfer parameters get reloaded (from the parameter reload space in EDMA parameter RAM) after sending the last transfer request to the address generation hardware.

1-14 Overview SPRU234

## 1.5.2.2 Block Synchronized 2D Transfer (FS = 1)

For a 2D transfer, the complete block gets transferred when the channel's event occurs and FS = 1. Block synchronization causes the address generation/transfer logic to implement the array index (FRMIDX). This address update is transparent and is not reflected in the parameter RAM. The address is updated after each element in a burst. The logic first updates the addresses according to the setting of SUM/DUM. If an element is the last in a particular array and an update mode is selected (SUM/DUM  $\neq$  00b), the address(es) are indexed according to the array index. The index is added to the address after the address update occurs. FRMIDX is equal to the space between arrays of a block, as shown in Figure 1–8.

If linking is enabled (LINK = 1), the next EDMA block transfer in the link (as specified by the link address) is performed as soon as the next block sync arrives. See section 1.9 for details on linking.

Figure 1–8. 2D Transfer with Block Synchronization (FS = 1)



## 1.6 Element Size and Alignment

The element size that the EDMA controller uses for a transfer is specified in the ESIZE field of the channel options parameter register (OPT). The EDMA controller can transfer 32-bit words, 16-bit half-words, or 8-bit bytes in a transfer.

The addresses must be aligned on the element size boundary. Word accesses must be aligned on a word (multiple of 4) boundary and half-word accesses must be aligned on a half-word (multiple of 2) boundary. Unaligned values can result in undefined operation.

The maximum EDMA element size is a 32-bit word; however, the following data paths are 64-bit wide:

|        | L2 SRAM<br>EMIFA (64-bit EMIF, C64x DSP only)                                                                                                                                                                           |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| exar   | on transferring a burst of elements to or from a 64-bit-wide peripheral (for mple, L2 SRAM or EMIFA), 64-bit elements are transferred to maximize available bandwidth if the element size is 32-bit word (ESIZE = 00b). |
| DUN    | e must be taken when performing a fixed-mode access (SUM or I = fixed) to peripherals that have 64-bit data paths to/from the EDMA. se include L2 SRAM, EMIFA (C64x DSP only), and TCP/VCP (C64x DSP).                  |
| If the | e EDMA is setup with the following parameters:                                                                                                                                                                          |
|        | Element size is 32-bit word (ESIZE = 00b)                                                                                                                                                                               |
|        | Fixed address mode (SUM or DUM = 00b in the options parameter)                                                                                                                                                          |
|        | Transfer/synchronization type is array-/frame-/block-synchronized (not element-synchronized, see section 1.7)                                                                                                           |
|        | Element count is greater than 1 (ELECNT > 1)                                                                                                                                                                            |
|        | Either the source or destination bus width is 64 bits                                                                                                                                                                   |
| Ther   | n the programmer must ensure that the following conditions are true:                                                                                                                                                    |
|        | Element count (ELECNT) must be a multiple of 2                                                                                                                                                                          |
|        | Frame/Array index field must be a multiple of 2                                                                                                                                                                         |
|        |                                                                                                                                                                                                                         |

1-16 Overview SPRU234

Operation is undefined if the above conditions are not met.

Accesses to a 64-bit-wide data bus with the above EDMA configurations are fixed on a 64-bit boundary. For example, when performing an N number of 32-bit accesses to the L2 SRAM or EMIFA in fixed address mode (ELECNT = N, N > 1), the EDMA actually performs N/2 number of 64-bit accesses to the fixed doubleword address. Thus, it is actually a 64-bit doubleword that is transferred.

For a write to a 64-bit-wide data bus with the above conditions, both word 0 and word 1 of the fixed doubleword address are updated. For example, under the above conditions, a 32-bit write to the L2 SRAM address 0000 0000h updates both word 0 (at address 0000 0000h) and word 1 (at address 0000 0004h) with the new data.

For a read from a 64-bit-wide data bus with the above conditions, both word 0 and word 1 of the fixed doubleword address are extracted. For example, when performing an EDMA word transfer from the L2 SRAM fixed address 0000 0000h to an external memory using a 32-bit EMIF, the extracted data from the L2 SRAM shows up at EMIF pins ED[31:0] as word 0, word 1, word 0, word 1, ...etc.

The above considerations only apply to accesses to a 64-bit-wide data bus. For EDMA fixed address mode word access to a 32-bit internal register, or a 32-bit, 16-bit, or 8-bit external memory device, the address is fixed on a 32-bit word boundary. Reads and writes are only performed to the word address specified.

## 1.7 Element and Frame/Array Count Updates

The EDMA parameter RAM has 16-bit unsigned values of element count (ELECNT) and frame/array count (FRMCNT). Additionally, it also holds 16-bit signed values for the element index (ELEIDX) and frame/array index (FRMIDX). The maximum number of elements in a frame or an array (for 2D transfers) is 65535. The maximum number of frames in a block is 65536.

The ELECNT and FRMCNT are updated in the corresponding event's transfer entry depending on the type of transfer (1D or 2D) and the synchronization type, as shown in Table 1–4.

Table 1-4. EDMA Element and Frame/Array Count Updates

| Synchronization  | Transfer Mode         | Element Count Update      | Frame/Array Count Update <sup>†</sup> |
|------------------|-----------------------|---------------------------|---------------------------------------|
| Element (FS = 0) | 1D<br>(2DS & 2DD = 0) | -1 (reload if ELECNT = 1) | -1 (if element count = 1)             |
| Array (FS = 0)   | 2D<br>(2DS   2DD = 1) | None                      | -1                                    |
| Frame (FS = 1)   | 1D<br>(2DS & 2DD = 0) | None                      | -1                                    |
| Block (FS = 1)   | 2D<br>(2DS   2DD = 1) | None                      | None                                  |

<sup>&</sup>lt;sup>†</sup> Frame count update applies to 1D transfers. Array count update applies to 2D transfers. No frame/array count update occurs if the frame/array count is 0 (FRMCNT = 0).

Reloading the element count for element synchronized 1D transfers (FS = 0) has a special condition. In this case, the address is updated by element size or element/frame index depending on SUM/DUM fields. Therefore, the EDMA controller keeps track of the element count to update the address. When an element sync event occurs at the end of a frame (ELECNT = 1), the EDMA controller sends off the transfer request, and reloads ELECNT from the element count reload field in the parameter RAM. This element count reload occurs when element count is 1 and the frame count is nonzero. When configuring transfers where the ELERLD bits in the EDMA channel count reload/link address parameter (RLD) are used, the ELERLD bits must be set to a nonzero value, or the transfer hangs. All other types of transfers do not use the 16-bit element count reload field because the address generation hardware tracks the address directly.

1-18 Overview SPRU234

## 1.8 Source/Destination Address Updates

Depending on the SUM/DUM fields in the channel options parameter register (OPT), the source and/or destination addresses can be modified. The EDMA controller performs the necessary address computation. The various address update modes listed in Table 1–5 provide for the creation of a variety of data structures. The source and/or destination address is updated depending on whether frame/block sync (FS) is enabled, or the dimension (2DS/2DD) of the transfer. All address updates should occur after the current transfer request is sent; therefore, these updates are used to set the EDMA parameters for the next event.

The update of the source and/or destination address depends on the transfer type chosen for both the source and destination. For example, a transfer from 1D source to a 2D destination requires that the source be updated on a frame basis (not on element basis) to provide 2D type data to the destination. Table 1–6 shows the amount of modification of the source address for each of the combinations of FS, 2DS/2DD, and SUM values. Table 1–7 shows the possible destination address updates.

Note that when either the source or the destination is a 2D transfer and the transfer is block synchronized (FS = 1), the complete block of data is transferred on a sync event. Therefore, address updates are not applicable in this case because address updates are transparent. If LINK = 1 and the link conditions outlined in Table 1-8 are met, no address updates occur. Instead, the link parameters are copied directly to the event parameter.

Table 1-5. Source/Destination Address Update Modes

| SUM/DUM Bit<br>Value (Binary) | Address<br>Modification | 1D Transfer                                                                                          | 2D Transfer                                                                                                                                       |
|-------------------------------|-------------------------|------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 00                            | None                    | All elements located at the same address.                                                            | All elements in an array are at the same address.                                                                                                 |
| 01                            | Increment               | All elements are contiguous, with subsequent elements located at a higher address than the previous. | All elements within an array are contiguous, with subsequent elements located at a higher address than the previous. Arrays are offset by FRMIDX. |
| 10                            | Decrement               | All elements are contiguous, with subsequent elements located at a lower address than the previous.  | All elements within an array are contiguous, with subsequent elements located at a lower address than the previous. Arrays are offset by FRMIDX.  |
| 11                            | Index                   | All elements within a frame are offset from one another by ELEIDX. Frames are offset by FRMIDX.      | Reserved.                                                                                                                                         |

Table 1-6. EDMA Source Address Parameter Updates

| Frame | Transfer Type           |      | Source Update Mode (SUM)                                                                                             |                                                                                                                      |                                                                                                                                 |
|-------|-------------------------|------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Sync  | Transfer Type (2DS:2DD) | 00   | 01                                                                                                                   | 10                                                                                                                   | 11                                                                                                                              |
| 0     | 00                      | None | +ESIZE; Increment by element                                                                                         | -ESIZE; Decrement by element                                                                                         | +ELEIDX or + FRMIDX if ELECNT = 1;                                                                                              |
|       |                         |      | size.                                                                                                                | size.                                                                                                                | Add signed ELEIDX to each element in a frame except the last. Add signed FRMIDX to the last element in a frame when ELECNT = 1. |
|       | 01                      | None | +(ELECNT $\times$ ESIZE bytes);                                                                                      | -(ELECNT × ESIZE bytes);                                                                                             | Reserved.                                                                                                                       |
|       |                         |      | Add ELECNT scaled<br>by element size to the<br>start address of<br>previous frame.                                   | Subtract ELECNT scaled by element size from the start address of previous frame.                                     |                                                                                                                                 |
|       | 10                      | None | +FRMIDX;                                                                                                             | +FRMIDX;                                                                                                             | Reserved.                                                                                                                       |
|       |                         |      | Add signed FRMIDX to<br>the first element in a<br>frame. Element<br>addresses in a frame<br>are in increasing order. | Add signed FRMIDX to<br>the first element in a<br>frame. Element<br>addresses in a frame<br>are in decreasing order. |                                                                                                                                 |
|       | 11                      | None | +FRMIDX;                                                                                                             | +FRMIDX;                                                                                                             | Reserved.                                                                                                                       |
|       |                         |      | Add signed FRMIDX to<br>the first element in a<br>frame. Element<br>addresses in a frame<br>are in increasing order. | Add signed FRMIDX to<br>the first element in a<br>frame. Element<br>addresses in a frame<br>are in decreasing order. |                                                                                                                                 |
| 1     | 00                      | None | +(ELECNT × ESIZE                                                                                                     | -(ELECNT × ESIZE                                                                                                     | +FRMIDX;                                                                                                                        |
|       |                         |      | bytes); Add ELECNT scaled by element size to the start address of previous frame.                                    | bytes); Subtract ELECNT scaled by element size from the start address of previous frame.                             | Add signed FRMIDX to<br>the first element in a<br>frame. Element<br>addresses in a frame<br>spaced by ELEIDX.                   |
|       | 01                      | None | None.                                                                                                                | None.                                                                                                                | Reserved.                                                                                                                       |
|       | 10                      | None | None.                                                                                                                | None.                                                                                                                | Reserved.                                                                                                                       |
|       | 11                      | None | None.                                                                                                                | None.                                                                                                                | Reserved.                                                                                                                       |

**Legend:** ELECNT: Element count; ELEIDX: 16-bit signed element index value; FRMCNT: Frame/array count; FRMIDX: 16-bit signed frame index value(1D transfers) or 16-bit signed array index value (2D transfers); ESIZE: element size in bytes

1-20 Overview SPRU234

Table 1-7. EDMA Destination Address Parameter Updates

| Erama         | Transfor Type           | Destination Update Mode (DUM) |                                                                                                                      |                                                                                                                      |                                                                                                                                 |
|---------------|-------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|
| Frame<br>Sync | Transfer Type (2DS:2DD) | 00                            | 01                                                                                                                   | 10                                                                                                                   | 11                                                                                                                              |
| 0             | 00                      | None                          | +ESIZE; Increment by element                                                                                         | -ESIZE; Decrement by element                                                                                         | +ELEIDX or + FRMIDX if ELECNT = 1                                                                                               |
|               |                         |                               | size.                                                                                                                | size.                                                                                                                | Add signed ELEIDX to each element in a frame except the last. Add signed FRMIDX to the last element in a frame when ELECNT = 1. |
|               | 01                      | None                          | +FRMIDX;                                                                                                             | +FRMIDX;                                                                                                             | Reserved.                                                                                                                       |
|               |                         |                               | Add signed FRMIDX to<br>the first element in a<br>frame. Element<br>addresses in a frame<br>are in increasing order. | Add signed FRMIDX to<br>the first element in a<br>frame. Element<br>addresses in a frame<br>are in decreasing order. |                                                                                                                                 |
|               | 10                      | None                          | +(ELECNT $\times$ ESIZE bytes);                                                                                      | $\begin{array}{l} -(ELECNT \times ESIZE \\ bytes); \end{array}$                                                      | Reserved.                                                                                                                       |
|               |                         |                               | Add ELECNT scaled<br>by element size to the<br>start address of<br>previous frame.                                   | Subtract ELECNT scaled by element size from the start address of previous frame.                                     |                                                                                                                                 |
|               | 11                      | None                          | +FRMIDX;                                                                                                             | +FRMIDX;                                                                                                             | Reserved.                                                                                                                       |
|               |                         |                               | Add signed FRMIDX to<br>the first element in a<br>frame. Element<br>addresses in a frame<br>are in increasing order. | Add signed FRMIDX to<br>the first element in a<br>frame. Element<br>addresses in a frame<br>are in decreasing order. |                                                                                                                                 |
| 1             | 00                      | None                          | +(ELECNT × ESIZE                                                                                                     | -(ELECNT × ESIZE                                                                                                     | +FRMIDX;                                                                                                                        |
|               |                         |                               | bytes);                                                                                                              | bytes);                                                                                                              | Add signed FRMIDX to                                                                                                            |
|               |                         |                               | Add ELECNT scaled<br>by element size to the<br>start address of<br>previous frame.                                   | Subtract ELECNT scaled by element size from the start address of previous frame.                                     | the first element in a frame. Element addresses in a frame spaced by ELEIDX.                                                    |
|               | 01                      | None                          | None.                                                                                                                | None.                                                                                                                | Reserved.                                                                                                                       |
|               | 10                      | None                          | None.                                                                                                                | None.                                                                                                                | Reserved.                                                                                                                       |
|               | 11                      | None                          | None.                                                                                                                | None.                                                                                                                | Reserved.                                                                                                                       |

**Legend:** ELECNT: Element count; ELEIDX: 16-bit signed element index value; FRMCNT: Frame/array count; FRMIDX: 16-bit signed frame index value(1D transfers) or 16-bit signed array index value (2D transfers); ESIZE: element size in bytes

## 1.9 Linking EDMA Transfers

The EDMA controller provides linking, a feature especially useful for complex sorting, circular buffering types of applications. If LINK = 1, upon completion of a transfer, the EDMA link feature reloads the current transfer parameters with the parameter pointed to by the 16-bit link address. The entire EDMA parameter RAM is located in the 01A0 xxxxh area. Therefore, the 16-bit link address, which corresponds to the lower 16-bit physical address, suffices to specify the location of the next transfer entry. The link address must be aligned on a 24-byte boundary. Figure 1–9 shows an example of a linked EDMA transfer.

Figure 1-9. Linked EDMA Transfer



† See section 1.10 for details on null parameters

1-22 Overview SPRU234

The link address is evaluated only if LINK is set to 1 and only after the event parameters have been exhausted. An event's parameters are exhausted when the EDMA controller has completed the transfer associated with the request. Table 1–8 shows the channel completion conditions when the linking of parameters is performed. There is virtually no limit to the length of linked transfers. The last transfer parameter entry should have its LINK = 1 to link to a NULL parameter set so that the linked transfer stops after the last transfer. See section 1.10 for details.

Table 1-8. Channel Completion Conditions

| LINK = 1                       | 1D Transfers                                | 2D Transfers      |
|--------------------------------|---------------------------------------------|-------------------|
| Element/array sync<br>(FS = 0) | Frame count = = 0 &&<br>Element count = = 1 | Frame count = = 0 |
| Frame sync (FS = 1)            | Frame count = = 0                           | Always            |

Linking an entry to itself replicates the behavior of autoinitialization to facilitate the use of circular buffering and repetitive transfers. After an EDMA channel exhausts its current entry, it reloads the parameter set and the transfer begins again.

Once the channel completion conditions are met for an event, the transfer parameters located at the link address are loaded into one of the 16 event parameter space (C621x/C671x DSP) or 64 event parameter space (C64x DSP) for the corresponding event. Now, the EDMA can start the next transfer. To eliminate possible timing windows posed during this parameter reload mechanism, the EDMA controller does not evaluate the event register during this time. However, the event register still captures events, and processes them after the parameter reload is complete.

Any entry in the PaRAM can be used for a linked transfer parameter set. Entries in the first 16 (C621x/C671x DSP) or 64 (C64x DSP) locations should only be used for linking, if the corresponding event and chain event are disabled.

#### 1.10 Terminating an EDMA Transfer

All EDMA transfers are terminated by linking to a NULL parameter set after the last transfer. The NULL parameter set serves as the termination point of any EDMA transfer. A NULL parameter set is defined as an EDMA parameter set where all the parameters (options, source/destination address, frame/element count, etc.) are cleared to 0. Multiple EDMA transfers can link to the same terminating NULL parameter set. Therefore, the EDMA parameter RAM only requires one NULL parameter set. Figure 1–10 presents an example of an EDMA transfer termination.

Figure 1-10. Terminating EDMA Transfers

| Event N p            | parameters           |  | Null parameters located at address 01A0 07E0h |
|----------------------|----------------------|--|-----------------------------------------------|
| Options (            | LINK=1)              |  | 0000 0000h                                    |
| Source (SRC) address |                      |  | 0000 0000h                                    |
| Array/Frame count    | Element count        |  | 0000 0000h                                    |
| Destination          | (DST) address        |  | 0000 0000h                                    |
| Array/Frame index    | Element index        |  | 0000 0000h                                    |
| Element count reload | Link address = 07E0h |  | 0000 0000h                                    |

1-24 Overview SPRU234

#### 1.11 EDMA Interrupt Generation

The EDMA controller is responsible for generating transfer-completion interrupts to the CPU. Unlike the C620x/C670x DMA controller, which has individual interrupts for each DMA channel, the EDMA generates a single interrupt (EDMA\_INT) to the CPU on behalf of all 16 channels (C621x/C671x DSP) or 64 channels (C64x DSP). The various control registers and bit fields facilitate EDMA interrupt generation.

When the TCINT bit in the channel options parameter (OPT) is set to 1 for an EDMA channel and a specific transfer complete code (TCC) is provided, the EDMA controller sets a bit in the channel interrupt pending register (CIPR). The C64x EDMA has two channel interrupt pending registers, channel interrupt pending low register (CIPRL) and channel interrupt pending high register (CIPRH), for the 64 channels.

The TCC value programmed dictates the CIPR bit number that gets set. Lastly, the EDMA\_INT to the CPU must be generated. To do this, the corresponding interrupt enable bit should be set in the channel interrupt enable register (CIER). Since the C64x EDMA has 64 channels, it has two channel interrupt enable registers, channel interrupt enable low register (CIERL) and channel interrupt enable high register (CIERH).

To configure the EDMA for any channel (or QDMA request) to interrupt the CPU:

| Set CIEn to 1, in CIER. |
|-------------------------|
| Set TCINT to 1, in OPT  |
| Set TCC to n, in OPT.   |

CIPR is equivalent to an interrupt pending register whose source is TCC value, and CIER is similar to an interrupt enable register. Note that if the CIER bit is disabled, the channel completion event is still registered in CIPR if its TCINT = 1. Once the CIER bit is enabled, the corresponding channel interrupt is sent to the CPU. If the CPU interrupt (defaults to CPU\_INT8) is enabled, its interrupt service routine is executed.

In the C621x/C671x EDMA, the TCC field specifies the transfer complete code, with values between 0–15. In the C64x EDMA, which has a total of 64 channels, the transfer complete code is expanded to a 6-bit value that accommodates the 64 channels. The 6-bit transfer complete code of the C64x EDMA consists of the TCCM bits (most-significant bits of the transfer complete code), in addition to the TCC field. The transfer complete code is directly mapped to the CIPR bits as shown in Table 1–9 for the C621x/C671x DSP and as shown in Table 1–10 for the C64x DSP.

For example, if TCC = 1100b (and also TCCM = 00 for the C64x DSP), CIPR[12] (C621x/C671x DSP) or CIPRL[12] (C64x DSP) is set to 1 after the transfer is complete, and this generates a CPU interrupt only if CIER[12] = 1. You can program the transfer complete code to any value in Table 1–9 for any EDMA channel. In other words, there does not need to be a direct relation between the channel number and the transfer complete code value. This allows multiple channels having the same transfer complete code value to cause the CPU to execute the same ISR (for different channels). Alternatively, the same channel can set multiple complete codes depending on the transfers performed.

Table 1–9. Transfer Complete Code (TCC) to EDMA Interrupt Mapping (C621x/C671x DSP)

| TCC Bits in OPT<br>(TCINT = 1) | CIPR Bit Set | TCC Bits in OPT<br>(TCINT = 1) | CIPR Bit Set |
|--------------------------------|--------------|--------------------------------|--------------|
| 0000b                          | CIP0         | 1000b                          | CIP8         |
| 0001b                          | CIP1         | 1001b                          | CIP9         |
| 0010b                          | CIP2         | 1010b                          | CIP10        |
| 0011b                          | CIP3         | 1011b                          | CIP11        |
| 0100b                          | CIP4         | 1100b                          | CIP12        |
| 0101b                          | CIP5         | 1101b                          | CIP13        |
| 0110b                          | CIP6         | 1110b                          | CIP14        |
| 0111b                          | CIP7         | 1111b                          | CIP15        |

Table 1-10. Transfer Complete Code (TCC) to EDMA Interrupt Mapping (C64x DSP)

| TCC Bits in OPT<br>(TCINT = 1) | CIPRL Bit Set | TCC Bits in OPT<br>(TCINT = 1) | CIPRH Bit Set† |
|--------------------------------|---------------|--------------------------------|----------------|
| 00 0000b                       | CIP0          | 10 0000b                       | CIP32          |
| 00 0001b                       | CIP1          | 10 0001b                       | CIP33          |
| 00 0010b                       | CIP2          | 10 0010b                       | CIP34          |
| 00 0011b                       | CIP3          | 10 0011b                       | CIP35          |
| 00 0100b                       | CIP4          | 10 0100b                       | CIP36          |
|                                |               |                                |                |
|                                |               |                                |                |
| 01 1110b                       | CIP30         | 11 1110b                       | CIP62          |
| 01 1111b                       | CIP31         | 11 1111b                       | CIP63          |

<sup>&</sup>lt;sup>†</sup> Bit fields CIP[32-63] correspond to bits 0 to 31 in CIPRH.

1-26 Overview SPRU234

#### 1.11.1 EDMA Interrupt Servicing by the CPU

Since the EDMA controller tracks the completion of the EDMA channel transfer, it sets the appropriate bit in CIPR as per the transfer complete code specified. The CPU ISR should read CIPR and determine what, if any, events/channels have completed and perform the necessary operations. The ISR should clear the bit in CIPR upon servicing the interrupt; therefore, enabling recognition of further interrupts. Writing a 1 to the relevant bit can clear the CIPR bits, writing a 0 has no effect.

By the time one interrupt is serviced, many others could have occurred and relevant bits set in CIPR. Each of these bits in CIPR would probably need different types of service. The ISR should check for all pending interrupts and continue until all the posted interrupts are serviced.

After any write to CIPR, if the bitwise AND of the CIPR and CIER is nonzero, the interrupt flag is set in the interrupt flag register (IFR) of the CPU. This implementation prevents losing interrupts that occur as the ISR is exited but can cause the ISR to be entered more than once. The additional call to the ISR occurs because the ISR is typically written to process and clear each CIPR bit serially. It is the write which clears the processed CIPR bit that sets the additional IFR. The second time the ISR is called, the CIPR bit may be cleared to 0. As stated previously, the ISR should read CIPR and determine what, if any, events/channels have completed and perform the necessary operations. The second time the ISR is entered, if the CIPR is read as 0, no operations are necessary. To completely avoid the extra interrupt, clear all processed CIPR bits at once at the end of the ISR.

#### 1.11.2 Alternate Transfer Complete Code Interrupt (C64x DSP only)

In addition to the transfer complete interrupt, the C64x EDMA allows channel interrupt upon completion of intermediate transfers in a block, referred to as the alternate transfer complete interrupt. For example, in a 1D element-synchronized transfer, alternate transfer complete interrupt may be generated upon transfer completion of each element.

Two new fields, the alternate transfer complete interrupt (ATCINT) and the alternate transfer complete code (ATCC), are added to the channel options parameters (OPT). The function of the alternate transfer interrupt is similar to the function of the transfer complete interrupt. Similar to the TCCM:TCC, the ATCC can be set to any values between 0–63 (see Table 1–10).

To enable alternate transfer complete interrupt, configure the EDMA channel options parameter as follows:

| Set CIEn to 1, in CIER.        |
|--------------------------------|
| Set ATCINT to 1, in OPT        |
| Set ATCC to <i>n</i> , in OPT. |

When alternate transfer complete interrupt is enabled by ATCINT, an interrupt is set (and sent to the CPU, if CIER is set) upon completion of each intermediate transfer of the current channel. Upon completion of the entire channel transfer (see channel completion conditions in Table 1–8), the transfer complete interrupt applies instead, provided transfer complete interrupt is enabled by TCINT. Alternate transfer complete interrupt does not apply to 2D frame-synchronized transfers, since there are no intermediate transfers in this mode.

1-28 Overview SPRU234

#### 1.12 EDMA Performance

provided that the source and destination are two different resources that provide a single EDMA cycle throughput. The following can limit performance:
 EDMA stalls occur when the EDMA submits another request to a full priority level queue.
 EDMA accesses to L2 SRAM with lower priority than CPU.
 EDMA bandwidth is fully utilized when performing burst transfer, which is obtained if and only if the EDMA transfer is configured as follows:

The EDMA can perform element transfers with single EDMA cycle throughput,

☐ Transfer/synchronization type is array-/frame-/block-synchronized transfer (not element-synchronized, see section 1.7)

☐ Element size is 32-bit (ESIZE = 00b)

 $\square$  Addressing mode is increment, decrement, or fixed (SUM or DUM = 00/01/10b in the options parameter)

The EDMA performs single element transfers for all transfers not meeting the above conditions, which utilizes only a portion of the bandwidth available.

For the burst transfer types described above, the burst length is dictated by the 1D component of the transfer, which is specified by the ELECNT field. For array- or frame-synchronized transfer, the 1D component of the transfer is the amount of data that gets transferred per synchronization event. For block-synchronized transfers, the complete 2D transfer is transferred per synchronization event; however, burst transfers are only performed for the 1D component. If the 1D length (ELECNT) is programmed to a small value, the performance will reduce accordingly and in the worst case (ELECNT = 1), the performance will be identical to the performance described for single element transfers.

#### 1.13 Quick DMA (QDMA)

Quick DMA (QDMA) provides one of the most efficient ways to move data. QDMA supports nearly all of the same transfer modes of the EDMA. However, as the name implies, QDMA submits transfer requests more quickly than the EDMA. In a typical system, you utilize the EDMA for periodic real-time peripheral servicing, such as providing the McBSP with transmit data at a regular rate. For some applications, however, data must be moved in blocks under direct control of the code running on the CPU. For these applications, the QDMA is ideally suited to issue single, independent transfers to quickly move data.

#### 1.13.1 Initiating a QDMA Transfer

A QDMA transfer requires only one to five CPU cycles to submit, depending on the number of registers that need to be configured. A typical QDMA transfer is performed by writing four of the parameter values to their registers followed by the write of the fifth parameter to its corresponding pseudo-register. All QDMA transfers are submitted using frame synchronization (1D) or block synchronization (2D); therefore, the QDMA always requests a transfer of one complete frame (1D) or block (2D) of data. The value in the FS field of the QDMA channel options register (QOPT) is "don't care." There are no intermediate transfers in a QDMA transfer. Only one request is sent for any QDMA submission and Table 1–11 shows the number of elements transferred.

Table 1-11. QDMA Transfer Length

| Transfer Dimension | Elements Transferred                 |
|--------------------|--------------------------------------|
| 1D to 1D           | One frame, regardless of frame count |
| Other              | One block, all arrays transferred    |

Thus, a typical submission sequence might look like:

1-30 Overview SPRU234

#### 1.13.2 QDMA Performance

The QDMA mechanism is extremely efficient at submitting DMA requests. The QDMA registers pass stores to L2 as regular writes rather than peripheral writes. A QDMA transfer requires only one to five CPU cycles (one CPU cycle write for each of the five QDMA registers) to submit, depending upon the number of registers that need to be configured. Therefore, the QDMA registers can be used within the context of tight loop algorithms if desired.

Furthermore, all of the QDMA registers retain their value after the request is submitted, so if a second transfer is performed with any of the same parameter settings, they do not need to be rewritten by the CPU. Only the changed registers require rewriting, with the final parameter written to the appropriate pseudo-register to submit the transfer. As a result, subsequent QDMA requests can be processed in as little as one CPU cycle per request.

#### 1.13.3 QDMA Stalls and Priority

The QDMA has several stalling conditions. Once a write has been performed to one of the pseudo-registers (resulting in a pending QDMA transfer request), future writes to the QDMA registers stall until the transfer request is sent. Normally this will occur for 2–3 EDMA cycles, as this is how long it takes to submit a transfer. The CPU does not generally see stalls, because writes to the QDMA registers occur via the L1D write buffer. Future writes to the buffer may eventually fill it up and stall the CPU from subsequent reads/writes.

Because the QDMA and the L2 cache controller share the same transfer request node, cache activity requiring the use of this transfer request node may delay submission of the QDMA transfer request. The L2 controller is given priority during this sort of arbitration, as it is assumed the cache requests have a greater likelihood of eventually stalling the CPU. The L2 write buffer typically keeps the CPU from being affected by this stall condition.

Similar to the EDMA channels, QDMA can have programmable priority in the lower levels, as described in section 2.4 and section 3.5. The PRI field in the QDMA channel options register (QOPT) specifies the priority level of the QDMA. On the C621x/C671x DSP, level 0 (urgent priority) is reserved for L2 cache accesses. Thus, QDMA requests with level 0 or reserved values are discarded.

If an EDMA request and a QDMA request happen simultaneously, the QDMA request is submitted first. However, this only applies to the order of request submission. The PRI field determines the actual priority of the request. An EDMA request with level 1 priority has higher priority than a QDMA request with level 2 priority, even if the two events happen simultaneously and the QDMA request is submitted first. Therefore, it is very important that the PRI field specifies the priority of an EDMA/QDMA request, rather than relying on the order of the requests.

#### 1.14 Emulation Operation

During debug using the emulator, the CPU may be halted on an execute packet boundary for single stepping, benchmarking, profiling, or other debug uses. During an emulation halt, EDMA operations continue.

#### 1.15 Transfer Request Submission

#### 1.15.1 Request Chain

All transfer requestors to the EDMA are connected to the transfer request chain, as shown in Figure 1–11. A transfer request, once submitted, shifts through the chain to the transfer crossbar (TC), where it is prioritized and processed. The transfer request can be for a single data element or for a large number of elements, as described in sections 1.3 and 1.5.

The request chain provides an inherent priority scheme to the requestors. Assuming each makes a submission on the same cycle, the requestor closest to the TC (downstream requestor) arrives first, and the farthest (upstream requestor) arrives last. Once a request is within the request chain, it has priority over new submissions, such that the requests at the end of the chain do not get starved for servicing.

To prevent the deadlock that would occur if a downstream requestor was held off from submission due to continuous submissions by upstream requestors, there is a round-robin scheme implemented within the chain's logic. A token is passed around the chain (for the token, it is a loop) in the downstream direction every EDMA clock cycle. The transfer request node that has the token inverts the priority levels of its two requestors. Rather than giving priority to an existing request in the chain, located in the upstream node, priority is given to the local requestor with the token to submit a new request. Although this is a safeguard implanted into the EDMA, the high bandwidth of the EDMA relative to the speed at which requests are submitted has shown this to be inconsequential. The requestors include the L2 controller, the EDMA channels, and the HPI/PCI.

1-32 Overview SPRU234



Figure 1-11.EDMA Transfer Request Block Diagram

#### 1.15.1.1 L2 Controller Transfer Requests

The L2 controller submits all transfer requests for cache servicing, for accessing noncacheable memory, and for QDMA transfers. See the *Two-Level Internal Memory Reference Guides* (SPRU609 and SPRU610) for details on the cacheability of memory.

For C621x/C671x DSP, cache servicing requests are always made on the urgent priority level. For read requests, the cache controller always requests an L2 line in two parts, requesting the "missed" portion of the line first. The data transfers requested are based on the data location within the L2 line, as shown in Table 1–12. For write requests, as a result of writeback/writeback-invalidate operations or eviction, the burst size is one complete L2 line.

<sup>&</sup>lt;sup>†</sup> Q3 is available to C64x DSP only.

Table 1-12. Cache Controller Data Transfers (C621x/C671x DSP)

| Data Location | First Transfer | Second Transfer |
|---------------|----------------|-----------------|
| First 1/4     | Front 1/2 line | Back 1/2 line   |
| Second 1/4    | Back 3/4       | Front 1/4 line  |
| Third 1/4     | Back 1/2 line  | Front 1/2 line  |
| Fourth 1/4    | Back 1/4 line  | Front 3/4 line  |

For C64x DSP, cache servicing requests can be made on any priority levels as specified in the P bits of the cache configuration register (CCFG). For read requests, the cache controller always requests an L2 line in two bursts of 64K bytes each, requesting the "missed" portion of the line first. For write requests, as a result of writeback/writeback-invalidate operations or eviction, the cache controller transfers one complete L2 line in two bursts of 64 bytes each.

For both C621x/C671x DSP and C64x DSP, transfer requests by the L2 controller for noncacheable memory are always equal to a single element and are used to load/store data from/to a noncacheable location in external memory. These requests are also submitted with an urgent priority.

QDMA transfer requests have the same restrictions as the EDMA channels. See section 1.13 for details.

#### 1.15.1.2 HPI/PCI Transfer Requests

The HPI/PCI automatically generates transfer requests to service host activity. For C621x/C671x DSP, these transfer request submissions are submitted only with a high priority and are invisible to you. For C64x DSP, by default HPI/PCI transfer requests are submitted with medium priority, but request priority can be programmed to any of the four priority levels by setting the PRI field in the transfer request control register (TRCTL) to the appropriate value. The HPI/PCI submits a transfer request for a single element read or write for fixed mode host accesses and a transfer request for a short data burst for autoincrement transfers. The burst size is always for eight or fewer elements. See section 2.4 and section 3.5 for available HPI transfer request priority.

#### 1.15.1.3 EDMA Channel Transfer Requests

The EDMA channel transfers can be submitted with urgent (C64x DSP only), high, medium (C64x DSP only), or low priority; with the recommendation that high priority be reserved for short bursts and single element transfers and low priority be used for longer (background) block moves. It is also recommended to divide transfers between the priority levels when applicable, as this helps to maximize the device performance. See section 2.4 and section 3.5 for available EDMA channel transfer request priority.

1-34 Overview SPRU234

#### 1.15.2 Transfer Crossbar

Once a transfer request reaches the end of the request chain, it is sent to the transfer crossbar (TC). Within TC, the transfer request shifts into one of the transfer request queues to await processing. The queue to which it is submitted is determined by its priority associated. The C621x/C671x DSP has three fixed-length queues (Q0–Q2), the C64x DSP has four priority level queues (Q0–Q3) with programmable lengths.

Once the transfer request reaches the head of its queue, it is submitted to the address generation/transfer logic for processing. The address generation/transfer logic only services one transfer request from each queue. To maximize the data transfer bandwidth in a system, utilize all queues.

#### 1.15.3 Address Generation/Transfer Logic

The address generation/transfer logic block, shown in Figure 1–12, controls the transferring of data by the EDMA. Each priority queue has one register set, which monitors the progress of a transfer. Within the register set for a particular queue, the current source address, destination address, and count are maintained for a transfer. These registers are not memory-mapped and are not available to the CPU.

Figure 1–12. Address Generation/Transfer Logic Block Diagram



The queue registers essentially function as a traditional DMA. They maintain the transfer parameters (source, destination, count, etc.) during the data transfer. The queue registers send requests for data transfers. These requests are for small bursts, which are less than or equal to the total data size of the submitted transfer request. The actual size depends on the port performing the data reads or writes and is fixed by the hardware to maximize performance. This allows transfers initiated by different queues to occur simultaneously. Due to the fact that the registers send requests for data transfers, the actual data movement occurs as soon as the ports are ready. If the different queues request transfers to/from different ports, then the transfers can occur at the same time. Transfer requests made to the same port(s) are arbitrated for priority.

Each queue register set submits its transfer request to the appropriate source/ destination pipeline to initiate a data transfer. The queue registers generate three commands: prewrite, read, and write. Commands can be submitted to both source/destination pipelines once per EDMA cycle by any of the queue registers. The TC arbitrates every EDMA cycle (separately for each pipeline) to allow the highest priority command that is pending in the source/destination pipeline to be submitted. The prewrite command notifies the destination that it will soon receive data. All ports have a small buffer available to receive a burst of data at the internal clock rate. Once the destination has available space to accommodate the incoming data, it sends an acknowledgement to the EDMA that it is ready.

After receiving the acknowledgement from the destination, a read command is issued to the data source. Data is read at the maximum source frequency and passed to the EDMA routing unit to be sent to the destination. Once the routing unit receives the data, the unit sends the data along with a write command to its destination.

Due to the EDMA capability to wait for the destination to be ready to receive data, the source resource may be accessed for other transfers until the destination is ready. This provides an excellent utilization of resources, and is referred to as write-driven processing. The EDMA sends all commands and write data to all resources on a single bus. The information is passed at the clock speed of the EDMA, and data from multiple transfers are interlaced when occurring simultaneously. Provided that multiple transfers (from different queues) have different sources, the transfers occur simultaneously.

The read data arrives on unique busses from each resource. This prevents contention and ensures that data can be read at the maximum rate possible. Once the data arrives at the routing unit, the data that is available for the highest priority transfer is moved from its read bus to the write bus and sent to the destination

1-36 Overview SPRU234

#### 1.16 Transfer Examples

The EDMA performs a wide variety of transfers depending on the parameter configuration. The more basic transfers are performed either by an EDMA channel or by submitting a QDMA. More complicated transfers or repetitive transfers require the use of an EDMA channel. For a representation of various types of EDMA transfers, see Appendix A.

#### 1.16.1 Block Move Example

The most basic transfer performed by the EDMA is a block move. During device operation it is often necessary to transfer a block of data from one location to another, usually between on-chip and off-chip memory.

In this example, a section of data is to be copied from external memory to internal L2 SRAM. The data block is 256 words and resides at address A000 0000h (CE2). The data is to be transferred to internal address 0000 2000h (L2 block 0), as shown in Figure 1–13.

Figure 1-13. Block Move Example Diagram



The fastest way to perform this transfer is through a QDMA request. The QDMA request can be submitted in several different ways, the most basic being a frame-synchronized 1D-to-1D transfer. This type of transfer is valid for block sizes of less than 64K elements. The transfer must be frame-synchronized so that all of the elements are transferred upon entry submission. QDMA submits all requests as frame-synchronized transfers, regardless of the FS bit value.

Figure 1–14 shows the parameters for this transfer. QDMA channel options, source address, destination address, and element count must be configured.

Figure 1–14. Block Move Example QDMA Registers Content
(a) QDMA Registers

| Register              | Contents | Register                                         |
|-----------------------|----------|--------------------------------------------------|
| 4120 (                | 0001h    | QDMA Channel Options Register (QOPT)             |
| A000                  | 0000h    | QDMA Channel Source Address Register (QSRC)      |
| 0000h                 | 0100h    | QDMA Channel Transfer Count Register (QCNT)      |
| 0000 2                | 2000h    | QDMA Channel Destination Address Register (QDST) |
| Don't care Don't care |          | QDMA Channel Index Register (QIDX)               |
|                       |          |                                                  |

#### (b) QDMA Channel Options Register (QOPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

The source address for the QDMA is set to the start of the data block in external memory (A000 0000h), and the destination address is set to the start of the data block in L2 (0000 2000h). In QOPT all data is contiguous, so the SUM and DUM bits are both set to 01b (increment) and the PRI bit is set to low-priority for background transfer.

The CPU requires four cycles to submit the request for this transfer, one cycle for each register write. It requires fewer registers if any of the QDMA registers are already configured, with a minimum of one cycle. Three of the QDMA parameters must be written to their proper QDMA registers and one parameter must be written to its pseudo-register, initiating the transfer. A sample QDMA submission for the Figure 1–14 transfer follows:

```
...

QDMA_SRC = 0xA0000000; /* Set source address */
QDMA_DST = 0x00002000; /* Set destination address */
QDMA_CNT = 0x00000100; /* Set frame/element count */
QDMA_S_OPT = 0x41200001; /* Set options and submit */
...
```

1-38 Overview SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

A block that contains greater than 64K elements requires the use of both element count and array/frame count. Since the element count field is only 16 bits, the largest count value that can be represented is 65535. Any count larger than 65535 needs to be represented with an array count as well. A QDMA can still be used to transmit this amount of data. Rather than a frame-synchronized 1D-to-1D transfer, the QDMA needs to be configured as a block-synchronized (FS = 1) 2D-to-2D transfer.

#### 1.16.2 Subframe Extraction Example

The EDMA can efficiently extract a small frame of data from a larger frame of data. By performing a 2D-to-1D transfer, the EDMA retrieves a portion of data for the CPU to process. In this example, a  $640 \times 480$ -pixel frame of video data is stored in external memory, CE2. Each pixel is represented by a 16-bit halfword. The CPU extracts a  $16 \times 12$ -pixel subframe of the image for processing. To facilitate more efficient processing time by the CPU, the EDMA places the subframe in internal L2 SRAM. Figure 1–15 depicts the transfer of the subframe from external memory to L2.



Figure 1–15. Subframe Extraction Example Diagram

To perform this transfer, the CPU can issue a QDMA request for a block-synchronized (FS = 1) 2D-to-1D transfer. Since the source is 2D and the transfer is block-synchronized, the QDMA requests a transfer of the entire subframe.

Figure 1–16 shows the parameters for this transfer. QDMA channel options, source address, destination address, and element count must be configured.

Figure 1–16. Subframe Extraction Example QDMA Registers Content

#### (a) QDMA Registers

| Register Contents |  |  |  |  |  |
|-------------------|--|--|--|--|--|
| 4D20 0001h        |  |  |  |  |  |
| A000 0788h        |  |  |  |  |  |
| 000Bh 0010h       |  |  |  |  |  |
| 0000 2000h        |  |  |  |  |  |
| 04E0h Don't care  |  |  |  |  |  |
| <u> </u>          |  |  |  |  |  |

Register

QDMA Channel Options Register (QOPT)

QDMA Channel Source Address Register (QSRC)

QDMA Channel Transfer Count Register (QCNT)

QDMA Channel Destination Address Register (QDST)

QDMA Channel Index Register (QIDX)

#### (b) QDMA Channel Options Register (QOPT) Content

| 31   |      | 29             | 28       | 27             | 26  | 25 | 24 | 23  | 22 | 21 | 20    | 19 |      | 16 |
|------|------|----------------|----------|----------------|-----|----|----|-----|----|----|-------|----|------|----|
| (    | 010  |                | 01       |                | 1   | 0  | 1  | 0   | 01 | I  | 0     |    | 0000 |    |
| F    | PRI† |                | ESI      | ZE             | 2DS | SL | JM | 2DD | DU | М  | TCINT |    | TCC  |    |
| 15   | 14   | 13             | 12       |                |     |    |    |     |    |    |       |    | 1    | 0  |
| 0    | 00   | )              |          | 0000 0000 0000 |     |    |    |     |    |    | 1     |    |      |    |
| Rsvd | TCC  | M <sup>‡</sup> | Reserved |                |     |    |    |     |    | FS |       |    |      |    |

<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

All of the address updates occur within the address generation/transfer logic. Therefore, the array index provided is the space between arrays of the subframe. Since each array of the video image is 640 pixels in length and each array of the subframe is 16 pixels in length, the array index is set to 2 bytes/element  $\times$  (640 - 16) elements = 1248 bytes. The subframe is transferred to a block of contiguous memory. The element count (ELECNT) is set to 16, the number of elements per subframe array; the array count (FRMCNT) is set to 11, one less than the number of arrays. The QDMA request is sent to the low-priority queue so that it does not interfere with any potential data acquisition.

Inversely, a 1D-to-2D transfer can be used to perform the insertion of a subframe into a larger frame of data. In this example, the subframe could be inserted back into the larger image after some processing by the CPU.

1-40 Overview SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

#### 1.16.3 Data Sorting Example

Many applications require the use of multiple data arrays; it is often desirable to have the arrays arranged such that the first elements of each array are adjacent, the second elements are adjacent, and so on. Often this is not how the data is presented to the device. Either data is transferred via a peripheral with the data arrays arriving one after the other or the arrays are located in memory with each array occupying a portion (frame) of contiguous memory spaces. For these instances, the EDMA can reorganize the data into the desired format. Figure 1–17 shows the data sorting of element arrays.

Figure 1-17. Data Sorting Example Diagram



Use the following values to determine the fields required to use QDMA requests to organize the data in memory by ordinal position:

- ☐ F = the initial value of frame count (FRMCNT)
- ☐ E = the initial value of element count (ELECNT), as well as the element count reload (ELERLD) value
- ☐ S = the element size in bytes

The QDMA transfers this data; however, due to the arrangement of the data in the destination, a single submission does not suffice. Instead, a separate QDMA transfer request is submitted for each frame. If an EDMA channel is necessary to perform this transfer, then an entry must be provided for each frame in the transfer in PaRAM. Also, the transfer must use the chaining feature to self-synchronize each frame on the completion of the previous frame.

This example shows equal sized data arrays that are located in external memory. The arrays do not need to be of equal length. If the lengths vary, each QDMA submission or each EDMA reload parameter set in PaRAM would contain the corresponding new count value.

For this example, assume that the 16-bit data is located in external RAM, beginning at address A000 0000h (CE2). The QDMA brings 4 frames of 1K halfwords from their locations in RAM to internal data memory beginning at 0000 2000h. The index value required is ELEIDX =  $F \times S = 4 \times 2 = 8$ .

Since separate QDMA transfer requests are submitted for each frame, the QDMA parameters only use ELEIDX. The CPU updates the destination address for each new frame. For the first frame of data, the values shown in Figure 1–18 are assigned to the QDMA registers. For each subsequent frame, the CPU must perform two stores to change the source address and the destination address. The CPU does not need to wait for each frame to complete before submitting a request for the next. The transfer queues store the subsequent transfer requests to await processing.

Figure 1-18. Data Sorting Example QDMA Registers Content

#### (a) QDMA Registers

# Register ContentsRegister4960 0001hQDMA Channel Options Register (QOPT)A000 0000hQDMA Channel Source Address Register (QSRC)0000h0400hQDMA Channel Transfer Count Register (QCNT)0000 2000hQDMA Channel Destination Address Register (QDST)Don't care0008hQDMA Channel Index Register (QIDX)

#### (b) QDMA Channel Options Register (QOPT) Content



Reserved

FS

TCCM<sup>‡</sup>

1-42 Overview SPRU234

<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

To summarize, the CPU performs four writes to configure the channel options, the source address, the count, and the destination address. The CPU then performs a write to the channel index pseudo-register (or the register is still not configured) to submit the transfer request for the first frame. For each additional frame, the CPU increments the source address by  $E \times S = 1024 \times 2 = 2048$  and stores this value to the source address register (QSRC), and also increments the destination address by S and stores this value to the destination address pseudo-register (QSDST) to submit the transfer request.

If it is desired to have the EDMA notify the CPU when all of the transfers have completed, then the transfer request for the last frame should also have a modified channel options field to include a transfer complete code value and set TCINT = 1. See section 1.11 for interrupt generation details.

#### 1.16.4 Peripheral Servicing Examples

The EDMA also services peripherals in the background of CPU operation, without requiring any CPU intervention. Through proper initialization of the EDMA channels, they can be configured to continuously service on-chip and off-chip peripherals throughout the device operation. Each event available to the EDMA has its own dedicated channel, and all channels operate simultaneously. This means that all data streams can be handled independently with little or no consideration for what else is going on in the EDMA.

Since all EDMA channels are always synchronized, there are no special setups required to configure a channel to properly service a particular event. The only requirements are to use the proper channel for a particular transfer and to enable the channel event in the event enable register (EER) or channel chain enable register (CCER), unless the CPU synchronizes the channel.

When programming an EDMA channel to service a peripheral, it is necessary to know how data is to be presented to the DSP. Data is always provided with some kind of synchronization event as either one element per event (non-bursting) or multiple elements per event (bursting).

#### 1.16.4.1 Non-bursting Peripherals

Non-bursting peripherals include the on-chip multichannel buffered serial port (McBSP) and many external devices, such as codecs. Regardless of the peripheral, the EDMA channel configuration is the same.

The on-chip McBSP is the most commonly-used peripheral in a C6000 DSP system. EDMA channels 12 and 13 are dedicated to McBSP0 transmit and receive events, and channels 14 and 15 are dedicated to McBSP1 transmit and receive events. The transmit and receive data streams are treated independently by the EDMA. While a standard DMA channel could be used in split-mode to handle transmit and receive data, there are a number of restrictions with this due to the sharing of resources. The EDMA channels do not have these restrictions. Although most serial applications call for similar data formats both to and from the McBSP, this is not a requirement for reliable operation with the EDMA. The transmit and receive data streams can have completely different counts, data sizes, and formats.

If the block move example, section 1.16.1, were changed such that the 256 words were received by McBSP0 to be transferred to internal L2 SRAM, this is easily handled by EDMA channel 13, which is synchronized by REVT0. Figure 1–19 shows a diagram of this transfer.

Figure 1-19. Servicing Incoming McBSP Data Example Diagram



1-44 Overview SPRU234

To transfer the incoming data stream to its proper location in L2 memory, the EDMA channel must be set up for a 1D-to-1D transfer with element synchronization (FS = 0). Since an event (REVT0) is generated for every word as it arrives, it is necessary to have the EDMA issue the transfer request for each element individually. Figure 1-20 shows the parameters for this transfer.

The source address of the EDMA channel is set to the data receive register (DRR) address for McBSP0, and the destination address is set to the start of the data block in L2. Since the address of DRR is fixed, the SUM bit is cleared to 00b (no modification) and the DUM bit is set to 01b (increment). The priority level (PRI) chosen in this example is based on the premise that serial data is typically a high priority, so that samples are not missed. Each transfer request by this channel is made on the high-priority queue (Q1).

Figure 1–20. Servicing Incoming McBSP Data Example EDMA Parameters Content (a) EDMA Parameters

| Parameter             | Contents   | Parameter                                    |  |  |
|-----------------------|------------|----------------------------------------------|--|--|
| 2020 (                | 0000h      | EDMA Channel Options Parameter (OPT)         |  |  |
| 3000 (                | 0000h      | EDMA Channel Source Address (SRC)            |  |  |
| 0000h                 | 0100h      | EDMA Channel Transfer Count (CNT)            |  |  |
| 0000 2                | 2000h      | EDMA Channel Destination Address (DST)       |  |  |
| Don't care            | Don't care | EDMA Channel Index (IDX)                     |  |  |
| Don't care Don't care |            | EDMA Channel Count Reload/Link Address (RLD) |  |  |

#### (b) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

#### 1.16.4.2 Bursting Peripherals

Higher bandwidth applications require that multiple data elements be presented to the DSP for every sync event. This frame of data can either be from multiple sources that are working simultaneously or from a single high-throughput peripheral that streams data to/from the DSP.

In this example, a video framer is receiving a video frame from a camera and presenting it to the DSP one array at a time. The video image is  $640 \times 480$  pixels, with each pixel represented by a 16-bit element. The image is to be stored in external memory. Figure 1–21 shows a diagram of this transfer.

Figure 1-21. Servicing Peripheral Bursts Example Diagram



To transfer data from an external peripheral to an external buffer one array at a time based on EXT\_INT4, channel 4 must be configured. There are two types of transfers that are suitable and are functionally identical: a 1D-to-1D transfer with frame synchronization (FS = 1) or a 1D-to-2D transfer with array synchronization (FS = 0). Due to the nature of the data (a video frame made up of arrays of pixels) the destination is essentially a 2D entity. Figure 1–22 shows the parameters to service the incoming data with a 1D-to-2D transfer.

The source address is set to the location of the video framer peripheral, and the destination address to the start of the data buffer. Since the input address is static, the SUM bit is cleared to 00b (no modification). The destination is made up of arrays of contiguous, linear elements; therefore, the DUM bit is set to 01b (increment). The element count (ELECNT) is equal to the number of pixels in an array, 640. The array count (FRMCNT) is equal to 1 less than the total number of arrays in the block, 479. An array index that is equal to the difference between the starting addresses of each array is required. Since each pixel is represented by a halfword, the array index (FRMIDX) is equal to twice the element count,  $640 \times 2 = 1280$  bytes.

1-46 Overview SPRU234

Figure 1-22. Servicing Peripheral Bursts Example EDMA Parameters Content

#### (a) EDMA Parameters

# Parameter Contents 28A0 0000h 9001 0000h 01DFh 0280h A000 0000h 0500h Don't care Don't care Don't care

#### **Parameter**

EDMA Channel Options Parameter (OPT)
EDMA Channel Source Address (SRC)
EDMA Channel Transfer Count (CNT)
EDMA Channel Destination Address (DST)
EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

#### (b) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

#### 1.16.4.3 Continuous Operation

Configuring an EDMA channel to receive a single frame of data can be useful, and is applicable to some systems. A majority of the time, however, data is going to be continuously transmitted and received throughout the entire operation of the DSP. In this case, it is necessary to implement some form of linking such that the EDMA channels continuously reload the necessary parameter sets.

In this example, McBSP0 is configured to transmit and receive data on a T1 array. To simplify the example, only two channels are active for both transmit and receive data streams. Each channel receives packets of 128 elements. The packets are transferred from the serial port to L2 memory and from L2 memory to the serial port, as shown in Figure 1–23.

The McBSP generates REVT0 for every element received and generates XEVT0 for every element transmitted. To service the data streams, EDMA channels 12 and 13 must be set up for 1D-to-1D transfers with element synchronization (FS = 0). Figure 1–24 shows the parameters for the channel entries for these transfers.

In order to service the McBSP continuously throughout DSP operation, the channels must be linked to a duplicate entry in the PaRAM. After all frames have been transferred, the EDMA channels reload and continue. Figure 1–25 shows the reload parameters for the channel entries for these transfers.



Figure 1-23. Servicing Continuous McBSP Data Example Diagram

1-48 Overview SPRU234

Figure 1–24. Servicing Continuous McBSP Data Example EDMA Parameters Content (a) EDMA Parameters for Receive Channel 13

| Parameter | Contents | Parameter                                    |
|-----------|----------|----------------------------------------------|
| 3060      | 0002h    | EDMA Channel Options Parameter (OPT)         |
| 3000 (    | 0000h    | EDMA Channel Source Address (SRC)            |
| 007Fh     | 0002h    | EDMA Channel Transfer Count (CNT)            |
| 0000 2    | 2000h    | EDMA Channel Destination Address (DST)       |
| FF81h     | 0080h    | EDMA Channel Index (IDX)                     |
| 0002h     | 0198h    | EDMA Channel Count Reload/Link Address (RLD) |

#### (b) EDMA Channel Options Parameter (OPT) Content for Receive Channel 13

| 31   | :                               | 29 | 28   | 27 | 26  | 25 | 24   | 23  | 22 | 21 | 20    | 19 |      | 16 |
|------|---------------------------------|----|------|----|-----|----|------|-----|----|----|-------|----|------|----|
| (    | 001                             |    | 10   | )  | 0   | (  | 00   | 0   | 1  | 1  | 0     |    | 0000 |    |
| F    | PRI                             |    | ESIZ | ZE | 2DS | S  | UM   | 2DD | DL | JM | TCINT |    | TCC  |    |
| 15   | 14                              | 13 | 12   |    |     |    |      |     |    |    |       | 2  | 1    | 0  |
| 0    | 00 000 0000 0000                |    |      |    |     |    | 1    | 0   |    |    |       |    |      |    |
| Rsvd | Rsvd TCCM <sup>†</sup> Reserved |    |      |    |     |    | LINK | FS  |    |    |       |    |      |    |

<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

#### (c) EDMA Parameters for Transmit Channel 12

| EDMA Channel Source Address (SRC)            |  |  |  |
|----------------------------------------------|--|--|--|
|                                              |  |  |  |
|                                              |  |  |  |
|                                              |  |  |  |
| EDMA Channel Count Reload/Link Address (RLD) |  |  |  |
|                                              |  |  |  |

#### (d) EDMA Channel Options Parameter (OPT) Content for Transmit Channel 12

| 31   | 29   | 9 | 28       | 27            | 26  | 25 | 24 | 23  | 22 | 21   | 20    | 19 |      | 16 |
|------|------|---|----------|---------------|-----|----|----|-----|----|------|-------|----|------|----|
| (    | 001  |   | 10       |               | 0   |    | 11 | 0   | 00 | 0    | 0     |    | 0000 |    |
| F    | PRI  |   | ESIZ     | E             | 2DS | S  | UM | 2DD | DU | IM   | TCINT |    | TCC  |    |
| 15   | 14 1 | 3 | 12       |               |     |    |    |     |    |      |       | 2  | 1    | 0  |
| 0    | 00   |   |          | 000 0000 0000 |     |    |    |     |    |      | 1     | 0  |      |    |
| Rsvd | TCCM | † | Reserved |               |     |    |    |     |    | LINK | FS    |    |      |    |

<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

Figure 1–25. Servicing Continuous McBSP Data Example EDMA Reload Parameters Content (a) EDMA Reload Parameters for Receive Channel 13 (Address 01A0 0198h)

| Parameter | Contents | Parameter                                    |  |  |  |
|-----------|----------|----------------------------------------------|--|--|--|
| 3060 (    | 0002h    | EDMA Channel Options Parameter (OPT)         |  |  |  |
| 3000 (    | 0000h    | EDMA Channel Source Address (SRC)            |  |  |  |
| 007Fh     | 0002h    | EDMA Channel Transfer Count (CNT)            |  |  |  |
| 0000 2    | 2000h    | EDMA Channel Destination Address (DST)       |  |  |  |
| FF81h     | 0080h    | EDMA Channel Index (IDX)                     |  |  |  |
| 0002h     | 0198h    | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |

(b) EDMA Reload Parameters for Transmit Channel 12 (Address 01A0 0180h)

Davamatay Cantanta

| Parameter | Contents | Parameter                                    |  |  |  |
|-----------|----------|----------------------------------------------|--|--|--|
| 3300 (    | 0002h    | EDMA Channel Options Parameter (OPT)         |  |  |  |
| 0000 2    | 2100h    | EDMA Channel Source Address (SRC)            |  |  |  |
| 007Fh     | 0002h    | EDMA Channel Transfer Count (CNT)            |  |  |  |
| 3000 (    | 0000h    | EDMA Channel Destination Address (DST)       |  |  |  |
| FF81h     | 0080h    | EDMA Channel Index (IDX)                     |  |  |  |
| 0002h     | 0180h    | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |

#### Receive Channel

EDMA channel 13 services the incoming data stream of McBSP0. The source address is set to that of the data receiver register (DRR), and the destination address is set to the first element of the data block. Since there are two data channels being serviced, A and B, and they are to be located separately within the L2 SRAM, the destination address update mode uses element and frame indexing (DUM = 11b). The element index is the offset between the first element of each channel's data section. The frame index is the offset between the second element of channel A and the first element of channel B. Since elements are 8-bit, the the ESIZE field is set to 10b.

In order to facilitate continuous operation, a copy of the channel entry is placed in parameter RAM at address 01A0 1980h. The LINK option is set and the link address is provided in the parameter entry. Upon exhausting the channel 13 element and frame counts, the parameters located at the link address are loaded into the channel 13 parameter set and operation continues. This function continues throughout DSP operation until halted by the CPU.

1-50 Overview SPRU234

The parameter table must keep track of the element count within the frame since each element is sent individually (FS = 0). It is required that an element count reload be provided in the parameter set. This value is reloaded to the element count field every time the element count reaches 0.

#### Transmit Channel

EDMA channel 12 services the outgoing data stream of McBSP0. Its configuration is essentially the opposite of channel 13 for this application since the input and output data is symmetrical. The element and frame counts, and the index values are identical. The channel options are reversed, such that the source address is updated using the programmed index values while the destination address is held constant. The source address provided to the channel is that of the beginning of channel A output data, and the destination address is that of the data transmit register (DXR). Linking is also used to allow for continuous operation by the EDMA channel, with a duplicate entry in the parameter RAM.

#### 1.16.4.4 Ping-Pong Buffering

Although the previous configuration allows the EDMA to service a peripheral continuously, it presents a number of restrictions to the CPU. Since the input and output buffers are continuously being filled/emptied, the CPU must match the pace of the EDMA very closely in order to process the data. The EDMA receive data must always be placed in memory before the CPU accesses it, and the CPU must provide the output data before the EDMA transfers it. Though not impossible, this is an unnecessary challenge. It is particularly difficult in a two-level cache system.

Ping-pong buffering is a simple technique that allows the CPU activity to be distanced from the EDMA activity. This means that there are multiple (usually two) sets of data buffers for all incoming and outgoing data streams. While the EDMA transfers the data into and out of the ping buffers, the CPU manipulates the data in the pong buffers. When both CPU and EDMA activity completes, they switch. The EDMA then writes over the old input data and transfers the new output data. Figure 1–26 shows the ping-pong scheme for this example.

To change the continuous operation example, section 1.16.4.3, such that a ping-pong buffering scheme is used, the EDMA channels need only a moderate change. Instead of one parameter set, there are two; one for transferring data to/from the ping buffers and one for transferring data to/from the pong buffers. As soon as one transfer completes, the channel loads the entry for the other and the data transfers continue. Figure 1–27 shows the EDMA channel configuration required.

Each channel has two parameter sets, ping and pong. The EDMA channel is initially loaded with the ping parameters (Figure 1–27). The link address for the ping entry is set to the PaRAM offset of the pong parameter set (Figure 1–28). The link address for the pong entry is set to the PaRAM offset of the ping parameter set (Figure 1–29). The channel options, count values, index values are all identical between the ping and pong parameters for each channel. The only differences are the link address provided and the address of the data buffer in internal memory.

#### Synchronization with the CPU

In order to utilize the ping-pong buffering technique, the system must signal the CPU when to begin to access the new data set. After the CPU finishes processing an input buffer (ping), it waits for the EDMA to complete before switching to the alternate (pong) buffer.

In this example, both channels provide their channel numbers as their report word and set the TCINT bit to 1 to generate an interrupt after completion. When channel 13 fills an input buffer, the CIP13 bit is set to 1 in the channel interrupt pending register (CIPR); when channel 12 empties an output buffer, the CIP12 bit is set to 1 in CIPR. The CPU must manually clear these bits.

With the channel parameters set, the CPU polls CIPR to determine when to switch. The EDMA and CPU could alternatively be configured such that the channel completion interrupts the CPU. By doing this, the CPU could service a background task while waiting for the EDMA to complete.



Figure 1-26. Ping-Pong Buffering for McBSP Data Example Diagram

1-52 Overview SPRU234

Figure 1-27. Ping-Pong Buffering Example EDMA Parameters Content

#### (a) EDMA Parameters for Channel 13

#### Parameter Contents

#### **Parameter**

| 307D 0002h |            |  |  |  |  |  |  |
|------------|------------|--|--|--|--|--|--|
| 3000 0000h |            |  |  |  |  |  |  |
| 007Fh      | 0002h      |  |  |  |  |  |  |
| 0000       | 0000 2000h |  |  |  |  |  |  |
| FF81h      | 0080h      |  |  |  |  |  |  |
| 0002h      | 01B0h      |  |  |  |  |  |  |

EDMA Channel Options Parameter (OPT)
EDMA Channel Source Address (SRC)
EDMA Channel Transfer Count (CNT)
EDMA Channel Destination Address (DST)
EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

#### (b) EDMA Channel Options Parameter (OPT) Content for Channel 13

| 31   | 2    | 9          | 28            | 27 | 26  | 25 | 24 | 23  | 22   | 21 | 20    | 19 |      | 16 |
|------|------|------------|---------------|----|-----|----|----|-----|------|----|-------|----|------|----|
| (    | 001  |            | 10            |    | 0   |    | 00 | 0   | 1    | 1  | 1     |    | 1101 |    |
|      | PRI  |            | ESIZ          | Έ  | 2DS | S  | UM | 2DD | DU   | JM | TCINT |    | TCC  |    |
| 15   | 14 1 | 3          | 12            |    |     |    |    |     |      |    |       | 2  | 1    | 0  |
| 0    | 00   |            | 000 0000 0000 |    |     |    |    |     | 1    | 0  |       |    |      |    |
| Rsvd | TCCM | † Reserved |               |    |     |    |    |     | LINK | FS |       |    |      |    |

<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

#### (c) EDMA Parameters for Channel 12

#### **Parameter Contents**

#### **Parameter**

| 331C   | 0002h | EDMA Channel Options Parameter (OPT)         |  |  |  |
|--------|-------|----------------------------------------------|--|--|--|
| 0000 2 | 2100h | EDMA Channel Source Address (SRC)            |  |  |  |
| 007Fh  | 0002h | EDMA Channel Transfer Count (CNT)            |  |  |  |
| 3000 ( | 0000h | EDMA Channel Destination Address (DST)       |  |  |  |
| FF81h  | 0080h | EDMA Channel Index (IDX)                     |  |  |  |
| 0002h  | 0180h | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |

#### (d) EDMA Channel Options Parameter (OPT) Content for Channel 12

| 31   | 2    | 29                      | 28   | 27            | 26  | 25 | 24 | 23  | 22   | 21 | 20    | 19 |      | 16 |
|------|------|-------------------------|------|---------------|-----|----|----|-----|------|----|-------|----|------|----|
| (    | 001  |                         | 10   |               | 0   |    | 11 | 0   | 00   | 0  | 1     |    | 1100 |    |
| F    | PRI  |                         | ESIZ | Έ             | 2DS | SI | UM | 2DD | DU   | IM | TCINT |    | TCC  |    |
| 15   | 14 1 | 13                      | 12   |               |     |    |    |     |      |    |       | 2  | 1    | 0  |
| 0    | 00   |                         |      | 000 0000 0000 |     |    |    |     |      |    | 1     | 0  |      |    |
| Rsvd | TCCM | 1 <sup>†</sup> Reserved |      |               |     |    |    |     | LINK | FS |       |    |      |    |

<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

### Figure 1–28. Ping-Pong Buffering Example EDMA Pong Parameters Content

#### (a) EDMA Pong Parameters for Channel 13 at Address 01A0 01B0h

| Parameter | Contents | Parameter                                    |  |  |  |
|-----------|----------|----------------------------------------------|--|--|--|
| 307D      | 0002h    | EDMA Channel Options Parameter (OPT)         |  |  |  |
| 3000      | 0000h    | EDMA Channel Source Address (SRC)            |  |  |  |
| 007Fh     | 0002h    | EDMA Channel Transfer Count (CNT)            |  |  |  |
| 0000      | 2200h    | EDMA Channel Destination Address (DST)       |  |  |  |
| FF81h     | 0080h    | EDMA Channel Index (IDX)                     |  |  |  |
| 0002h     | 01C8h    | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |

#### (b) EDMA Pong Parameters for Channel 12 at Address 01A0 0180h

| r Contents | Parameter                                    |  |  |  |
|------------|----------------------------------------------|--|--|--|
| 0002h      | EDMA Channel Options Parameter (OPT)         |  |  |  |
| 2300h      | EDMA Channel Source Address (SRC)            |  |  |  |
| 0002h      | EDMA Channel Transfer Count (CNT)            |  |  |  |
| 0000h      | EDMA Channel Destination Address (DST)       |  |  |  |
| 0080h      | EDMA Channel Index (IDX)                     |  |  |  |
| 0198h      | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |
|            | 0002h<br>2300h<br>0002h<br>0000h<br>0080h    |  |  |  |

1-54 Overview SPRU234

#### Figure 1-29. Ping-Pong Buffering Example EDMA Ping Parameters Content

(a) EDMA Ping Parameters for Channel 13 at Address 01A0 01C8h

#### **Parameter Contents Parameter** 307D 0002h EDMA Channel Options Parameter (OPT) 3000 0000h EDMA Channel Source Address (SRC) 007Fh 0002h EDMA Channel Transfer Count (CNT) 0000 2000h EDMA Channel Destination Address (DST) FF81h 0080h EDMA Channel Index (IDX) 0002h 01B0h EDMA Channel Count Reload/Link Address (RLD)

#### (b) EDMA Ping Parameters for Channel 12 at Address 01A0 0198h

| Parameter | Contents | Parameter                                    |  |  |
|-----------|----------|----------------------------------------------|--|--|
| 331C      | 0002h    | EDMA Channel Options Parameter (OPT)         |  |  |
| 0000 2    | 2100h    | EDMA Channel Source Address (SRC)            |  |  |
| 007Fh     | 0002h    | EDMA Channel Transfer Count (CNT)            |  |  |
| 3000 (    | 0000h    | EDMA Channel Destination Address (DST)       |  |  |
| FF81h     | 0080h    | EDMA Channel Index (IDX)                     |  |  |
| 0002h     | 0180h    | EDMA Channel Count Reload/Link Address (RLD) |  |  |

## **Chapter 2**

# TMS320C621x/C671x EDMA

This chapter describes the operation and registers of the EDMA controller in the TMS320C621x/C671x DSP. This chapter also describes the quick DMA (QDMA) registers that the CPU uses for fast data requests. For operation and registers unique to the TMS320C64x<sup>™</sup> EDMA, see Chapter 3.

| Topic |     | Page                                         |        |
|-------|-----|----------------------------------------------|--------|
|       | 2.1 | Event Encoder                                | 2-2    |
|       | 2.2 | Parameter RAM (PaRAM)                        | 2-2    |
|       | 2.3 | Chaining EDMA Channels by an Event           | 2-5    |
|       | 2.4 | Resource Arbitration and Priority Processing | 2-6    |
|       | 2.5 | Transfer Request Queue Length                | 2-7    |
|       | 2.6 | EDMA Control Registers                       | 2-8    |
|       | 2.7 | EDMA Channel Parameter Entries               | . 2-22 |
|       | 2.8 | QDMA Registers                               | . 2-31 |
|       |     |                                              |        |

#### 2.1 Event Encoder

The EDMA event register (ER) captures up to 16 events; therefore, it is possible for events to occur simultaneously on the EDMA event inputs. In such cases, the event encoder resolves the order of processing. This mechanism only sorts simultaneous events and does nothing to set the priority of the events. The priority of the transfer is determined by its EDMA parameters stored in the parameter RAM (PaRAM) of the EDMA. For events arriving simultaneously, the channel with the highest event number submits its transfer request first.

#### 2.2 Parameter RAM (PaRAM)

Unlike the C620x/C670x DMA controller, which is a register-based architecture, the EDMA controller is a RAM-based architecture. EDMA channels are configured in a parameter table. The table is a 2K-byte block of internal parameter RAM (PaRAM) located within the EDMA. The peripheral bus provides the only access to the PaRAM. The PaRAM table (Table 2–1) consists of six-word parameter entries of 24 bytes each, for a total of 85 entries. The contents of the 2K-byte PaRAM include:

| 16 transfer parameter entries for the 16 EDMA events. Each entry is six words or 24 bytes. These areas can also serve as reload/link parameters.                                                                                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Remaining parameter entries (69 entries) serve as additional parameter sets used for linking transfers. Each set or entry is 24 bytes.                                                                                                                                                   |
| 8 bytes of unused RAM that can be used as scratch pad area. Note that a part or the entire EDMA RAM can be used as a scratch pad RAM, provided the area corresponding to an event(s) is disabled. It is your responsibility to provide the transfer parameters when the event is enabled |

Once an event is captured, its parameter entries are read from one of the top 16 entries in the PaRAM. These parameter entries are then sent to the address generation hardware.

Each parameter entry of an EDMA event is organized into six 32-bit words or 24 bytes, as shown in Figure 2–1 and described in Table 2–2.

2-2 TMS320C621x/C671x EDMA SPRU234

Table 2–1. EDMA Parameter RAM Contents (C621x/C671x DSP)

| Address                  | Parameters                             |
|--------------------------|----------------------------------------|
| 01A0 0000h to 01A0 0017h | Parameters for event 0 (6 words)       |
| 01A0 0018h to 01A0 002Fh | Parameters for event 1 (6 words)       |
| 01A0 0030h to 01A0 0047h | Parameters for event 2 (6 words)       |
| 01A0 0048h to 01A0 005Fh | Parameters for event 3 (6 words)       |
| 01A0 0060h to 01A0 0077h | Parameters for event 4 (6 words)       |
| 01A0 0078h to 01A0 008Fh | Parameters for event 5 (6 words)       |
| 01A0 0090h to 01A0 00A7h | Parameters for event 6 (6 words)       |
| 01A0 00A8h to 01A0 00BFh | Parameters for event 7 (6 words)       |
| 01A0 00C0h to 01A0 00D7h | Parameters for event 8 (6 words)       |
| 01A0 00D8h to 01A0 00EFh | Parameters for event 9 (6 words)       |
| 01A0 00F0h to 01A0 0107h | Parameters for event 10 (6 words)      |
| 01A0 0108h to 01A0 011Fh | Parameters for event 11 (6 words)      |
| 01A0 0120h to 01A0 0137h | Parameters for event 12 (6 words)      |
| 01A0 0138h to 01A0 014Fh | Parameters for event 13 (6 words)      |
| 01A0 0150h to 01A0 0167h | Parameters for event 14 (6 words)      |
| 01A0 0168h to 01A0 017Fh | Parameters for event 15 (6 words)      |
| 01A0 0180h to 01A0 07F7h | Additional reload/link entry (6 words) |
| 01A0 07F8h to 01A0 07FFh | Scratch pad area (2 words)             |

SPRU234 TMS320C621x/C671x EDMA 2-3

Figure 2–1. EDMA Channel Parameter Entries for Each EDMA Event (C621x/C671x DSP)

|        | 31                                     | 0                      | EDMA parameter |
|--------|----------------------------------------|------------------------|----------------|
| Word 0 | EDMA Channel Option                    | ons Parameter (OPT)    | OPT            |
| Word 1 | 1 EDMA Channel Source Address (SRC)    |                        | SRC            |
| Word 2 | Array/frame count (FRMCNT)             | Element count (ELECNT) | CNT            |
| Word 3 | EDMA Channel Destination Address (DST) |                        | DST            |
| Word 4 | Array/frame index (FRMIDX)             | Element index (ELEIDX) | IDX            |
| Word 5 | Element count reload (ELERLD)          | Link address (LINK)    | RLD            |

Table 2-2. EDMA Channel Parameter Descriptions (C621x/C671x DSP)

| Offset address  |                                       | As defined for                                                               |                                              |         |
|-----------------|---------------------------------------|------------------------------------------------------------------------------|----------------------------------------------|---------|
| (bytes)         | Parameter                             | 1D transfer                                                                  | 2D transfer                                  | Section |
| 0               | Channel options                       | Transfer configuration options.  The address from which data is transferred. |                                              | 2.7.1   |
| 4               | Channel source address                |                                                                              |                                              | 2.7.2   |
| 8†              | Element count                         | The number of elements per frame.                                            | The number of elements per array.            | 2.7.3   |
| 10 <sup>†</sup> | Frame count (1D),<br>Array count (2D) | The number of frames per block minus 1.                                      | The number of arrays per frame minus 1.      | 2.7.3   |
| 12              | Channel destination address           | The address to which data is transferred.                                    |                                              | 2.7.4   |
| 16 <sup>†</sup> | Element index                         | The address offset of elements within a frame.                               |                                              | 2.7.5   |
| 18 <sup>†</sup> | Frame index (1D),<br>Array index (2D) | The address offset of frames within a block.                                 | The address offset of arrays within a frame. | 2.7.5   |
| 20 <sup>†</sup> | Link address                          | The PaRAM address cont to be linked.                                         | taining the parameter set                    | 2.7.6   |
| 22 <sup>†</sup> | Element count reload                  | The count value to be loaded at the end of each frame.‡                      |                                              | 2.7.6   |

<sup>†</sup> The offset provided assumes little endian mode of operation. All control registers are 32 bits wide, and the physical location of parameters that share a single register are fixed, regardless of endian mode. Control registers should always be accessed as 32-bit words. The specific offset address entries applicable for this note are 8, 10, 16, 18, 20, and 22.

TMS320C621x/C671x EDMA

<sup>&</sup>lt;sup>‡</sup> This field is only valid for element-synchronized transfers.

#### 2.3 Chaining EDMA Channels by an Event

The channel chaining capability for the EDMA allows the completion of an EDMA channel transfer to trigger another EDMA channel transfer.

Chaining is different from linking (section 1.9). The EDMA link feature reloads the current channel parameter with the linked parameter. The EDMA chaining feature does not modify or update any channel parameters, it provides a synchronization event to the chained channel.

Four of the user-specified 4-bit transfer complete codes (TCC values 8, 9, 10, and 11) can be used to trigger another EDMA channel transfer. These events trigger an EDMA transfer to provide the ability to chain several EDMA channels from one event that is driven by a peripheral or external device. By setting TCC to 8, 9, 10, or 11, any EDMA channel can synchronize any of these four channels.

To enable the EDMA controller to chain channels by way of a single event, you must set the TCINT bit to 1. Additionally, you should set the relevant bit in the channel chain enable register (CCER) to trigger off the next channel transfer specified by TCC. Since events 8–11 are the only EDMA channels that support chaining, only these bits are implemented in CCER. Reading unused bits returns the corresponding bits in EER and writing to the unused bits has no effect. Therefore, you can still specify a TCC value between 8–11, and not necessarily initiate the transfer on channels 8–11. However, ER bits 11–8 still captures the event, even if the corresponding bit in CCER is disabled. This allows selective enabling and disabling of these four specific events.

For example, if CCER[8] = 1 and TCC = 1000b are specified for EDMA channel 4, an external interrupt on EXT\_INT4 initiates the EDMA transfer. Once the channel 4 transfer is complete (all of the parameters are exhausted), the EDMA controller initiates (TCINT = 1), the next transfer specified by EDMA channel 8. This is because TCC = 1000b is the sync event for EDMA channel 8. The corresponding CIPR bit 8 is set after channel 4 completes and generates an EDMA\_INT (provided CIER[8] = 1) to the CPU. If the CPU interrupt is not desired, the corresponding interrupt enable bit (CIER[8]) must be cleared to 0. If the channel 8 transfer is not desired, CCER[8] must be cleared to 0.

## 2.4 Resource Arbitration and Priority Processing

The EDMA channels can have programmable priority. The PRI bits in the channel options parameter (OPT) specify the priority levels. The highest priority available is level 0 (urgent priority), which is reserved for L2 requests. Table 2–3 shows the available priority levels for the different requestors.

You should use care to not overburden the system by submitting all requests in high priority. Oversubscribing requests in one priority level can cause EDMA stalls and can be avoided by balanced bandwidth distribution in the different levels of priority. Refer to section 1.12.

Table 2–3. Programmable Priority Levels for Data Requests (C621x/C671x DSP)

| PRI Bits in OPT | Priority Level          | Requestors            |
|-----------------|-------------------------|-----------------------|
| 000             | Level0; urgent priority | L2 controller         |
| 001             | Level1; high priority   | EDMA, QDMA and/or HPI |
| 010             | Level2; low priority    | EDMA, QDMA            |
| 011–111         | Reserved                | Reserved              |

2-6 TMS320C621x/C671x EDMA SPRU234

#### 2.5 Transfer Request Queue Length

Use care to not overload any priority queue, as overloading any one queue can adversely affect all queues. When a transfer is submitted to a full queue, the EDMA controller stalls until room in the queue is available. While stalled, the EDMA controller does not process any other events, including those events that submit requests on a different priority queue. The ER still captures events and processes them when the EDMA controller is released.

The C621x/C671x EDMA has three transfer request queues: Q0, Q1, and Q2. The different priority level transfer requests (PRI field in OPT) are sorted into Q0, Q1, and Q2, as shown in Table 2–4. Urgent priority queue Q0 is reserved for L2 controller transfer requests. The lower priority queues, Q1 and Q2, are used for EDMA, QDMA, and HPI transfers. Table 2–4 also shows how each queue is divided among the different requestors.

Table 2–4. Transfer Request Queues (C621x/C671x DSP)

|       |                          | Total Queue    | Maximum Queue Le | ngth Available to Requester |
|-------|--------------------------|----------------|------------------|-----------------------------|
| Queue | Priority Level           | Length (fixed) | Requestor        | Queue Length                |
| Q0    | Level 0; urgent priority | 6              | L2 controller    | 6                           |
| Q1    | Level 1; high priority   | 13             | EDMA             | 8                           |
|       |                          |                | QDMA             | 3                           |
|       |                          |                | HPI              | 2                           |
| Q2    | Level 2; low priority    | 11             | EDMA             | 8                           |
|       |                          |                | QDMA             | 3                           |

#### 2.6 EDMA Control Registers

Each of the 16 channels in the EDMA has a specific synchronization event associated with it. These events trigger the data transfer associated with that channel. The list of control registers that perform various processing of events is shown in Table 2–5. These synchronization events are discussed in detail in section 1.3. See the device-specific datasheet for the memory address of these registers.

Table 2–5. EDMA Control Registers (C621x/C671x DSP)

| Acronym | Register Name                           | Section |
|---------|-----------------------------------------|---------|
| ESEL†   | EDMA event selector registers           | 2.6.1   |
| PQSR    | Priority queue status register          | 2.6.2   |
| CIPR    | EDMA channel interrupt pending register | 2.6.3   |
| CIER    | EDMA channel interrupt enable register  | 2.6.4   |
| CCER    | EDMA channel chain enable register      | 2.6.5   |
| ER      | EDMA event register                     | 2.6.6   |
| EER     | EDMA event enable register              | 2.6.7   |
| ECR     | EDMA event clear register               | 2.6.8   |
| ESR     | EDMA event set register                 | 2.6.9   |

<sup>&</sup>lt;sup>†</sup> Available only on C6713/C6712C/C6711C DSP.

#### 2.6.1 EDMA Event Selector Registers (ESEL0, 1, 3)

The EDMA event selector registers (ESEL0, ESEL1, and ESEL3) control the mapping of the EDMA events to the EDMA channels. The EDMA event selector registers are shown in Figure 2–2, Figure 2–3, and Figure 2–4 and described in Table 2–6, Table 2–7, and Table 2–8.

Each EDMA channel has a default EDMA event selector (EVTSEL) value, as listed in Table 2–9 (page 2-12). Each EDMA event selector (EVTSEL) value has an assigned EDMA event, as listed in Table 2–10 (page 2-12). By loading each EVTSELn field with an EDMA event selector value, you can map any desired EDMA event to any specified EDMA channel. For example, if EVTSEL15 in ESEL3 is programmed to 00 0001b (EDMA selector value for TINT0), then EDMA channel 15 is triggered by Timer 0 TINT0 events.

2-8 TMS320C621x/C671x EDMA SPRU234

Figure 2-2. EDMA Event Selector Register 0 (ESEL0)



**Legend:** R = Read only, R/W = Read/Write; -n = value after reset

Table 2-6. EDMA Event Selector Register 0 (ESEL0) Field Descriptions

| Bit   | Field    | Value | Description                                                                                             |
|-------|----------|-------|---------------------------------------------------------------------------------------------------------|
| 31–30 | Reserved | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.   |
| 29–24 | EVTSEL3  | 0-3Fh | Event selector 3 bits. This 6-bit value maps event 3 to any EDMA channel. See Table 2–9 and Table 2–10. |
| 23-22 | Reserved | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.   |
| 21–16 | EVTSEL2  | 0-3Fh | Event selector 3 bits. This 6-bit value maps event 2 to any EDMA channel. See Table 2–9 and Table 2–10. |
| 15–14 | Reserved | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.   |
| 13–8  | EVTSEL1  | 0-3Fh | Event selector 3 bits. This 6-bit value maps event 1 to any EDMA channel. See Table 2-9 and Table 2-10. |
| 7–6   | Reserved | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.   |
| 5–0   | EVTSEL0  | 0-3Fh | Event selector 3 bits. This 6-bit value maps event 0 to any EDMA channel. See Table 2–9 and Table 2–10. |

Figure 2-3. EDMA Event Selector Register 1 (ESEL1)



**Legend:** R = Read only, R/W = Read/Write; -n = value after reset

Table 2-7. EDMA Event Selector Register 0 (ESEL1) Field Descriptions

| Bit   | Field    | Value | Description                                                                                             |
|-------|----------|-------|---------------------------------------------------------------------------------------------------------|
| 31–30 | Reserved | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.   |
| 29–24 | EVTSEL7  | 0-3Fh | Event selector 7 bits. This 6-bit value maps event 7 to any EDMA channel. See Table 2–9 and Table 2–10. |
| 23-22 | Reserved | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.   |
| 21–16 | EVTSEL6  | 0-3Fh | Event selector 6 bits. This 6-bit value maps event 6 to any EDMA channel. See Table 2–9 and Table 2–10. |
| 15–14 | Reserved | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.   |
| 13–8  | EVTSEL5  | 0-3Fh | Event selector 5 bits. This 6-bit value maps event 5 to any EDMA channel. See Table 2–9 and Table 2–10. |
| 7–6   | Reserved | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.   |
| 5–0   | EVTSEL4  | 0-3Fh | Event selector 4 bits. This 6-bit value maps event 4 to any EDMA channel. See Table 2–9 and Table 2–10. |

2-10 TMS320C621x/C671x EDMA SPRU234

Figure 2-4. EDMA Event Selector Register 3 (ESEL3)



**Legend:** R = Read only, R/W = Read/Write; -n = value after reset

Table 2-8. EDMA Event Selector Register 0 (ESEL3) Field Descriptions

| Bit   | Field    | Value | Description                                                                                               |
|-------|----------|-------|-----------------------------------------------------------------------------------------------------------|
| 31–30 | Reserved | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.     |
| 29–24 | EVTSEL15 | 0-3Fh | Event selector 15 bits. This 6-bit value maps event 15 to any EDMA channel. See Table 2–9 and Table 2–10. |
| 23-22 | Reserved | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.     |
| 21–16 | EVTSEL14 | 0-3Fh | Event selector 14 bits. This 6-bit value maps event 14 to any EDMA channel. See Table 2–9 and Table 2–10. |
| 15–14 | Reserved | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.     |
| 13–8  | EVTSEL13 | 0-3Fh | Event selector 13 bits. This 6-bit value maps event 13 to any EDMA channel. See Table 2–9 and Table 2–10. |
| 7–6   | Reserved | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.     |
| 5–0   | EVTSEL12 | 0-3Fh | Event selector 12 bits. This 6-bit value maps event 12 to any EDMA channel. See Table 2–9 and Table 2–10. |

Table 2-9. Default EDMA Event for EDMA Channel

|              | EDMA Event Se | lector Register |                                               |                    |
|--------------|---------------|-----------------|-----------------------------------------------|--------------------|
| EDMA Channel | Bits          | Field           | Default EDMA Event<br>Selector Value (Binary) | Default EDMA Event |
| 0            | ESEL0[5-0]    | EVTSEL0         | 00 0000                                       | DSPINT             |
| 1            | ESEL0[13-8]   | EVTSEL1         | 00 0001                                       | TINT0              |
| 2            | ESEL0[21-16]  | EVTSEL2         | 00 0010                                       | TINT1              |
| 3            | ESEL0[29-24]  | EVTSEL3         | 00 0011                                       | SDINT              |
| 4            | ESEL1[5-0]    | EVTSEL4         | 00 0100                                       | EXTINT4            |
| 5            | ESEL1[13-8]   | EVTSEL5         | 00 0101                                       | EXTINT5            |
| 6            | ESEL1[21-16]  | EVTSEL6         | 00 0110                                       | EXTINT6            |
| 7            | ESEL1[29-24]  | EVTSEL7         | 00 0111                                       | EXTINT7            |
| 8            | -             | _               | -                                             | TCC8 (Chaining)    |
| 9            | -             | _               | -                                             | TCC9 (Chaining)    |
| 10           | -             | _               | -                                             | TCC10 (Chaining)   |
| 11           | -             | _               | -                                             | TCC11 (Chaining)   |
| 12           | ESEL3[5-0]    | EVTSEL12        | 00 1000                                       | XEVT0              |
| 13           | ESEL3[13-8]   | EVTSEL13        | 00 1001                                       | REVT0              |
| 14           | ESEL3[21-16]  | EVTSEL14        | 00 1010                                       | XEVT1              |
| 15           | ESEL3[29-24]  | EVTSEL15        | 00 1011                                       | REVT1              |

Table 2-10. EDMA Event for EDMA Event Selector Value

| EDMA Event Selector Value (Binary) | EDMA Event | Module |
|------------------------------------|------------|--------|
| 00 0000                            | DSPINT     | HPI    |
| 00 0001                            | TINTO      | TIMER0 |
| 00 0010                            | TINT1      | TIMER1 |
| 00 0011                            | SDINT      | EMIF   |
| 00 0100                            | EXTINT4    | GPIO   |
| 00 0101                            | EXTINT5    | GPIO   |
| 00 0110                            | EXTINT6    | GPIO   |
| 00 0111                            | EXTINT7    | GPIO   |
| 00 1000                            | GPINT0     | GPIO   |
| 00 1001                            | GPINT1     | GPIO   |
| 00 1010                            | GPINT2     | GPIO   |

2-12 TMS320C621x/C671x EDMA SPRU234

Table 2-10. EDMA Event for EDMA Event Selector Value (Continued)

| EDMA Event Selector Value (Binary) | EDMA Event | Module |
|------------------------------------|------------|--------|
| 00 1011                            | GPINT3     | GPIO   |
| 00 1100                            | XEVT0      | McBSP0 |
| 00 1101                            | REVT0      | McBSP0 |
| 00 1110                            | XEVT1      | McBSP1 |
| 00 1111                            | REVT1      | McBSP1 |
| 01 0000-01 1111                    | Reserved   | -      |
| 10 0000                            | AXEVTE0    | McASP0 |
| 10 0001                            | AXEVTO0    | McASP0 |
| 10 0010                            | AXEVT0     | McASP0 |
| 10 0011                            | AREVTE0    | McASP0 |
| 10 0100                            | AREVTO0    | McASP0 |
| 10 0101                            | AREVT0     | McASP0 |
| 10 0110                            | AXEVTE1    | McASP1 |
| 10 0111                            | AXEVTO1    | McASP1 |
| 10 1000                            | AXEVT1     | McASP1 |
| 10 1001                            | AREVTE1    | McASP1 |
| 10 1010                            | AREVTO1    | McASP1 |
| 10 1011                            | AREVT1     | McASP1 |
| 10 1100                            | I2CREVT0   | I2C0   |
| 10 1101                            | I2CXEVT0   | I2C0   |
| 10 1110                            | I2CREVT1   | I2C1   |
| 10 1111                            | I2CXEVT1   | I2C1   |
| 11 0000                            | GPINT8     | GPIO   |
| 11 0001                            | GPINT9     | GPIO   |
| 11 0010                            | GPINT10    | GPIO   |
| 11 0011                            | GPINT11    | GPIO   |
| 11 0100                            | GPINT12    | GPIO   |
| 11 0101                            | GPINT13    | GPIO   |
| 11 0110                            | GPINT14    | GPIO   |
| 11 0111                            | GPINT15    | GPIO   |
| 11 1000–11 1111                    | Reserved   | _      |

#### 2.6.2 Priority Queue Status Register (PQSR)

The priority queue status register (PQSR) indicates whether the transfer request queue is empty on the priority level queues. The PQSR is shown in Figure 2–5 and described in Table 2–11. The priority queue status (PQ) bit provides the status of the queues. When the PQ bits are set to 111b, there are no requests pending in the respective priority level queues. For example, if bit 0 (PQ0) is set to 1, all L2 requests for data movement have been completed and there are no requests pending in the priority level 0 queue.

The PQ bits are mainly used for emulation, context switching for multitasking applications, and submitting requests with a higher priority (when possible). In the emulation case, bit 0 ensures that all cache requests using L2 are completed before updating any memory windows for the emulation halt. The PQ bits also determine the right time to do a task switch. For example, it allocates L2 SRAM to a new task, after ensuring that there are no EDMA transfer requests in progress that might write to L2 SRAM. Lastly, the PQ bits allocate or submit requests judiciously on the lower priority levels (by the EDMA or HPI) depending on which priority queue is empty. Therefore, it can upgrade a low-priority request to a high priority if required. This helps prevent all requests from being queued under the same priority level, which could lead to EDMA stalls.

Perform writes to PQSR only when the corresponding queues are empty of all outstanding transfer requests, through event disabling and checking the PQ bits.

Figure 2-5. Priority Queue Status Register (PQSR)



**Legend:** R = Read only; -n = value after reset

Table 2-11. Priority Queue Status Register (PQSR) Field Descriptions

| Bit  | Field    | symval <sup>†</sup> | Value | Description                                                                                                                        |
|------|----------|---------------------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| 31–3 | Reserved | -                   | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.                              |
| 2-0  | PQ       | OF(value)           | 0–7h  | Priority queue status bits. A 1 in the PQ bit indicates that there are no requests pending in the respective priority level queue. |

<sup>†</sup> For CSL implementation, use the notation EDMA PQSR PQ symval.

2-14 TMS320C621x/C671x EDMA

## 2.6.3 EDMA Channel Interrupt Pending Register (CIPR)

The EDMA channel interrupt pending register (CIPR) is shown in Figure 2–6 and described in Table 2–12.

Figure 2-6. EDMA Channel Interrupt Pending Register (CIPR)

| 31    | 1 16     |       |       |       |       |       |       |  |  |  |
|-------|----------|-------|-------|-------|-------|-------|-------|--|--|--|
|       | Reserved |       |       |       |       |       |       |  |  |  |
|       | R-0      |       |       |       |       |       |       |  |  |  |
| 15    | 14       | 13    | 12    | 11    | 10    | 9     | 8     |  |  |  |
| CIP15 | CIP14    | CIP13 | CIP12 | CIP11 | CIP10 | CIP9  | CIP8  |  |  |  |
| R/W-0 | R/W-0    | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |
|       |          |       |       |       |       |       |       |  |  |  |
| 7     | 6        | 5     | 4     | 3     | 2     | 1     | 0     |  |  |  |
| CIP7  | CIP6     | CIP5  | CIP4  | CIP3  | CIP2  | CIP1  | CIP0  |  |  |  |
| R/W-0 | R/W-0    | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |  |

**Legend:** R = Read only; R/W = Read/Write; -n = value after reset

Table 2–12. EDMA Channel Interrupt Pending Register (CIPR) Field Descriptions

| Bit   | Field    | symval <sup>†</sup> | Value   | Description                                                                                                                                                                                                                         |
|-------|----------|---------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31–16 | Reserved | -                   | 0       | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.                                                                                                                               |
| 15–0  | CIP      | OF(value)           | 0-FFFFh | Channel interrupt pending bits. When the TCINT bit in the channel options parameter (OPT) is set to 1 for an EDMA channel and a specific transfer complete code (TCC) is provided, the EDMA controller sets a bit in the CIP field. |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_CIPR\_CIP\_symval.

## 2.6.4 EDMA Channel Interrupt Enable Register (CIER)

The EDMA channel interrupt enable register (CIER) is shown in Figure 2–7 and described in Table 2–13.

Figure 2–7. EDMA Channel Interrupt Enable Register (CIER)

| 31    |          |       |       |       |       |       | 16    |  |  |
|-------|----------|-------|-------|-------|-------|-------|-------|--|--|
|       | Reserved |       |       |       |       |       |       |  |  |
|       |          |       | R     | -0    |       |       |       |  |  |
| 15    | 14       | 13    | 12    | 11    | 10    | 9     | 8     |  |  |
| CIE15 | CIE14    | CIE13 | CIE12 | CIE11 | CIE10 | CIE9  | CIE8  |  |  |
| R/W-0 | R/W-0    | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |
|       |          |       |       |       |       |       |       |  |  |
| 7     | 6        | 5     | 4     | 3     | 2     | 1     | 0     |  |  |
| CIE7  | CIE6     | CIE5  | CIE4  | CIE3  | CIE2  | CIE1  | CIE0  |  |  |
| R/W-0 | R/W-0    | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |

**Legend:** R = Read only; R/W = Read/Write; -n = value after reset

Table 2-13. EDMA Channel Interrupt Enable Register (CIER) Field Descriptions

| Bit   | Field    | symval <sup>†</sup> | Value   | Description                                                                                                                                        |
|-------|----------|---------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| 31–16 | Reserved | -                   | 0       | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.                                              |
| 15–0  | CIE      | OF(value)           | 0-FFFFh | Channel interrupt enable bits. A 16-bit unsigned value used to disable (bit value = 0) or enable (bit value = 1) an interrupt for an EDMA channel. |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_CIER\_CIE\_symval.

2-16 TMS320C621x/C671x EDMA SPRU234

## 2.6.5 EDMA Channel Chain Enable Register (CCER)

The EDMA channel chain enable register (CCER) is shown in Figure 2–8 and described in Table 2–14.

Figure 2-8. EDMA Channel Chain Enable Register (CCER)



**Legend:** R = Read only; R/W = Read/Write; -n = value after reset

Table 2-14. EDMA Channel Chain Enable Register (CCER) Field Descriptions

| Bit   | Field    | symval <sup>†</sup> | Value | Description                                                                                                                                                                                                                                                                        |
|-------|----------|---------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31–12 | Reserved | -                   | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.                                                                                                                                                                              |
| 11–8  | CCE      | OF(value)           | 0-Fh  | Channel chain enable bits. To enable the EDMA controller to chain channels by way of a single event, set the TCINT bit in the channel options parameter (OPT) to 1. Additionally, set the relevant bit in the CCE field to trigger off the next channel transfer specified by TCC. |
| 7–0   | Reserved | _                   | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.                                                                                                                                                                              |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA CCER CCE *symval*.

## 2.6.6 EDMA Event Register (ER)

The event register (ER) captures all events, even when the events are disabled. The ER is shown in Figure 2–9 and described in Table 2–15. Section 1.3 describes the type of synchronization events and the EDMA channels associated with each of them.

Figure 2-9. EDMA Event Register (ER)

| 31    |          |       |       |       |       |      | 16   |  |  |
|-------|----------|-------|-------|-------|-------|------|------|--|--|
|       | Reserved |       |       |       |       |      |      |  |  |
|       |          | R-0   |       |       |       |      |      |  |  |
| 15    | 14       | 13    | 12    | 11    | 10    | 9    | 8    |  |  |
| EVT15 | EVT14    | EVT13 | EVT12 | EVT11 | EVT10 | EVT9 | EVT8 |  |  |
| R-0   | R-0      | R-0   | R-0   | R-0   | R-0   | R-0  | R-0  |  |  |
|       |          |       |       |       |       |      |      |  |  |
| 7     | 6        | 5     | 4     | 3     | 2     | 1    | 0    |  |  |
| EVT7  | EVT6     | EVT5  | EVT4  | EVT3  | EVT2  | EVT1 | EVT0 |  |  |
| R-0   | R-0      | R-0   | R-0   | R-0   | R-0   | R-0  | R-0  |  |  |

**Legend:** R = Read only; -n = value after reset

Table 2–15. EDMA Event Register (ER) Field Descriptions

| Bit   | Field    | symval <sup>†</sup> | Value   | Description                                                                                             |
|-------|----------|---------------------|---------|---------------------------------------------------------------------------------------------------------|
| 31–16 | Reserved | -                   | 0       | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.   |
| 15–0  | EVT      | OF(value)           | 0-FFFFh | Event bits. All events that are captured by the EDMA are latched in ER, even if that event is disabled. |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_ER\_EVT\_symval.

2-18 TMS320C621x/C671x EDMA SPRU234

#### 2.6.7 EDMA Event Enable Register (EER)

In addition to the event register (ER), the EDMA controller also provides the option of enabling/disabling events. Any of the event bits in the event enable register (EER) can be set to 1 to enable that corresponding event or can be cleared to 0 to disable that corresponding event. The EER is shown in Figure 2–10 and described in Table 2–16.

Events 8–11 are only available for chaining of EDMA events; therefore, they are enabled in the channel chain enable register (CCER). The ER latches all events that are captured by the EDMA, even if that event is disabled. This is analogous to an interrupt enable and interrupt-pending register for interrupt processing, thus ensuring that the EDMA does not drop any events. Reenabling an event with a pending event signaled in ER forces the EDMA controller to process that event according to its priority.

Figure 2–10. EDMA Event Enable Register (EER)



**Legend:** R = Read only; R/W = Read/Write; -n = value after reset

Table 2–16. EDMA Event Enable Register (EER) Field Descriptions

| Bit   | Field    | symval <sup>†</sup> | Value   | Description                                                                                                                                                                                                                                                                                                                    |
|-------|----------|---------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31–16 | Reserved | _                   | 0       | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.                                                                                                                                                                                                                          |
| 15-0  | EE       | OF(value)           | 0-FFFFh | Event enable bits. Any of the event bits can be set to 1 to enable that event or be cleared to 0 to disable that event. Note that bits 11–8 are only available for chaining of EDMA events; therefore, they are enabled in the channel chain enable register (CCER). Bits 11–8 are reserved and should only be written with 0. |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_EER\_EE\_symval.

#### 2.6.8 Event Clear Register (ECR)

Once an event has been posted in the event register (ER), it can clear the event in two ways. If the event is enabled in the event enable register (EER) and the EDMA submits a transfer request for that event, it clears the corresponding event bit in ER. Alternatively, if the event is disabled in EER, the CPU can clear the event using the event clear register (ECR), shown in Figure 2–11 and described in Table 2–17.

Writing a 1 to any of the bits clears the corresponding event; writing a 0 has no effect. This feature allows the CPU to release a lock-up or error condition. Therefore, once an event bit is set in ER, it remains set until the EDMA submits a transfer request for that event or the CPU clears the event by setting the corresponding bit in ECR.

Figure 2–11. EDMA Event Clear Register (ECR)

| 31    |       |       |       |       |       |       | 16    |
|-------|-------|-------|-------|-------|-------|-------|-------|
|       |       |       | Rese  | erved |       |       |       |
|       |       |       | R     | -0    |       |       |       |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| EC15  | EC14  | EC13  | EC12  | EC11  | EC10  | EC9   | EC8   |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| EC7   | EC6   | EC5   | EC4   | EC3   | EC2   | EC1   | EC0   |
| R/W-0 |

**Legend:** R = Read only; R/W = Read/Write; -n = value after reset

Table 2-17. EDMA Event Clear Register (ECR) Field Descriptions

| Bit   | Field    | symval <sup>†</sup> | Value   | Description                                                                                           |
|-------|----------|---------------------|---------|-------------------------------------------------------------------------------------------------------|
| 31–16 | Reserved | -                   | 0       | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect. |
| 15-0  | EC       | OF(value)           | 0-FFFFh | Event clear bits. Any of the event bits can be set to 1 to clear that event.                          |

 $^\dagger$  For CSL implementation, use the notation EDMA\_ECR\_EC\_symval.

2-20 TMS320C621x/C671x EDMA SPRU234

#### 2.6.9 EDMA Event Set Register (ESR)

The CPU can also set events by way of the event set register (ESR), shown in Figure 2–12 and described in Table 2–18. Writing a 1 to one of the event bits causes the corresponding bit to be set in the event register (ER). In this case, the event does not have to be enabled. This provides a debugging tool and also allows the CPU to submit EDMA requests in the system. Note that CPU-initiated EDMA transfers are basically unsynchronized transfers. In other words, an EDMA transfer occurs when the corresponding ESR bit is set and is not triggered by the associated event. See section 1.13 for a description of the quick DMA (QDMA), an alternative way to perform CPU-initiated EDMA transfers.

Figure 2–12. EDMA Event Set Register (ESR)

| 31    |          |       |       |       |       |       | 16    |  |  |
|-------|----------|-------|-------|-------|-------|-------|-------|--|--|
|       | Reserved |       |       |       |       |       |       |  |  |
|       |          |       | R     | -0    |       |       |       |  |  |
|       |          |       |       |       |       |       |       |  |  |
| 15    | 14       | 13    | 12    | 11    | 10    | 9     | 8     |  |  |
| ES15  | ES14     | ES13  | ES12  | ES11  | ES10  | ES9   | ES8   |  |  |
| R/W-0 | R/W-0    | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |
|       |          |       |       |       |       |       |       |  |  |
| 7     | 6        | 5     | 4     | 3     | 2     | 1     | 0     |  |  |
| ES7   | ES6      | ES5   | ES4   | ES3   | ES2   | ES1   | ES0   |  |  |
| R/W-0 | R/W-0    | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |  |  |

**Legend:** R = Read only; R/W = Read/Write; -n = value after reset

Table 2–18. EDMA Event Set Register (ESR) Field Descriptions

| Bit   | Field    | symval†   | Value   | Description                                                                                                    |
|-------|----------|-----------|---------|----------------------------------------------------------------------------------------------------------------|
| 31–16 | Reserved | -         | 0       | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.          |
| 15–0  | ES       | OF(value) | 0-FFFFh | Event set bits. Any of the event bits can be set to 1 to set the corresponding bit in the event register (ER). |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_ESR\_ES\_symval.

#### 2.7 EDMA Channel Parameter Entries

Each parameter entry of an EDMA event is organized into six 32-bit words or 24 bytes as listed in Table 2–19. See Table 2–1 (page 2-3) for the memory address of these registers.

Table 2–19. EDMA Parameter Entries (C621x/C671x DSP)

| Acronym | Parameter Name                                   |       |  |  |  |  |
|---------|--------------------------------------------------|-------|--|--|--|--|
| OPT     | EDMA channel options parameter                   | 2.7.1 |  |  |  |  |
| SRC     | EDMA channel source address parameter            | 2.7.2 |  |  |  |  |
| CNT     | EDMA channel transfer count parameter            | 2.7.3 |  |  |  |  |
| DST     | EDMA channel destination address parameter       | 2.7.4 |  |  |  |  |
| IDX     | EDMA channel index parameter                     | 2.7.5 |  |  |  |  |
| RLD     | EDMA channel count reload/link address parameter | 2.7.6 |  |  |  |  |

## 2.7.1 EDMA Channel Options Parameter (OPT)

The EDMA channel options parameter (OPT) in the EDMA parameter entries is shown in Figure 2–13 and described in Table 2–20.

Figure 2-13. EDMA Channel Options Parameter (OPT)



<sup>&</sup>lt;sup>†</sup> Always write 0 to the reserved bits.

**Legend:** R/W = Read/Write; -x = value is indeterminate after reset

2-22 TMS320C621x/C671x EDMA SPRU234

Table 2-20. EDMA Channel Options Parameter (OPT) Field Descriptions

| Bit   | field <sup>†</sup> | symval <sup>†</sup> | Value | Description                                                                                     |
|-------|--------------------|---------------------|-------|-------------------------------------------------------------------------------------------------|
| 31–29 | PRI                |                     | 0-7h  | Priority levels for EDMA events bits.                                                           |
|       |                    | -                   | 0     | Reserved. This level is reserved only for L2 requests and not valid for EDMA transfer requests. |
|       |                    | HIGH                | 1h    | High priority EDMA transfer.                                                                    |
|       |                    | LOW                 | 2h    | Low priority EDMA transfer.                                                                     |
|       |                    | _                   | 3h-7h | Reserved.                                                                                       |
| 28-27 | ESIZE              |                     | 0–3h  | Element size bits.                                                                              |
|       |                    | 32BIT               | 0     | 32-bit word.                                                                                    |
|       |                    | 16BIT               | 1h    | 16-bit halfword.                                                                                |
|       |                    | 8BIT                | 2h    | 8-bit byte.                                                                                     |
|       |                    | -                   | 3h    | Reserved.                                                                                       |
| 26    | 2DS                |                     |       | Source dimension bit.                                                                           |
|       |                    | NO                  | 0     | 1-dimensional source.                                                                           |
|       |                    | YES                 | 1     | 2-dimensional source.                                                                           |
| 25-24 | SUM                |                     | 0-3h  | Source address update mode bits.                                                                |
|       |                    | NONE                | 0     | Fixed address mode. No source address modification.                                             |
|       |                    | INC                 | 1h    | Source address increment depends on the 2DS and FS bits.                                        |
|       |                    | DEC                 | 2h    | Source address decrement depends on the 2DS and FS bits.                                        |
|       |                    | IDX                 | 3h    | Source address modified by the element index/frame index depending on the 2DS and FS bits.      |
| 23    | 2DD                |                     |       | Destination dimension bit.                                                                      |
|       |                    | NO                  | 0     | 1-dimensional destination.                                                                      |
|       |                    | YES                 | 1     | 2-dimensional destination.                                                                      |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_OPT\_field\_symval.

Table 2–20. EDMA Channel Options Parameter (OPT) Field Descriptions (Continued)

| Bit   | field <sup>†</sup> | symval <sup>†</sup> | Value | Description                                                                                                                                                     |
|-------|--------------------|---------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22-21 | DUM                |                     | 0–3h  | Destination address update mode bits.                                                                                                                           |
|       |                    | NONE                | 0     | Fixed address mode. No destination address modification.                                                                                                        |
|       |                    | INC                 | 1h    | Destination address increment depends on the 2DD and FS bits.                                                                                                   |
|       |                    | DEC                 | 2h    | Destination address decrement depends on the 2DD and FS bits.                                                                                                   |
|       |                    | IDX                 | 3h    | Destination address modified by the element index/frame index depending on the 2DD and FS bits.                                                                 |
| 20    | TCINT              |                     |       | Transfer complete interrupt bit.                                                                                                                                |
|       |                    | NO                  | 0     | Transfer complete indication is disabled. The EDMA channel interrupt pending register (CIPR) bits are not set upon completion of a transfer.                    |
|       |                    | YES                 | 1     | The EDMA channel interrupt pending register (CIPR) bit is set on a channel transfer completion. The bit (position) set in CIPR is the TCC value specified.      |
| 19–16 | TCC                | OF(value)           | 0–Fh  | Transfer complete code bits. This 4-bit value is used to set the bit in the EDMA channel interrupt pending register (CIPR[TCC] bit) provided.                   |
| 15–2  | Reserved           | -                   | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect. If writing to this field, always write a 0.               |
| 1     | LINK               |                     |       | Linking of event parameters enable bit.                                                                                                                         |
|       |                    | NO                  | 0     | Linking of event parameters is disabled. Entry is not reloaded.                                                                                                 |
|       |                    | YES                 | 1     | Linking of event parameters is enabled. After the current set is exhausted, the channel entry is reloaded with the parameter set specified by the link address. |
| 0     | FS                 |                     |       | Frame synchronization bit.                                                                                                                                      |
|       |                    | NO                  | 0     | Channel is element/array synchronized.                                                                                                                          |
|       |                    | YES                 | 1     | Channel is frame synchronized. The relevant event for a given EDMA channel is used to synchronize a frame.                                                      |

<sup>†</sup> For CSL implementation, use the notation EDMA\_OPT\_field\_symval.

2-24 TMS320C621x/C671x EDMA SPRU234

## 2.7.2 EDMA Channel Source Address Parameter (SRC)

The EDMA channel source address parameter (SRC) in the EDMA parameter entries specifies the starting byte address of the source. The SRC is shown in Figure 2–14 and described in Table 2–21. Use the SUM bits in the EDMA channel options parameter (OPT) to modify the source address. See section 1.8 for details.

Figure 2-14. EDMA Channel Source Address Parameter (SRC)

31 Source Address (SRC)

R/W-0

**Legend:** R/W = Read/Write; -n = value after reset

Table 2-21. EDMA Channel Source Address Parameter (SRC) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                                                                           |
|------|-------|---------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31–0 | SRC   | OF(value)           | 0-FFFF FFFFh | This 32-bit source address specifies the starting byte address of the source. The address is modified using the SUM bits in the EDMA channel options parameter (OPT). |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_SRC\_SRC\_symval.

#### 2.7.3 EDMA Channel Transfer Count Parameter (CNT)

The EDMA channel transfer count parameter (CNT) in the EDMA parameter entries specifies the frame/array count and element count. The CNT is shown in Figure 2–15 and described in Table 2–22.

The frame/array count (FRMCNT) is a 16-bit unsigned value plus 1 that specifies the number of frames in a 1D block or the number of arrays in a 2D block. Frame count applies to 1D transfers and array count applies to 2D transfers. Valid values for the frame/array count range between 0 to 65535; therefore, the maximum number of frames/arrays in a block is 65536. A frame/array count of 0 is actually one frame/array, and a frame/array count of 1 is two frames/arrays. See section 1.7 for details.

The element count (ELECNT) is a 16-bit unsigned value that specifies the number of elements in a frame (for 1D transfers) or in an array (for 2D transfers). Valid values for the element count range between 1 to 65535; therefore, the maximum number of elements in a frame is 65535. The EDMA performs no transfers if the element count is 0. See section 1.7 for details.

Figure 2-15. EDMA Channel Transfer Count Parameter (CNT)



**Legend:** R/W = Read/Write; -n = value after reset

Table 2-22. EDMA Channel Transfer Count Parameter (CNT) Field Descriptions

| Bit   | field <sup>†</sup> | symval <sup>†</sup> | Value   | Description                                                                                                                                                                                  |
|-------|--------------------|---------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31–16 | FRMCNT             | OF(value)           | 0-FFFFh | Frame/array count bits. A 16-bit unsigned value plus 1 that specifies the number of frames in a 1D block or number of arrays in a 2D block. Valid values for the frame/array count: 0-65535. |
| 15–0  | ELECNT             | OF(value)           | 1-FFFFh | Element count bits. A 16-bit unsigned value that specifies the number of elements in a frame for (1D transfers) or an array (for 2D transfers). Valid values for the element count: 1–65535. |

<sup>†</sup> For CSL implementation, use the notation EDMA\_CNT\_field\_symval.

2-26 TMS320C621x/C671x EDMA SPRU234

## 2.7.4 EDMA Channel Destination Address Parameter (DST)

The EDMA channel destination address parameter (DST) in the EDMA parameter entries specifies the starting byte address of the destination. The DST is shown in Figure 2–16 and described in Table 2–23. Use the DUM bits in the EDMA channel options parameter (OPT) to modify the destination address. See section 1.8 for details.

Figure 2-16. EDMA Channel Destination Address Parameter (DST)

Destination Address (DST)

R/W-0

**Legend:** R/W = Read/Write; -n = value after reset

Table 2-23. EDMA Channel Destination Address Parameter (DST) Field Descriptions

|   | Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                                                                                     |
|---|------|-------|---------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _ | 31-0 | DST   | OF(value)           | 0-FFFF FFFFh | This 32-bit destination address specifies the starting byte address of the destination. The address is modified using the DUM bits in the EDMA channel options parameter (OPT). |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_DST\_DST\_symval.

#### 2.7.5 EDMA Channel Index Parameter (IDX)

The EDMA channel index parameter (IDX) in the EDMA parameter entries specifies the frame/array index and element index used for address modification. The EDMA is shown in Figure 2–17 and described in Table 2–24. The EDMA uses the indexes for address updates, depending on the type of transfer (1D or 2D) selected, and the FS, SUM, and DUM bits in the EDMA channel options parameter (OPT).

The frame/array index (FRMIDX) is a 16-bit signed value that specifies the address offset (in bytes) to the next frame/array in a 1D transfer or 2D transfer. Frame index applies to 1D transfers and array index applies to 2D transfers. Valid values for the frame/array index range between –32768 to 32767.

The element index (ELEIDX) is a 16-bit signed value that specifies the address offset (in bytes) to the next element in a frame. The element index is used only for 1D transfers, because 2D transfers do not allow spacing between elements. Valid values for the element index range between –32768 to 32767.

Figure 2-17. EDMA Channel Index Parameter (IDX)

| 31       | 16     | 15 0   |
|----------|--------|--------|
|          | FRMIDX | ELEIDX |
| <u> </u> | R/W-0  | R/W-0  |

**Legend:** R/W = Read/Write; -n = value after reset

Table 2-24. EDMA Channel Index Parameter (IDX) Field Descriptions

| Bit   | field† | symval <sup>†</sup> | Value   | Description                                                                                                                                                                                                                                    |
|-------|--------|---------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31–16 | FRMIDX | OF(value)           | 0-FFFFh | Frame/array index bits. A 16-bit signed value that specifies the frame/array index used for an address offset to the next frame/array. Valid values for the frame/array index: -32768 to 32767.                                                |
| 15–0  | ELEIDX | OF(value)           | 0-FFFFh | Element index bits. A 16-bit signed value that specifies the element index used for an address offset to the next element in a frame. Element index is used <i>only</i> for 1D transfers. Valid values for the element index: –32768 to 32767. |

<sup>†</sup> For CSL implementation, use the notation EDMA\_IDX\_field\_symval.

2-28 TMS320C621x/C671x EDMA SPRU234

#### 2.7.6 EDMA Channel Count Reload/Link Address Parameter (RLD)

The EDMA channel count reload/link address parameter (RLD) in the EDMA parameter entries specifies the value used to reload the element count field and the link address. The RLD is shown in Figure 2–18 and described in Table 2–25.

The 16-bit unsigned element count reload (ELERLD) value reloads the element count (ELECNT) field in the EDMA channel transfer count parameter (CNT), once the last element in a frame is transferred. ELERLD is used only for a 1D element sync (FS = 0) transfer, since the EDMA has to keep track of the next element address using the element count. This is necessary for multiframe EDMA transfers, where frame count value is greater than 0. See section 1.7 for more details.

The EDMA controller provides a mechanism to link EDMA transfers. This is analogous to the autoinitialization feature in the DMA. When LINK = 1 in the EDMA channel options parameter (OPT), the 16-bit link address (LINK) specifies the lower 16-bit address in the parameter RAM where the EDMA loads/reloads the parameters of the next event in the chain. Since the entire EDMA parameter RAM is located in the 01A0 xxxxh area, only the lower 16-bit address is required.

The reload parameters are specified in the address range 01A0 0180h to 01A0 07F7h. You must ensure that the link address is on a 24-byte boundary, and that the operation is undefined if this rule is violated (see section 1.9). In addition to the reload parameter space, the entry of any unused EDMA channel can also be used for linking. The EDMA can always have up to 85 programmed entries, regardless of the number of channels actually used.

Figure 2–18. EDMA Channel Count Reload/Link Address Parameter (RLD)



**Legend:** R/W = Read/Write; -n = value after reset

Table 2-25. EDMA Channel Count Reload/Link Address Parameter (RLD) Field Descriptions

| Bit   | field <sup>†</sup> | symval <sup>†</sup> | Value   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|--------------------|---------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31–16 | ELERLD             | OF(value)           | 0-FFFFh | Element count reload bits. A 16-bit unsigned value used to reload the element count field in the EDMA channel transfer count parameter (CNT) once the last element in a frame is transferred. This field is used only for a 1D element sync (FS = 0) transfer, since the EDMA has to keep track of the next element address using the element count. This is necessary for multi-frame EDMA transfers where frame count value is greater than 0. |
| 15–0  | LINK               | OF(value)           | 0-FFFFh | This 16-bit link address specifies the lower 16-bit address in the parameter RAM from which the EDMA loads/reloads the parameters of the next event in the chain.                                                                                                                                                                                                                                                                                |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_RLD\_field\_symval.

2-30 TMS320C621x/C671x EDMA SPRU234

#### 2.8 QDMA Registers

Since the QDMA is used for quick, one-time transfers it does not have the capability to reload a count or link. The count reload/link address register is therefore not available to the QDMA, but the QDMA can chain transfers. The QDMA registers are not updated during or after a transfer by the hardware, they retain the submitted values. All EDMA transfers are submitted using frame synchronization (1D) or block synchronization (2D). See section 1.13 for more details.

The QDMA consists of two sets of memory-mapped, write-only registers (Figure 2–19), similar to an EDMA parameter entry. Reads of the QDMA registers return invalid data. The first set shown in Figure 2–19(a) is a direct mapping of the five QDMA registers required to configure a transfer. There is no count reload, no link address, and the LINK field of the QDMA channel options register (QOPT) is reserved. Writing to the QDMA registers configures, but does not submit, a QDMA transfer request. Figure 2–19(b) shows the pseudo-registers for this set. Writing to the pseudo-registers submits a transfer request.

Although the QDMA mechanism does not support event linking, it supports completion interrupts, as well as QDMA transfer complete chaining with EDMA events. QDMA completion interrupts are enabled and set in the same way as EDMA completion interrupts; through the use of the TCINT and TCC bits in the QDMA channel options register (QOPT), and CIPR and CIER of the EDMA. QDMA transfer-complete chaining and alternate transfer-complete chaining with EDMA events are enabled through setting the appropriate bits in QOPT and CCER of the EDMA. QDMA transfer requests have the same priority restrictions as the EDMA. See section 2.4 for details.

Access to each register is limited to 32-bits only. Halfword and byte writes to the QDMA registers will write the entire register, and thus should be avoided.

## Figure 2-19. QDMA Registers

#### (a) QDMA registers

| Address    |                            |                        | QDMA register |
|------------|----------------------------|------------------------|---------------|
| 0200 0000h | QDMA Char                  | QOPT                   |               |
| 0200 0004h | QDMA Channel Sou           | QSRC                   |               |
| 0200 0008h | Array/frame count (FRMCNT) | QCNT                   |               |
| 0200 000Ch | QDMA Channel Destir        | QDST                   |               |
| 0200 0010h | Array/frame index (FRMIDX) | Element index (ELEIDX) | QIDX          |

#### (b) QDMA pseudo-registers

| Address    |                            |                        | QDMA pseudo-register |
|------------|----------------------------|------------------------|----------------------|
| 0200 0020h | QDMA Char                  | QSOPT                  |                      |
| 0200 0024h | QDMA Channel Sou           | QSSRC                  |                      |
| 0200 0028h | Array/frame count (FRMCNT) | QSCNT                  |                      |
| 0200 002Ch | QDMA Channel Desti         | QSDST                  |                      |
| 0200 0030h | Array/frame index (FRMIDX) | Element index (ELEIDX) | QSIDX                |

## 2.8.1 QDMA Channel Options Register (QOPT, QSOPT)

Figure 2-20. QDMA Channel Options Register (QOPT)



**Legend:** R/W= Read/Write; -n = value after reset **Note:** QOPT is read/writable; QSOPT is write-only.

2-32 TMS320C621x/C671x EDMA SPRU234

#### 2.8.2 QDMA Channel Source Address Register (QSRC, QSSRC)

Figure 2–21. QDMA Channel Source Address Register (QSRC)



**Legend:** W= Write only; -n = value after reset

#### 2.8.3 QDMA Channel Transfer Count Register (QCNT, QSCNT)

Figure 2-22. QDMA Channel Transfer Count Register (QCNT)



**Legend:** W= Write only; -n = value after reset

## 2.8.4 QDMA Channel Destination Address Register (QDST, QSDST)

Figure 2–23. QDMA Channel Destination Address Register (QDST)



**Legend:** W= Write only; -n = value after reset

#### 2.8.5 QDMA Channel Index Register (QIDX, QSIDX)

Figure 2-24. QDMA Channel Index Register (QIDX)



**Legend:** W= Write only; -n = value after reset

# **Chapter 3**

# TMS320C64x EDMA

This chapter describes the operation and registers of the EDMA controller in the TMS320C64x<sup>™</sup> DSP. This chapter also describes the quick DMA (QDMA) registers that the CPU uses for fast data requests. For operation and registers unique to the TMS320C621x/C671x EDMA, see Chapter 2.

| Topic |                                              | Page   |
|-------|----------------------------------------------|--------|
| 3.1   | Event Encoder                                | 3-2    |
| 3.2   | Parameter RAM (PaRAM)                        | 3-2    |
| 3.3   | Chaining EDMA Channels by an Event           | 3-5    |
| 3.4   | Peripheral Device Transfers                  | . 3-10 |
| 3.5   | Resource Arbitration and Priority Processing | . 3-11 |
| 3.6   | Transfer Request Queue Length                | . 3-11 |
| 3.7   | EDMA Access Into L2 Control                  | . 3-13 |
| 3.8   | EDMA Control Registers                       | . 3-14 |
| 3.9   | EDMA Channel Parameter Entries               | . 3-33 |
| 3.10  | QDMA Registers                               | . 3-43 |
|       |                                              |        |

#### 3.1 Event Encoder

The EDMA event registers (ERL and ERH) capture up to 64 events; therefore, it is possible for events to occur simultaneously on the EDMA event inputs. In such cases, the event encoder resolves the order of processing. This mechanism only sorts simultaneous events and does nothing to set the priority of the events. The priority of the transfer is determined by its EDMA parameters stored in the parameter RAM (PaRAM) of the EDMA. For events arriving simultaneously, the channel with the highest event number submits its transfer request first.

#### 3.2 Parameter RAM (PaRAM)

Unlike the C620x/C670x DMA controller, which is a register-based architecture, the EDMA controller is a RAM-based architecture. EDMA channels are configured in a parameter table. The table is a 2K-byte block of internal parameter RAM (PaRAM) located within the EDMA. The peripheral bus proves the only access to the PaRAM. The PaRAM table (Table 3–1) consists of six-word parameter entries of 24 bytes each, for a total of 85 entries. The contents of the 2K-byte PaRAM include:

| 64 transfer parameter entries for the 64 EDMA events. Each entry is six words or 24 bytes. These areas can also serve as reload/link parameters.                                                                                                                                         |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Remaining parameter entries (21 entries) serve as additional parameter sets used for linking transfers. Each set or entry is 24 bytes.                                                                                                                                                   |
| 8 bytes of unused RAM that can be used as scratch pad area. Note that a part or the entire EDMA RAM can be used as a scratch pad RAM, provided the area corresponding to an event(s) is disabled. It is your responsibility to provide the transfer parameters when the event is enabled |

Once an event is captured, its parameter entries are read from one of the top 64 entries in the PaRAM. These parameter entries are then sent to the address generation hardware.

Each parameter entry of an EDMA event is organized into six 32-bit words or 24 bytes, as shown in Figure 3–1 and described in Table 3–2.

3-2 TMS320C64x EDMA SPRU234

Table 3–1. EDMA Parameter RAM Contents (C64x DSP)

| Address                  | Parameters                               |
|--------------------------|------------------------------------------|
| 01A0 0000h to 01A0 0017h | Parameters for event 0 (6 words)         |
| 01A0 0018h to 01A0 002Fh | Parameters for event 1 (6 words)         |
| 01A0 0030h to 01A0 0047h | Parameters for event 2 (6 words)         |
| 01A0 0048h to 01A0 005Fh | Parameters for event 3 (6 words)         |
| 01A0 0060h to 01A0 0077h | Parameters for event 4 (6 words)         |
| 01A0 0078h to 01A0 008Fh | Parameters for event 5 (6 words)         |
| 01A0 0090h to 01A0 00A7h | Parameters for event 6 (6 words)         |
| 01A0 00A8h to 01A0 00BFh | Parameters for event 7 (6 words)         |
| 01A0 00C0h to 01A0 00D7h | Parameters for event 8 (6 words)         |
| 01A0 00D8h to 01A0 00EFh | Parameters for event 9 (6 words)         |
| 01A0 00F0h to 01A0 0107h | Parameters for event 10 (6 words)        |
| 01A0 0108h to 01A0 011Fh | Parameters for event 11 (6 words)        |
| 01A0 0120h to 01A0 0137h | Parameters for event 12 (6 words)        |
| 01A0 0138h to 01A0 014Fh | Parameters for event 13 (6 words)        |
| 01A0 0150h to 01A0 0167h | Parameters for event 14 (6 words)        |
| 01A0 0168h to 01A0 017Fh | Parameters for event 15 (6 words)        |
| 01A0 0180h to 01A0 0197h | Parameters for event 16 (6 words)        |
| 01A0 0198h to 01A0 01AFh | Parameters for event 17 (6 words)        |
|                          |                                          |
| 01A0 05D0h to 01A0 05E7h | Parameters for event 62 (6 words)        |
| 01A0 05E8h to 01A0 05FFh | Parameters for event 63 (6 words)        |
| 01A0 0600h to 01A0 07F7h | Additional reload/link entries (6 words) |
| 01A0 07F8h to 01A0 07FFh | Scratch pad area (2 words)               |

*SPRU234 TMS320C64x EDMA* 3-3

Figure 3–1. EDMA Channel Parameter Entries for Each EDMA Event (C64x DSP)

|        | 31                                     |                        | 0   | EDMA parameter |
|--------|----------------------------------------|------------------------|-----|----------------|
| Word 0 | EDMA Channel Options Parameter (OPT)   |                        | OPT |                |
| Word 1 | EDMA Channel Source Address (SRC)      |                        |     | SRC            |
| Word 2 | Array/frame count (FRMCNT)             | Element count (ELECNT) |     | CNT            |
| Word 3 | EDMA Channel Destination Address (DST) |                        |     | DST            |
| Word 4 | Array/frame index (FRMIDX)             | Element index (ELEIDX) |     | IDX            |
| Word 5 | Element count reload (ELERLD)          | Link address (LINK)    |     | RLD            |

Table 3-2. EDMA Channel Parameter Descriptions (C64x DSP)

| Offset Address  |                                       | As defin                                                |                                              |         |
|-----------------|---------------------------------------|---------------------------------------------------------|----------------------------------------------|---------|
| (bytes)         | Parameter                             | 1-D transfer                                            | 2-D transfer                                 | Section |
| 0               | Channel options                       | Transfer configuration options.                         |                                              | 3.9.1   |
| 4               | Channel source address                | The address from which data is transferred.             |                                              | 3.9.2   |
| 8†              | Element count                         | The number of elements per frame.                       | The number of elements per array.            | 3.9.3   |
| 10 <sup>†</sup> | Frame count (1D),<br>Array count (2D) | The number of frames per block minus 1.                 | The number of arrays per frame minus 1.      | 3.9.3   |
| 12              | Channel destination address           | The address to which data is transferred.               |                                              | 3.9.4   |
| 16 <sup>†</sup> | Element index                         | The address offset of elements within a frame.          |                                              | 3.9.5   |
| 18 <sup>†</sup> | Frame index (1D),<br>Array index (2D) | The address offset of frames within a block.            | The address offset of arrays within a frame. | 3.9.5   |
| 20 <sup>†</sup> | Link address                          | The PaRAM address cont to be linked.                    | taining the parameter set                    | 3.9.6   |
| 22 <sup>†</sup> | Element count reload                  | The count value to be loaded at the end of each frame.‡ |                                              | 3.9.6   |

<sup>&</sup>lt;sup>†</sup> The offset provided assumes little endian mode of operation. All control registers are 32 bits wide, and the physical location of parameters that share a single register are fixed, regardless of endian mode. Control registers should always be accessed as 32-bit words. The specific offset address entries that this note applies to are 8, 10, 16, 18, 20, and 22.

3-4 TMS320C64x EDMA SPRU234

<sup>&</sup>lt;sup>‡</sup> This field is only valid for element-synchronized transfers.

#### 3.3 Chaining EDMA Channels by an Event

The channel chaining capability for the EDMA allows the completion of an EDMA channel transfer to trigger another EDMA channel transfer.

Chaining is different from linking (section 1.9). The EDMA link feature reloads the current channel parameter with the linked parameter. The EDMA chaining feature does not modify or update any channel parameters, it provides a synchronization event to the chained channel.

Any of the 64 transfer completion codes of the EDMA triggers another channel transfer. To enable the EDMA controller to chain channels by way of a single event, you must set the TCINT bit to 1. Additionally, you should set the relevant bit in the channel chain enable register (CCERL or CCERH) to trigger off the next channel transfer specified by the transfer complete code. The user-specified transfer complete code is expanded to a 6-bit value, TCCM:TCC. The 4-bit TCC field in the channel options parameter (OPT) is the least-significant bits of the transfer complete code and the 2-bit TCCM field in OPT is the most-significant bits of the transfer complete code. For example, if the transfer complete code (TCCM:TCC) is 01 0001b (TCCM = 01 and TCC = 0001) and CCERL[17] = 1 is specified for EDMA channel 4, the completion of the channel 4 transfer initiates the next transfer specified by EDMA channel 17, provided that the channel 4 TCINT = 1. Unlike the C621x/C671x EDMA, the event register captures the event bits on the C64x EDMA only if the corresponding bits in the channel chain enable register are enabled.

#### 3.3.1 Alternate Transfer Chaining

The alternate transfer complete interrupt (ATCINT) bit and alternate transfer complete code (ATCC) bits in the channel options parameter (OPT) allow the C64x EDMA to perform channel chaining upon completion of intermediate transfers in a block. The function of the alternate transfer chaining is similar to the function of the transfer complete chaining. Alternate transfer complete code chaining does not affect linking operations described in section 1.9.

When alternate transfer complete chaining is enabled, the next EDMA channel (specified by the ATCC value of the current channel) is synchronized upon completion of each intermediate transfer of the current channel. Upon completion of the entire channel transfer, transfer complete chaining applies instead, provided transfer complete chaining is enabled. Alternate transfer complete chaining does not apply to 2D block-synchronized transfers, since this mode does not have intermediate transfers. Alternate transfer chaining allows one channel to trigger another channel once for each transfer request it makes (once per sync event received), rather than only once per block.

SPRU234 TMS320C64x EDMA 3-5

To enable alternate transfer complete chaining, configure the EDMA channel parameter as follows:

Set ATCINT = 1, in OPT
Set ATCC value to the next EDMA channel in the chain
Set the relevant bit in the channel chain enable register (CCER[ATCC])

#### 3.3.2 Alternate Transfer Chaining Examples

The following examples explain the alternate transfer complete chaining function in detail.

#### 3.3.2.1 Servicing Input/Output FIFOs with a Single Event

Most common systems for ADSL, networking, and video applications require the use of a pair of external FIFOs that must be serviced at the same rate. One FIFO buffers data input, and the other buffers data output. The EDMA channels that service these FIFOs can be set up for 2D transfers. While each FIFO is serviced with a different set of parameters, both can be signaled from a single event. For example, an external interrupt pin can be tied to the status flags of one of the FIFOs. When this event arrives, the EDMA needs to perform servicing for both the input and output streams. Without the alternate transfer complete chaining feature this would require two events, and thus two external interrupt pins. The alternate transfer complete chaining feature allows the use of a single external interrupt pin (for example, EXT\_INT7). Figure 3–2 shows the EDMA setup and illustration for this example.

An EXT\_INT7 event triggers a channel 7 array transfer. Upon completion of each intermediate array transfer of channel 7, alternate transfer complete chaining sets bit CIPRL[16] (specified by channel 7 ATCC) and provides a synchronization event to channel 16. Upon completion of the last array transfer of channel 7, transfer complete chaining—not alternate transfer complete chaining—sets bit CIPRL[16] (specified by its TCCM:TCC) and provides a synchronization event to channel 16. The completion of channel 16 sets bit CIPRL[15] (specified by its TCCM:TCC), which can generate an interrupt to the CPU, if CIERL[15] = 1.

3-6 TMS320C64x EDMA SPRU234

**HARDWIRED EVENT CHAINED EVENT** (tied to EXT\_INT7, event 7) (event 16) event 7 Alternate Transfer Complete<sup>†</sup> Array 0 Array 0 event 7 Alternate Transfer Complete<sup>†</sup> Array 1 Array 1 event 7 Alternate Transfer Complete<sup>†</sup> Array 2 Array 2 event 7 Transfer Complete<sup>‡</sup> Array 3 (last array) Array 3 Transfer complete sets CIPRL[15] = 1(TCCM:TCC = 00 1111b).<sup>†</sup> Alternate transfer complete chaining synchronizes event 16 NOTE: (ATCC = 01 0000b) and sets CIPRL[16] = 1 If CIERL[15] = 1, interrupt <sup>‡</sup> Transfer complete chaining synchronizes event 16 EDMA INT sent to CPU. (TCCM:TCC = 01 0000b) and sets CIPRL[16] = 1 **SETUP** Channel 7 Parameters Channel 16 Parameters for Chaining for Chaining Event Enable Register (EER) Enable Transfer Enable Transfer Enable channel 7: Complete Chaining: Complete Chaining: EERL[7] = 1TCINT = 1 TCINT = 1 TCCM:TCC = 00 1111b TCCM:TCC = 01 0000b Channel Chain Enable Register ☐ Disable Alternate Transfer Enable Alternate Transfer (CCER) Complete Chaining Complete Chaining Enable chaining to ATCINT = 0 ATCINT = 1 channel 16: CCERL[16] = 1 ATCC = don't care ATCC = 01 0000b

Figure 3-2. Alternate Transfer Complete Chaining Example

SPRU234 TMS320C64x EDMA 3-7

#### 3.3.2.2 Breaking up Large Transfers with ATCC

Another feature of the alternate transfer completion code is for breaking up large transfers. A large transfer may lock out other transfers of the same priority level (section 3.5) for the duration of the transfer. For example, a large transfer with high priority from the internal memory to the external memory using the EMIF may lock out other EDMA transfers on the high priority queue. In addition, this large high priority transfer may lock out the EMIF for a long period of time from lower priority channels. Therefore, large transfers should be done on a low priority level. Figure 3–3 shows the EDMA setup and illustration of an example single large block transfer.

Figure 3-3. Single Large Block Data Transfer



#### **EDMA Channel 8 SETUP**

Element Count (ELECNT) = 4069 (16 KB)
Frame Count (FRMCNT) = 0 (1 frame)

ATCC = don't care

ATCINT = 0

1D transfer of 16 KByte elements

You may solve this problem by using the alternate transfer completion code to break up a large transfer into smaller transfers. For example, to move a single large block of memory (16 Kbytes), the EDMA will perform a 2D array synchronized transfer. The element count is set to a "reasonable" value, where reasonable derives from the amount of time it would take to move this smaller amount of data. Assume 1 Kbyte is a reasonable small transfer in this example. The EDMA is set up to transfer 16 arrays of 1 Kbyte elements, for a total of 16 Kbyte elements. The ATCC field in the channel options parameter (OPT) is set to the same value as the channel number. In this example, EDMA channel 8 is used and ATCC is also set to 8. The transfer complete code TCCM:TCC may be set to a different value to cause an interrupt to the CPU at the end of the transfer.

3-8 TMS320C64x EDMA SPRU234

The CPU starts the EDMA transfer by writing to the appropriate bit of the event set register (ESRL[8]). The EDMA transfers the first 1 Kbyte array. Upon completion of the first array (an intermediate transfer), alternate transfer complete code chaining generates a synchronization event to channel 8, a value specified by the ATCC field. This ATCC-generated synchronization event causes EDMA channel 8 to transfer the next 1 Kbyte array. This process continues until the transfer parameters are exhausted, at which point the EDMA has completed the 16 Kbyte transfer. This method breaks up a large transfer into smaller packets, thus providing natural time slices in the transfer such that other events may be processed. Figure 3–4 shows the EDMA setup and illustration of the broken up smaller packet transfers.

Figure 3-4. Smaller Packet Data Transfers



#### **EDMA Channel 8 SETUP**



<sup>†</sup> If another channel that has a system event (such as channel 4) is used, both the event enable (EER[4]) and channel chain enable (CCER[4]) must be set for the channel to transfer after both the external sync and the ATCC are received.

# 3.4 Peripheral Device Transfers

The C64x EDMA supports the peripheral device transfer mode (PDT), which provides an efficient way to transfer large amounts of data between an external peripheral device and an external memory device that share the same data pins. In normal operation, this type of transfer requires an EMIF read of the external source followed by an EMIF write to the external destination. When PDT is enabled, data is driven by the external source directly, and written to the external destination in the same data bus transaction. See TMS320C6000 DSP External Memory Interface (EMIF) Reference Guide (SPRU266) for a detailed description of PDT.

PDT transfers are classified in terms of the memory on the EMIF. A PDT write is a transfer from a peripheral to memory (memory is physically written). To enable a PDT write from an external peripheral source to an external memory destination, set the PDTD bit in the channel options parameter (OPT) to 1.

A PDT read is a transfer from memory to a peripheral (memory is physically read). To enable a PDT read from an external memory source to an external peripheral destination, set the PDTS bit in OPT to 1.

PDT writes and PDT reads are mutually exclusive. In other words, PDTS and PDTD cannot both be set to 1.

3-10 TMS320C64x EDMA SPRU234

## 3.5 Resource Arbitration and Priority Processing

The EDMA channels can have programmable priority. The PRI bits in the channel options parameter (OPT) specify the priority levels. The highest priority available is level 0 (urgent priority). Table 3–3 shows the available priority levels for the different requestors.

You should use care to not overburden the system by submitting all requests in high priority. Oversubscribing requests in one priority level can cause EDMA stalls and can be avoided by balanced bandwidth distribution in the different levels of priority. Refer to section 1.12.

Table 3-3. Programmable Priority Levels for Data Requests (C64x DSP)

| PRI Bits in OPT | Priority Level           | Requestors                                 |
|-----------------|--------------------------|--------------------------------------------|
| 000             | Level 0; urgent priority | L2 controller, EDMA, QDMA,<br>HPI, and PCI |
| 001             | Level 1; high priority   | L2 controller, EDMA, QDMA,<br>HPI, and PCI |
| 010             | Level 2; medium priority | L2 controller, EDMA, QDMA, HPI, and PCI    |
| 011             | Level 3, low priority    | L2 controller, EDMA, QDMA, HPI, and PCI    |
| 100–111         | Reserved                 | Reserved                                   |

## 3.6 Transfer Request Queue Length

Use care to not overload any priority queue, as overloading any one queue can adversely affect all queues. When a transfer is submitted to a full queue, the EDMA controller stalls until room in the queue is available. While stalled, the EDMA controller does not process any other events, including those events that submit requests on a different priority queue. The ER still captures events, and processes them when the EDMA controller is released.

The C64x EDMA has four transfer request queues: Q0, Q1, Q2, and Q3. The different priority level transfer requests (PRI field in OPT) are sorted into Q0, Q1, Q2, and Q3, as shown in Table 3–4. Table 3–4 also shows how each queue is divided among the different requestors. The queue length available to EDMA requests is programmable using the priority queue allocation registers (PQAR).

L2 requests can be programmed on any one of the queues using the cache configuration register (CCFG). The queue length available for L2 requests is programmable using the L2 allocation registers (L2ALLOC). See TMS320C64x DSP Two-Level Internal Memory Reference Guide (SPRU610) for details.

A new transfer request submission to a full queue causes an EDMA stall until the existing request in the queue is processed to make room in the queue. See section 1.15 for details on transfer requests submission.

Table 3-4. Transfer Request Queues (C64x DSP)

| Queue | Priority Level<br>(PRI) | Total Queue<br>Length (fixed) | Requestor <sup>†</sup> | Default<br>Queue<br>Length | Register to Program<br>Queue Length |
|-------|-------------------------|-------------------------------|------------------------|----------------------------|-------------------------------------|
| Q0    | 0; urgent priority      | 16                            | L2 controller and QDMA | 6                          | L2ALLOC0                            |
|       |                         |                               | EDMA                   | 2                          | PQAR0                               |
|       |                         |                               | HPI/PCI                | 0                          | TRCTL/TRCTL                         |
| Q1    | 1; high priority        | 16                            | L2 controller and QDMA | 2                          | L2ALLOC1                            |
|       |                         |                               | EDMA                   | 6                          | PQAR1                               |
|       |                         |                               | HPI/PCI                | 0                          | TRCTL/TRCTL                         |
| Q2    | 2; medium priority      | 16                            | L2 controller and QDMA | 2                          | L2ALLOC2                            |
|       |                         |                               | EDMA                   | 2                          | PQAR2                               |
|       |                         |                               | HPI/PCI                | 4                          | TRCTL/TRCTL                         |
| Q3    | 3; low priority         | 16                            | L2 controller and QDMA | 2                          | L2ALLOC3                            |
|       |                         |                               | EDMA                   | 6                          | PQAR3                               |
|       |                         |                               | HPI/PCI                | 0                          | TRCTL/TRCTL                         |

<sup>&</sup>lt;sup>†</sup> L2 controller and QDMA share one queue allocation. L2ALLOC*n* register controls this queue allocation length. HPI and PCI share one queue allocation.

3-12 TMS320C64x EDMA SPRU234

TRCTL register in the  $\dot{\text{HPI}}$  module controls the queue allocation length of HPI requests.

TRCTL register in the PCI module controls the queue allocation length of PCI requests.

#### 3.7 EDMA Access Into L2 Control

The C64x DSP incorporates an L2 EDMA access control register (EDMAWEIGHT), located in the L2 cache register memory map, that controls the priority of EDMA versus L1D access into L2. EDMAWEIGHT gives EDMA accesses a temporary boost in priority by limiting the amount of time L1D blocks EDMA access to L2. This priority boost only applies when competing with write data from the CPU that misses in L1D, but hits in L2 cache or L2 SRAM. EDMAWEIGHT lets you control how often this priority boost is given. When the EDMA priority is raised, it is allowed to complete one access before priority is returned to the CPU data. For reference, the EDMAWEIGHT is shown in Figure 3–5 and described in Table 3–5.

Figure 3-5. L2 EDMA Access Control Register (EDMAWEIGHT)



**Legend:** R = Read only; R/W = Read/Write; -n = value after reset

Table 3-5. L2 EDMA Access Control Register (EDMAWEIGHT) Field Descriptions

| Bit  | Field      | Value | Description                                                                                                  |
|------|------------|-------|--------------------------------------------------------------------------------------------------------------|
| 31–2 | Reserved   | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.        |
| 1–0  | EDMAWEIGHT | 0–3h  | EDMA weight bits limit the amount of time L1D blocks EDMA access to L2.                                      |
|      |            | 0     | L1D access 100% of the time, EDMA access 0% of the time. EDMA never receives priority.                       |
|      |            | 1h    | L1D access 94% of the time, EDMA access 6% of the time. EDMA receives priority after 16 L1D priority cycles. |
|      |            | 2h    | L1D access 80% of the time, EDMA access 20% of the time. EDMA receives priority after 4 L1D priority cycles. |
|      |            | 3h    | L1D access 50% of the time, EDMA access 50% of the time. EDMA receives priority after 1 L1D priority cycle.  |

# 3.8 EDMA Control Registers

Each of the 64 channels in the EDMA has a specific synchronization event associated with it. These events trigger the data transfer associated with that channel. The list of control registers that perform various processing of events is shown in Table 3–6. These synchronization events are discussed in detail in section 1.3. See the device-specific datasheet for the memory address of these registers.

Table 3-6. EDMA Control Registers (C64x DSP)

| Acronym | Register Name                                | Section |
|---------|----------------------------------------------|---------|
| PQSR    | EDMA priority queue status register          | 3.8.1   |
| PQAR    | EDMA priority queue allocation registers     | 3.8.2   |
| CIPRL   | EDMA channel interrupt pending low register  | 3.8.3   |
| CIPRH   | EDMA channel interrupt pending high register | 3.8.3   |
| CIERL   | EDMA channel interrupt enable low register   | 3.8.4   |
| CIERH   | EDMA channel interrupt enable high register  | 3.8.4   |
| CCERL   | EDMA channel chain enable low register       | 3.8.5   |
| CCERH   | EDMA channel chain enable high register      | 3.8.5   |
| ERL     | EDMA event low register                      | 3.8.6   |
| ERH     | EDMA event high register                     | 3.8.6   |
| EERL    | EDMA event enable low register               | 3.8.7   |
| EERH    | EDMA event enable high register              | 3.8.7   |
| ECRL    | EDMA event clear low register                | 3.8.8   |
| ECRH    | EDMA event clear high register               | 3.8.8   |
| ESRL    | EDMA event set low register                  | 3.8.9   |
| ESRH    | EDMA event set high register                 | 3.8.9   |
| EPRL    | EDMA event polarity low register             | 3.8.10  |
| EPRH    | EDMA event polarity high register            | 3.8.10  |

3-14 *TMS320C64x EDMA SPRU234* 

### 3.8.1 Priority Queue Status Register (PQSR)

The priority queue status register (PQSR) indicates whether the transfer request queue is empty on the priority level queues. The PQSR is shown in Figure 3–6 and described in Table 3–7. The priority queue status (PQ) bit provides the status of the queues. When the PQ bits are set to 1111b, there are no requests pending in the respective priority level queues. For example, if bit 0 (PQ0) is set to 1, all requests for data movement from requestors programmed for priority level 0 have been completed.

The PQ bits are mainly used for emulation, context switching for multitasking applications, and submitting requests with a higher priority (when possible). In the emulation case, bit 0 ensures that all cache requests using L2 are completed before updating any memory windows for the emulation halt. The PQ bits also determine the right time to do a task switch. For example, it allocates L2 SRAM to a new task, after ensuring that there are no EDMA transfer requests in progress that might write to L2 SRAM. Lastly, the PQ bits allocate or submit requests judiciously on the lower priority levels (by the EDMA or HPI) depending on which priority queue is empty. Therefore, it can upgrade a low-priority request to a high priority if required. This helps prevent all requests from being queued under the same priority level, which could lead to EDMA stalls.

Perform writes to PQSR only when the corresponding queues are empty of all outstanding transfer requests, through event disabling and checking the PQ bits.

Figure 3-6. Priority Queue Status Register (PQSR)



**Legend:** R = Read only; -n = value after reset

Table 3-7. Priority Queue Status Register (PQSR) Field Descriptions

| Bit  | Field    | symval†   | Value | Description                                                                                                                        |
|------|----------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------|
| 31-4 | Reserved | -         | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.                              |
| 3–0  | PQ       | OF(value) | 0-Fh  | Priority queue status bits. A 1 in the PQ bit indicates that there are no requests pending in the respective priority level queue. |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_PQSR\_PQ\_symval.

## 3.8.2 Priority Queue Allocation Registers (PQAR0-3)

The C64x DSP has four transfer request queues: Q0, Q1, Q2, and Q3. The different priority level transfer requests (PRI field in the EDMA channel options parameter) are sorted into Q0, Q1, Q2, and Q3. The queue length available to EDMA requests is programmable using the priority queue allocation registers (PQAR). The PQAR is shown in Figure 3–7 and described in Table 3–8.

Figure 3–7. Priority Queue Allocation Register (PQAR)

| 31       | 3                 | 2                | 1    | 0    |
|----------|-------------------|------------------|------|------|
| Reserved | Rsvd <sup>†</sup> | PQA2             | PQA1 | PQA0 |
| R-0      | R/W-0             | R-0 <sup>‡</sup> | R-1‡ | R-0‡ |

**Legend:** R = Read only; R/W = Read/Write; -n = value after reset

Table 3-8. Priority Queue Allocation Register (PQAR) Field Descriptions

| Bit  | Field    | symval†   | Value | Description                                                                                           |
|------|----------|-----------|-------|-------------------------------------------------------------------------------------------------------|
| 31-4 | Reserved | -         | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect. |
| 3    | Reserved | -         | 0     | Reserved. The reserved bit location is always read as 0. If writing to this field, always write a 0.  |
| 2–0  | PQA      | OF(value) | 0-7h  | Priority queue allocation bits determine the queue length available to EDMA requests.                 |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_PQAR0\_PQA\_symval, EDMA\_PQAR1\_PQA\_symval, EDMA\_PQAR2\_PQA\_symval, and EDMA\_PQAR3\_PQA\_symval.

3-16 TMS320C64x EDMA SPRU234

<sup>&</sup>lt;sup>†</sup> Always write 0 to the reserved bit.

<sup>&</sup>lt;sup>‡</sup> For PQAR0 and PQAR2, the default value is 010b; for PQAR1 and PQAR3, the default value is 110b.

# 3.8.3 EDMA Channel Interrupt Pending Registers (CIPRL, CIPRH)

The EDMA channel interrupt pending registers (CIPRL and CIPRH) are shown in Figure 3–8 and Figure 3–9 and described in Table 3–9 and Table 3–10.

## 3.8.3.1 EDMA Channel Interrupt Pending Low Register (CIPRL)

Figure 3-8. EDMA Channel Interrupt Pending Low Register (CIPRL)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| CIP31 | CIP30 | CIP29 | CIP28 | CIP27 | CIP26 | CIP25 | CIP24 |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| CIP23 | CIP22 | CIP21 | CIP20 | CIP19 | CIP18 | CIP17 | CIP16 |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| CIP15 | CIP14 | CIP13 | CIP12 | CIP11 | CIP10 | CIP9  | CIP8  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| CIP7  | CIP6  | CIP5  | CIP4  | CIP3  | CIP2  | CIP1  | CIP0  |
| R/W-0 |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-9. EDMA Channel Interrupt Pending Low Register (CIPRL) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                                                                                                                                              |
|------|-------|---------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | CIP   | OF(value)           | 0-FFFF FFFFh | Channel 0–31 interrupt pending bits. When the TCINT bit in the channel options parameter (OPT) is set to 1 for an EDMA channel and a specific transfer complete code (TCC) is provided, the EDMA controller sets a bit in the CIP field. |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_CIPRL\_CIP\_symval.

# 3.8.3.2 EDMA Channel Interrupt Pending High Register (CIPRH)

Figure 3–9. EDMA Channel Interrupt Pending High Register (CIPRH)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| CIP63 | CIP62 | CIP61 | CIP60 | CIP59 | CIP58 | CIP57 | CIP56 |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| CIP55 | CIP54 | CIP53 | CIP52 | CIP51 | CIP50 | CIP49 | CIP48 |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| CIP47 | CIP46 | CIP45 | CIP44 | CIP43 | CIP42 | CIP41 | CIP40 |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| CIP39 | CIP38 | CIP37 | CIP36 | CIP35 | CIP34 | CIP33 | CIP32 |
| R/W-0 |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-10. EDMA Channel Interrupt Pending High Register (CIPRH) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                                                                                                                                               |
|------|-------|---------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | CIP   | OF(value)           | 0-FFFF FFFFh | Channel 32–63 interrupt pending bits. When the TCINT bit in the channel options parameter (OPT) is set to 1 for an EDMA channel and a specific transfer complete code (TCC) is provided, the EDMA controller sets a bit in the CIP field. |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_CIPRH\_CIP\_symval.

3-18 *TMS320C64x EDMA SPRU234* 

# 3.8.4 EDMA Channel Interrupt Enable Registers (CIERL, CIERH)

The EDMA channel interrupt enable registers (CIERL and CIERH) are shown in Figure 3–10 and Figure 3–11 and described in Table 3–11 and Table 3–12.

## 3.8.4.1 EDMA Channel Interrupt Enable Low Register (CIERL)

Figure 3–10. EDMA Channel Interrupt Enable Low Register (CIERL)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| CIE31 | CIE30 | CIE29 | CIE28 | CIE27 | CIE26 | CIE25 | CIE24 |
| R/W-0 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| CIE23 | CIE22 | CIE21 | CIE20 | CIE19 | CIE18 | CIE17 | CIE16 |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| CIE15 | CIE14 | CIE13 | CIE12 | CIE11 | CIE10 | CIE9  | CIE8  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| CIE7  | CIE6  | CIE5  | CIE4  | CIE3  | CIE2  | CIE1  | CIE0  |
| R/W-0 |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-11. EDMA Channel Interrupt Enable Low Register (CIERL) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                                                             |
|------|-------|---------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | CIE   | OF(value)           | 0-FFFF FFFFh | Channel 0-31 interrupt enable bits. A 32-bit unsigned value used to disable (bit value = 0) or enable (bit value = 1) an interrupt for an EDMA channel. |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_CIERL\_CIE\_symval.

# 3.8.4.2 EDMA Channel Interrupt Enable High Register (CIERH)

Figure 3–11.EDMA Channel Interrupt Enable High Register (CIERH)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| CIE63 | CIE62 | CIE61 | CIE60 | CIE59 | CIE58 | CIE57 | CIE56 |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| CIE55 | CIE54 | CIE53 | CIE52 | CIE51 | CIE50 | CIE49 | CIE48 |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| CIE47 | CIE46 | CIE45 | CIE44 | CIE43 | CIE42 | CIE41 | CIE40 |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| CIE39 | CIE38 | CIE37 | CIE36 | CIE35 | CIE34 | CIE33 | CIE32 |
| R/W-0 |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-12. EDMA Channel Interrupt Enable High Register (CIERH) Field Descriptions

| Bit  | it Field s <i>ymval</i> † Value |           | Value        | Description                                                                                                                                              |
|------|---------------------------------|-----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | CIE                             | OF(value) | 0-FFFF FFFFh | Channel 32–63 interrupt enable bits. A 32-bit unsigned value used to disable (bit value = 0) or enable (bit value = 1) an interrupt for an EDMA channel. |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_CIERH\_CIE\_*symval*.

3-20 *TMS320C64x EDMA SPRU234* 

# 3.8.5 EDMA Channel Chain Enable Registers (CCERL, CCERH)

The EDMA channel chain enable registers (CCERL and CCERH) are shown in Figure 3–12 and Figure 3–13 and described in Table 3–13 and Table 3–14.

## 3.8.5.1 EDMA Channel Chain Enable Low Register (CCERL)

Figure 3–12. EDMA Channel Chain Enable Low Register (CCERL)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| CCE31 | CCE30 | CCE29 | CCE28 | CCE27 | CCE26 | CCE25 | CCE24 |
| R/W-0 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| CCE23 | CCE22 | CCE21 | CCE20 | CCE19 | CCE18 | CCE17 | CCE16 |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| CCE15 | CCE14 | CCE13 | CCE12 | CCE11 | CCE10 | CCE9  | CCE8  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| CCE7  | CCE6  | CCE5  | CCE4  | CCE3  | CCE2  | CCE1  | CCE0  |
| R/W-0 |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-13. EDMA Channel Chain Enable Low Register (CCERL) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                                                                                                                                                                                             |
|------|-------|---------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | CCE   | OF(value)           | 0-FFFF FFFFh | Channel 0–31 chain enable bits. To enable the EDMA controller to chain channels by way of a single event, set the TCINT bit in the channel options parameter (OPT) to 1. Additionally, set the relevant bit in the CCE field to trigger off the next channel transfer specified by TCC. |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_CCERL\_CCE\_symval.

# 3.8.5.2 EDMA Channel Chain Enable High Register (CCERH)

Figure 3–13. EDMA Channel Chain Enable High Register (CCERH)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| CCE63 | CCE62 | CCE61 | CCE60 | CCE59 | CCE58 | CCE57 | CCE56 |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| CCE55 | CCE54 | CCE53 | CCE52 | CCE51 | CCE50 | CCE49 | CCE48 |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| CCE47 | CCE46 | CCE45 | CCE44 | CCE43 | CCE42 | CCE41 | CCE40 |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| CCE39 | CCE38 | CCE37 | CCE36 | CCE35 | CCE34 | CCE33 | CCE32 |
| R/W-0 |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-14. EDMA Channel Chain Enable High Register (CCERH) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                                                                                                                                                                                              |
|------|-------|---------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | CCE   | OF(value)           | 0-FFFF FFFFh | Channel 32–63 chain enable bits. To enable the EDMA controller to chain channels by way of a single event, set the TCINT bit in the channel options parameter (OPT) to 1. Additionally, set the relevant bit in the CCE field to trigger off the next channel transfer specified by TCC. |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_CCERH\_CCE\_ $\!\!\!$  symval.

3-22 TMS320C64x EDMA SPRU234

# 3.8.6 EDMA Event Registers (ERL, ERH)

All events are captured in the event low register (ERL) and event high register (ERH) for the 64 channels, even when the events are disabled. The ERL is shown in Figure 3–14 and described in Table 3–15, and the ERH is shown in Figure 3–15 and described in Table 3–16. Section 1.3 describes the type of synchronization events and the EDMA channels associated with each of them.

## 3.8.6.1 EDMA Event Low Register (ERL)

Figure 3–14. EDMA Event Low Register (ERL)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| EVT31 | EVT30 | EVT29 | EVT28 | EVT27 | EVT26 | EVT25 | EVT24 |
| R-0   |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| EVT23 | EVT22 | EVT21 | EVT20 | EVT19 | EVT18 | EVT17 | EVT16 |
| R-0   |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| EVT15 | EVT14 | EVT13 | EVT12 | EVT11 | EVT10 | EVT9  | EVT8  |
| R-0   |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| EVT7  | EVT6  | EVT5  | EVT4  | EVT3  | EVT2  | EVT1  | EVT0  |
| R-0   |

**Legend:** R = Read only; -n = value after reset

Table 3-15. EDMA Event Low Register (ERL) Field Descriptions

| _ | Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                           |
|---|------|-------|---------------------|--------------|-------------------------------------------------------------------------------------------------------|
|   | 31–0 | EVT   | OF(value)           | 0-FFFF FFFFh | Event 0–31 bits. Events 0–31 captured by the EDMA are latched in ERL, even if that event is disabled. |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_ERL\_EVT\_symval.

# 3.8.6.2 EDMA Event High Register (ERH)

Figure 3-15. EDMA Event High Register (ERH)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| EVT63 | EVT62 | EVT61 | EVT60 | EVT59 | EVT58 | EVT57 | EVT56 |
| R-0   |
|       |       |       |       |       |       |       |       |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| EVT55 | EVT54 | EVT53 | EVT52 | EVT51 | EVT50 | EVT49 | EVT48 |
| R-0   |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| EVT47 | EVT46 | EVT45 | EVT44 | EVT43 | EVT42 | EVT41 | EVT40 |
| R-0   |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| EVT39 | EVT38 | EVT37 | EVT36 | EVT35 | EVT34 | EVT33 | EVT32 |
| R-0   |

**Legend:** R = Read only; -n = value after reset

Table 3–16. EDMA Event High Register (ERH) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                             |
|------|-------|---------------------|--------------|---------------------------------------------------------------------------------------------------------|
| 31-0 | EVT   | OF(value)           | 0-FFFF FFFFh | Event 32–63 bits. Events 32–63 captured by the EDMA are latched in ERH, even if that event is disabled. |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_ERH\_EVT\_*symval*.

3-24 *TMS320C64x EDMA SPRU234* 

## 3.8.7 EDMA Event Enable Registers (EERL, EERH)

In addition to the event registers (ERL and ERH), the EDMA controller also provides the option of enabling/disabling events. Any of the event bits in the event enable low register (EERL) and event enable high register (EERH) can be set to 1 to enable that corresponding event or can be cleared to 0 to disable that corresponding event. The EERL is shown in Figure 3–16 and described in Table 3–17, and the EERH is shown in Figure 3–17 and described in Table 3–18.

The event registers latch all events that are captured by the EDMA, even if that event is disabled. This is analogous to an interrupt enable and interrupt pending register for interrupt processing, thus ensuring that the EDMA does not drop any events. Reenabling an event with a pending event signaled in the event registers forces the EDMA controller to process that event according to its priority.

#### 3.8.7.1 EDMA Event Enable Low Register (EERL)

Figure 3–16. EDMA Event Enable Low Register (EERL)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| EE31  | EE30  | EE29  | EE28  | EE27  | EE26  | EE25  | EE24  |
| R/W-0 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| EE23  | EE22  | EE21  | EE20  | EE19  | EE18  | EE17  | EE16  |
| R/W-0 |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| EE15  | EE14  | EE13  | EE12  | EE11  | EE10  | EE9   | EE8   |
| R/W-0 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| EE7   | EE6   | EE5   | EE4   | EE3   | EE2   | EE1   | EE0   |
| R/W-0 |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-17. EDMA Event Enable Low Register (EERL) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                                  |
|------|-------|---------------------|--------------|------------------------------------------------------------------------------------------------------------------------------|
| 31–0 | EE    | OF(value)           | 0-FFFF FFFFh | Event 0–31 enable bits. Any of the event bits can be set to 1 to enable that event or be cleared to 0 to disable that event. |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_EERL\_EE\_symval.

# 3.8.7.2 EDMA Event Enable High Register (EERH)

Figure 3-17. EDMA Event Enable High Register (EERH)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| EE63  | EE62  | EE61  | EE60  | EE59  | EE58  | EE57  | EE56  |
| R/W-0 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| EE55  | EE54  | EE53  | EE52  | EE51  | EE50  | EE49  | EE48  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| EE47  | EE46  | EE45  | EE44  | EE43  | EE42  | EE41  | EE40  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| EE39  | EE38  | EE37  | EE36  | EE35  | EE34  | EE33  | EE32  |
| R/W-0 |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3–18. EDMA Event Enable High Register (EERH) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                                   |
|------|-------|---------------------|--------------|-------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | EE    | OF(value)           | 0-FFFF FFFFh | Event 32–63 enable bits. Any of the event bits can be set to 1 to enable that event or be cleared to 0 to disable that event. |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_EERH\_EE\_*symval*.

3-26 TMS320C64x EDMA SPRU234

## 3.8.8 Event Clear Registers (ECRL, ECRH)

Once an event has been posted in the event registers (ERL and ERH), the event can be cleared in two ways. If the event is enabled in the event enable registers (EERL and EERH) and the EDMA submits a transfer request for that event, it clears the corresponding event bit in the event register. Alternatively, if the event is disabled in the event enable register, the CPU can clear the event by way of the event clear low register (ECRL) or event clear high register (ECRH). The ECRL is shown in Figure 3–18 and described in Table 3–19, and the ECRH is shown in Figure 3–19 and described in Table 3–20.

Writing a 1 to any of the bits clears the corresponding event; writing a 0 has no effect. This feature allows the CPU to release a lock-up or error condition. Therefore, once an event bit is set in the event register, it remains set until the EDMA submits a transfer request for that event or the CPU clears the event by setting the corresponding bit in ECRL or ECRH.

#### 3.8.8.1 EDMA Event Clear Low Register (ECRL)

Figure 3–18. EDMA Event Clear Low Register (ECRL)

|   | 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|---|-------|-------|-------|-------|-------|-------|-------|-------|
|   | EC31  | EC30  | EC29  | EC28  | EC27  | EC26  | EC25  | EC24  |
|   | R/W-0 |
|   | 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
|   | EC23  | EC22  | EC21  | EC20  | EC19  | EC18  | EC17  | EC16  |
| • | R/W-0 |
|   | 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
|   | EC15  | EC14  | EC13  | EC12  | EC11  | EC10  | EC9   | EC8   |
|   | R/W-0 |
|   | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
|   | EC7   | EC6   | EC5   | EC4   | EC3   | EC2   | EC1   | EC0   |
|   | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | B/W-0 | R/W-0 |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-19. EDMA Event Clear Low Register (ECRL) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                       |
|------|-------|---------------------|--------------|-----------------------------------------------------------------------------------|
| 31-0 | EC    | OF(value)           | 0-FFFF FFFFh | Event 0–31 clear bits. Any of the event bits can be set to 1 to clear that event. |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_ECRL\_EC\_symval.

# 3.8.8.2 EDMA Event Clear High Register (ECRH)

Figure 3–19. EDMA Event Clear High Register (ECRH)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| EC63  | EC62  | EC61  | EC60  | EC59  | EC58  | EC57  | EC56  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| EC55  | EC54  | EC53  | EC52  | EC51  | EC50  | EC49  | EC48  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| EC47  | EC46  | EC45  | EC44  | EC43  | EC42  | EC41  | EC40  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| EC39  | EC38  | EC37  | EC36  | EC35  | EC34  | EC33  | EC32  |
| R/W-0 |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-20. EDMA Event Clear High Register (ECRH) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                        |
|------|-------|---------------------|--------------|------------------------------------------------------------------------------------|
| 31–0 | EC    | OF(value)           | 0-FFFF FFFFh | Event 32–63 clear bits. Any of the event bits can be set to 1 to clear that event. |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_ECRH\_EC\_*symval*.

3-28 TMS320C64x EDMA SPRU234

## 3.8.9 Event Set Registers (ESRL, ESRH)

The CPU can also set events for the 64 channels by way of the event set low register (ESRL) and event set high register (ESRH). The ESRL is shown in Figure 3–20 and described in Table 3–21, and the ESRH is shown in Figure 3–21 and described in Table 3–22.

Writing a 1 to one of the event bits causes the corresponding bit to be set in the event registers (ERL or ERH). In this case, the event does not have to be enabled. This provides a debugging tool and also allows the CPU to submit EDMA requests in the system. Note that CPU-initiated EDMA transfers are basically unsynchronized transfers. In other words, an EDMA transfer occurs when the corresponding ESRL or ESRH bit is set and is not triggered by the associated event. See section 1.13 for a description of the quick DMA (QDMA), an alternative way to perform CPU-initiated EDMA transfers.

#### 3.8.9.1 EDMA Event Set Low Register (ESRL)

Figure 3-20. EDMA Event Set Low Register (ESRL)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| ES31  | ES30  | ES29  | ES28  | ES27  | ES26  | ES25  | ES24  |
| R/W-0 |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| ES23  | ES22  | ES21  | ES20  | ES19  | ES18  | ES17  | ES16  |
| R/W-0 |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| ES15  | ES14  | ES13  | ES12  | ES11  | ES10  | ES9   | ES8   |
| R/W-0 |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| ES7   | ES6   | ES5   | ES4   | ES3   | ES2   | ES1   | ES0   |
| R/W-0 |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-21. EDMA Event Set Low Register (ESRL) Field Descriptions

|    | Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                              |
|----|------|-------|---------------------|--------------|--------------------------------------------------------------------------------------------------------------------------|
| -; | 31–0 | ES    | OF(value)           | 0-FFFF FFFFh | Event 0–31 set bits. Any of the event bits can be set to 1 to set the corresponding bit in the event low register (ERL). |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_ESRL\_ES\_symval.

# 3.8.9.2 EDMA Event Set High Register (ESRH)

Figure 3-21. EDMA Event Set High Register (ESRH)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| ES63  | ES62  | ES61  | ES60  | ES59  | ES58  | ES57  | ES56  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| ES55  | ES54  | ES53  | ES52  | ES51  | ES50  | ES49  | ES48  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| ES47  | ES46  | ES45  | ES44  | ES43  | ES42  | ES41  | ES40  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| ES39  | ES38  | ES37  | ES36  | ES35  | ES34  | ES33  | ES32  |
| R/W-0 |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3–22. EDMA Event Set High Register (ESRH) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                                |
|------|-------|---------------------|--------------|----------------------------------------------------------------------------------------------------------------------------|
| 31–0 | ES    | OF(value)           | 0-FFFF FFFFh | Event 32–63 set bits. Any of the event bits can be set to 1 to set the corresponding bit in the event high register (ERH). |

3-30 *TMS320C64x EDMA SPRU234* 

# 3.8.10 Event Polarity Registers (EPRL, EPRH)

An event is signaled to the EDMA controller by a positive-edge triggering (low-to-high transition) on one of its event inputs. The event polarity can be changed to a falling-edge triggering (high-to-low transition) by setting the corresponding bit in the event polarity low register (EPRL) or event polarity high register (EPRH). The EPRL is shown in Figure 3–22 and described in Table 3–23, and the EPRH is shown in Figure 3–23 and described in Table 3–24.

#### 3.8.10.1 EDMA Event Polarity Low Register (EPRL)

Figure 3-22. EDMA Event Polarity Low Register (EPRL)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| EP31  | EP30  | EP29  | EP28  | EP27  | EP26  | EP25  | EP24  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| EP23  | EP22  | EP21  | EP20  | EP19  | EP18  | EP17  | EP16  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| EP15  | EP14  | EP13  | EP12  | EP11  | EP10  | EP9   | EP8   |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| EP7   | EP6   | EP5   | EP4   | EP3   | EP2   | EP1   | EP0   |
| R/W-0 |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-23. EDMA Event Polarity Low Register (EPRL) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                                                                                          |
|------|-------|---------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | EP    | OF(value)           | 0-FFFF FFFFh | Event 0–31 polarity bits. A 32-bit unsigned value used to select a rising edge (bit value = 0) or falling edge (bit value = 1) to determine when an event is triggered on its input. |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_EPRL\_EP\_symval.

# 3.8.10.2 EDMA Event Polarity High Register (EPRH)

Figure 3-23. EDMA Event Polarity High Register (EPRH)

| 31    | 30    | 29    | 28    | 27    | 26    | 25    | 24    |
|-------|-------|-------|-------|-------|-------|-------|-------|
| EP63  | EP62  | EP61  | EP60  | EP59  | EP58  | EP57  | EP56  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 23    | 22    | 21    | 20    | 19    | 18    | 17    | 16    |
| EP55  | EP54  | EP53  | EP52  | EP51  | EP50  | EP49  | EP48  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 15    | 14    | 13    | 12    | 11    | 10    | 9     | 8     |
| EP47  | EP46  | EP45  | EP44  | EP43  | EP42  | EP41  | EP40  |
| R/W-0 |
|       |       |       |       |       |       |       |       |
| 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| EP39  | EP38  | EP37  | EP36  | EP35  | EP34  | EP33  | EP32  |
| R/W-0 |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-24. EDMA Event Polarity High Register (EPRH) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                                                                                           |
|------|-------|---------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31-0 | EP    | OF(value)           | 0-FFFF FFFFh | Event 32–63 polarity bits. A 32-bit unsigned value used to select a rising edge (bit value = 0) or falling edge (bit value = 1) to determine when an event is triggered on its input. |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_EPRH\_EP\_symval.

3-32 *TMS320C64x EDMA SPRU234* 

# 3.9 EDMA Channel Parameter Entries

Each parameter entry of an EDMA event is organized into six 32-bit words or 24 bytes as listed in Table 3–25. See Table 3–1 (page 3-3) for the memory address of these registers.

Table 3–25. EDMA Parameter Entries (C64x DSP)

| Acronym | Parameter Name                                   | Section |
|---------|--------------------------------------------------|---------|
| OPT     | EDMA channel options parameter                   | 3.9.1   |
| SRC     | EDMA channel source address parameter            | 3.9.2   |
| CNT     | EDMA channel transfer count parameter            | 3.9.3   |
| DST     | EDMA channel destination address parameter       | 3.9.4   |
| IDX     | EDMA channel index parameter                     | 3.9.5   |
| RLD     | EDMA channel count reload/link address parameter | 3.9.6   |

# 3.9.1 EDMA Channel Options Parameter (OPT)

Figure 3-24. EDMA Channel Options Parameter (OPT)

| 3 | B1    | 29          | 2   | 8      | 27  | 26    | 25 | 24  | 23    | 22  | 21          | 20                | 19    |       |       | 16    |
|---|-------|-------------|-----|--------|-----|-------|----|-----|-------|-----|-------------|-------------------|-------|-------|-------|-------|
|   | PF    | RI          |     | ESIZE  |     | 2DS   | S  | UM  | 2DD   | DU  | М           | TCINT             |       | TC    | CC    |       |
|   | R/V   | <b>V-</b> x |     | R/W-x  |     | R/W-x | R  | W-x | R/W-x | R/W | <b>√</b> -x | R/W-x             |       | R/\   | V-x   |       |
|   | 15    | 14          | 13  | 12     | 11  | 1     | )  |     |       |     | 5           | 4                 | 3     | 2     | 1     | 0     |
| F | Rsvd† | TCC         | M   | ATCINT | Rsv | ′d†   |    |     | ATCC  |     |             | Rsvd <sup>†</sup> | PDTS  | PDTD  | LINK  | FS    |
| F | R/W-x | R/W         | /-x | R/W-x  | R/W | /-x   |    |     | R/W-x |     |             | R/W-x             | R/W-x | R/W-x | R/W-x | R/W-x |

<sup>&</sup>lt;sup>†</sup> Always write 0 to the reserved bits.

**Legend:** R/W = Read/Write; -x = value is indeterminate after reset

Table 3–26. EDMA Channel Options Parameter (OPT) Field Descriptions

| Bit   | field <sup>†</sup> | symval <sup>†</sup> | Value | Description                                                                                |
|-------|--------------------|---------------------|-------|--------------------------------------------------------------------------------------------|
| 31–29 | PRI                |                     | 0-7h  | Priority levels for EDMA events bits.                                                      |
|       |                    | URGENT              | 0     | Urgent priority.                                                                           |
|       |                    | HIGH                | 1h    | This level is available for CPU and EDMA transfer requests.                                |
|       |                    | MEDIUM              | 2h    | Medium priority EDMA transfer.                                                             |
|       |                    | LOW                 | 3h    | Low priority EDMA transfer.                                                                |
|       |                    | -                   | 4h-7h | Reserved.                                                                                  |
| 28-27 | ESIZE              |                     | 0-3h  | Element size bits.                                                                         |
|       |                    | 32BIT               | 0     | 32-bit word, or 64-bit doubleword (on certain C64x EDMA transfers only, see section 1.6).  |
|       |                    | 16BIT               | 1h    | 16-bit halfword.                                                                           |
|       |                    | 8BIT                | 2h    | 8-bit byte.                                                                                |
|       |                    | -                   | 3h    | Reserved.                                                                                  |
| 26    | 2DS                |                     |       | Source dimension bit.                                                                      |
|       |                    | NO                  | 0     | 1-dimensional source.                                                                      |
|       |                    | YES                 | 1     | 2-dimensional source.                                                                      |
| 25-24 | SUM                |                     | 0–3h  | Source address update mode bits.                                                           |
|       |                    | NONE                | 0     | Fixed address mode. No source address modification.                                        |
|       |                    | INC                 | 1h    | Source address increment depends on the 2DS and FS bits.                                   |
|       |                    | DEC                 | 2h    | Source address decrement depends on the 2DS and FS bits.                                   |
|       |                    | IDX                 | 3h    | Source address modified by the element index/frame index depending on the 2DS and FS bits. |
| 23    | 2DD                |                     |       | Destination dimension bit.                                                                 |
|       |                    | NO                  | 0     | 1-dimensional destination.                                                                 |
|       |                    | YES                 | 1     | 2-dimensional destination.                                                                 |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_OPT\_field\_symval.

3-34 *TMS320C64x EDMA SPRU234* 

Table 3-26. EDMA Channel Options Parameter (OPT) Field Descriptions (Continued)

| Bit   | field <sup>†</sup> | symval <sup>†</sup> | Value | Description                                                                                                                                                                                                                                                                                                            |
|-------|--------------------|---------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22-21 | DUM                |                     | 0–3h  | Destination address update mode bits.                                                                                                                                                                                                                                                                                  |
|       |                    | NONE                | 0     | Fixed address mode. No destination address modification.                                                                                                                                                                                                                                                               |
|       |                    | INC                 | 1h    | Destination address increment depends on the 2DD and FS bits.                                                                                                                                                                                                                                                          |
|       |                    | DEC                 | 2h    | Destination address decrement depends on the 2DD and FS bits.                                                                                                                                                                                                                                                          |
|       |                    | IDX                 | 3h    | Destination address modified by the element index/frame index depending on the 2DD and FS bits.                                                                                                                                                                                                                        |
| 20    | TCINT              |                     |       | Transfer complete interrupt bit.                                                                                                                                                                                                                                                                                       |
|       |                    | NO                  | 0     | Transfer complete indication is disabled. The EDMA channel interrupt pending register (CIPRL or CIPRH) bits are not set upon completion of a transfer.                                                                                                                                                                 |
|       |                    | YES                 | 1     | The EDMA channel interrupt pending register (CIPRL or CIPRH) bit is set on channel transfer completion. The bit (position) set in CIPRL or CIPRH is the TCC value specified.                                                                                                                                           |
| 19–16 | TCC                | OF(value)           | 0–Fh  | Transfer complete code bits. This 4-bit value is used to set the bit in the EDMA channel interrupt pending register (CIPR[TCC] bit) provided. TCC works in conjunction with the TCCM bits to provide a 6-bit transfer complete code.                                                                                   |
| 15    | Reserved           | -                   | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect. If writing to this field, always write a 0.                                                                                                                                                                      |
| 14–13 | TCCM               | OF(value)           | 0–3h  | Transfer complete code most-significant bits. This 2-bit value works in conjunction with the TCC bits to provide a 6-bit transfer complete code. The 6-bit code is used to set the relevant bit in the EDMA channel interrupt pending register (CIPRL or CIPRH) provided TCINT = 1, when the current set is exhausted. |
| 12    | ATCINT             |                     |       | Alternate transfer complete interrupt bit.                                                                                                                                                                                                                                                                             |
|       |                    | NO                  | 0     | Alternate transfer complete indication is disabled. The EDMA channel interrupt pending register (CIPRL or CIPRH) bits are not set upon completion of intermediate transfers in a block.                                                                                                                                |
|       |                    | YES                 | 1     | The EDMA channel interrupt pending register (CIPRL or CIPRH) bit is set upon completion of intermediate transfers in a block. The bit (position) set in CIPRL or CIPRH is the ATCC value specified.                                                                                                                    |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_OPT\_field\_symval.

Table 3–26. EDMA Channel Options Parameter (OPT) Field Descriptions (Continued)

| Bit  | field <sup>†</sup> | symval <sup>†</sup> | Value | Description                                                                                                                                                                                                                                 |
|------|--------------------|---------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11   | Reserved           | -                   | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect. If writing to this field, always write a 0.                                                                                           |
| 10–5 | ATCC               | OF(value)           | 0-3Fh | Alternate transfer complete code bits. This 6-bit value is used to set the bit in the EDMA channel interrupt pending register (CIPRL or CIPRH) (CIP[ATCC] bit) provided ATCINT = 1, upon completion of an intermediate transfer in a block. |
| 4    | Reserved           | -                   | 0     | Reserved. The reserved bit location is always read as 0. A value written to this field has no effect. If writing to this field, always write a 0.                                                                                           |
| 3    | PDTS               |                     |       | Peripheral device transfer (PDT) mode for source bit.                                                                                                                                                                                       |
|      |                    | DISABLE             | 0     | PDT read is disabled.                                                                                                                                                                                                                       |
|      |                    | ENABLE              | 1     | PDT read is enabled.                                                                                                                                                                                                                        |
| 2    | PDTD               |                     |       | Peripheral device transfer (PDT) mode for destination bit.                                                                                                                                                                                  |
|      |                    | DISABLE             | 0     | PDT write is disabled.                                                                                                                                                                                                                      |
|      |                    | ENABLE              | 1     | PDT write is enabled.                                                                                                                                                                                                                       |
| 1    | LINK               |                     |       | Linking of event parameters enable bit.                                                                                                                                                                                                     |
|      |                    | NO                  | 0     | Linking of event parameters is disabled. Entry is not reloaded.                                                                                                                                                                             |
|      |                    | YES                 | 1     | Linking of event parameters is enabled. After the current set is exhausted, the channel entry is reloaded with the parameter set specified by the link address.                                                                             |
| 0    | FS                 |                     |       | Frame synchronization bit.                                                                                                                                                                                                                  |
|      |                    | NO                  | 0     | Channel is element/array synchronized.                                                                                                                                                                                                      |
|      |                    | YES                 | 1     | Channel is frame synchronized. The relevant event for a given EDMA channel is used to synchronize a frame.                                                                                                                                  |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_OPT\_field\_symval.

3-36 *TMS320C64x EDMA SPRU234* 

# 3.9.2 EDMA Channel Source Address Parameter (SRC)

The EDMA channel source address parameter (SRC) in the EDMA parameter entries specifies the starting byte address of the source. The SRC is shown in Figure 3–25 and described in Table 3–27. Use the SUM bits in the EDMA channel options parameter (OPT) to modify the source address. See section 1.8 for details.

Figure 3-25. EDMA Channel Source Address Parameter (SRC)



**Legend:** R/W = Read/Write; -n = value after reset

Table 3-27. EDMA Channel Source Address Parameter (SRC) Field Descriptions

| Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                                                                           |
|------|-------|---------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31–0 | SRC   | OF(value)           | 0-FFFF FFFFh | This 32-bit source address specifies the starting byte address of the source. The address is modified using the SUM bits in the EDMA channel options parameter (OPT). |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_SRC\_SRC\_symval.

### 3.9.3 EDMA Channel Transfer Count Parameter (CNT)

The EDMA channel transfer count parameter (CNT) in the EDMA parameter entries specifies the frame/array count and element count. The CNT is shown in Figure 3–26 and described in Table 3–28.

The frame/array count (FRMCNT) is a 16-bit unsigned value plus 1 that specifies the number of frames in a 1D block or the number of arrays in a 2D block. Frame count applies to 1D transfers and array count applies to 2D transfers. Valid values for the frame/array count range between 0 and 65535; therefore, the maximum number of frames/arrays in a block is 65536. A frame/array count of 0 is actually one frame/array, and a frame/array count of 1 is two frames/arrays. See section 1.7 for details.

The element count (ELECNT) is a 16-bit unsigned value that specifies the number of elements in a frame (for 1D transfers) or in an array (for 2D transfers). Valid values for the element count range between 1 and 65535; therefore, the maximum number of elements in a frame is 65535. The EDMA performs no transfers if the element count is 0. See section 1.7 for details.

Figure 3-26. EDMA Channel Transfer Count Parameter (CNT)

| 31 16  | 15 0   |
|--------|--------|
| FRMCNT | ELECNT |
| R/W-0  | R/W-0  |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-28. EDMA Channel Transfer Count Parameter (CNT) Field Descriptions

| Bit   | field <sup>†</sup> | symval <sup>†</sup> | Value   | Description                                                                                                                                                                                  |
|-------|--------------------|---------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31–16 | FRMCNT             | OF(value)           | 0-FFFFh | Frame/array count bits. A 16-bit unsigned value plus 1 that specifies the number of frames in a 1D block or number of arrays in a 2D block. Valid values for the frame/array count: 0-65535. |
| 15-0  | ELECNT             | OF(value)           | 1-FFFFh | Element count bits. A 16-bit unsigned value that specifies the number of elements in a frame for (1D transfers) or an array (for 2D transfers). Valid values for the element count: 1–65535. |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_CNT\_field\_symval.

3-38 TMS320C64x EDMA SPRU234

# 3.9.4 EDMA Channel Destination Address Parameter (DST)

The EDMA channel destination address parameter (DST) in the EDMA parameter entries specifies the starting byte address of the destination. The DST is shown in Figure 3–27 and described in Table 3–29. Use the DUM bits in the EDMA channel options parameter (OPT) to modify the destination address. See section 1.8 for details.

Figure 3-27. EDMA Channel Destination Address Parameter (DST)

Destination Address (DST)

R/W-0

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-29. EDMA Channel Destination Address Parameter (DST) Field Descriptions

|   | Bit  | Field | symval <sup>†</sup> | Value        | Description                                                                                                                                                                     |
|---|------|-------|---------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| _ | 31-0 | DST   | OF(value)           | 0-FFFF FFFFh | This 32-bit destination address specifies the starting byte address of the destination. The address is modified using the DUM bits in the EDMA channel options parameter (OPT). |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_DST\_DST\_symval.

### 3.9.5 EDMA Channel Index Parameter (IDX)

The EDMA channel index parameter (IDX) in the EDMA parameter entries specifies the frame/array index and element index used for address modification. The EDMA is shown in Figure 3–28 and described in Table 3–30. The EDMA uses the indexes for address updates, depending on the type of transfer (1D or 2D) selected, and the FS, SUM, and DUM bits in the EDMA channel options parameter (OPT).

The frame/array index (FRMIDX) is a 16-bit signed value that specifies the address offset (in bytes) to the next frame/array in a 1D transfer or 2D transfer. Frame index applies to 1D transfers and array index applies to 2D transfers. Valid values for the frame/array index range between –32768 to 32767.

The element index (ELEIDX) is a 16-bit signed value that specifies the address offset (in bytes) to the next element in a frame. The element index is used only for 1D transfers, because 2D transfers do not allow spacing between elements. Valid values for the element index range between –32768 to 32767.

Figure 3-28. EDMA Channel Index Parameter (IDX)

| 31 16  | 15 0   |
|--------|--------|
| FRMIDX | ELEIDX |
| R/W-0  | R/W-0  |

**Legend:** R/W = Read/Write; -n = value after reset

Table 3-30. EDMA Channel Index Parameter (IDX) Field Descriptions

| Bit   | field† | symval <sup>†</sup> | Value   | Description                                                                                                                                                                                                                                    |
|-------|--------|---------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31–16 | FRMIDX | OF(value)           | 0-FFFFh | Frame/array index bits. A 16-bit signed value that specifies the frame/array index used for an address offset to the next frame/array. Valid values for the frame/array index: –32768 to 32767.                                                |
| 15–0  | ELEIDX | OF(value)           | 0-FFFFh | Element index bits. A 16-bit signed value that specifies the element index used for an address offset to the next element in a frame. Element index is used <i>only</i> for 1D transfers. Valid values for the element index: –32768 to 32767. |

<sup>&</sup>lt;sup>†</sup> For CSL implementation, use the notation EDMA\_IDX\_field\_symval.

3-40 TMS320C64x EDMA SPRU234

#### 3.9.6 EDMA Channel Count Reload/Link Address Parameter (RLD)

The EDMA channel count reload/link address parameter (RLD) in the EDMA parameter entries specifies the value used to reload the element count field and the link address. The RLD is shown in Figure 3–29 and described in Table 3–31.

The 16-bit unsigned element count reload (ELERLD) value reloads the element count (ELECNT) field in the EDMA channel transfer count parameter (CNT), once the last element in a frame is transferred. ELERLD is used only for a 1D element sync (FS = 0) transfer, since the EDMA has to keep track of the next element address using the element count. This is necessary for multiframe EDMA transfers, where frame count value is greater than 0. See section 1.7 for more details.

The EDMA controller provides a mechanism to link EDMA transfers. This is analogous to the autoinitialization feature in the DMA. When LINK = 1 in the EDMA channel options parameter (OPT), the 16-bit link address (LINK) specifies the lower 16-bit address in the parameter RAM where the EDMA loads/reloads the parameters of the next event in the chain. Since the entire EDMA parameter RAM is located in the 01A0 xxxxh area, only the lower 16-bit address is required.

The reload parameters are specified in the address range 01A0 0600h to 01A0 07F7h. You must ensure that the link address is on a 24-byte boundary, and that the operation is undefined if this rule is violated (see section 1.9). In addition to the reload parameter space, the entry of any unused EDMA channel can also be used for linking. The EDMA can always have up to 85 programmed entries, regardless of the number of channels actually used.

Figure 3-29. EDMA Channel Count Reload/Link Address Parameter (RLD)



**Legend:** R/W = Read/Write; -n = value after reset

Table 3-31. EDMA Channel Count Reload/Link Address Parameter (RLD) Field Descriptions

| Bit   | field <sup>†</sup> | symval <sup>†</sup> | Value   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------|--------------------|---------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31–16 | ELERLD             | OF(value)           | 0-FFFFh | Element count reload bits. A 16-bit unsigned value used to reload the element count field in the EDMA channel transfer count parameter (CNT) once the last element in a frame is transferred. This field is used only for a 1D element sync (FS = 0) transfer, since the EDMA has to keep track of the next element address using the element count. This is necessary for multi-frame EDMA transfers where frame count value is greater than 0. |
| 15–0  | LINK               | OF(value)           | 0-FFFFh | This 16-bit link address specifies the lower 16-bit address in the parameter RAM from which the EDMA loads/reloads the parameters of the next event in the chain.                                                                                                                                                                                                                                                                                |

 $<sup>^\</sup>dagger$  For CSL implementation, use the notation EDMA\_RLD\_field\_symval.

3-42 *TMS320C64x EDMA SPRU234* 

## 3.10 QDMA Registers

Since the QDMA is used for quick, one-time transfers it does not have the capability to reload a count or link. The count reload/link address register is therefore not available to the QDMA, but the QDMA can chain transfers. The QDMA registers are not updated during or after a transfer by the hardware; they retain the submitted values. All EDMA transfers are submitted using frame synchronization (1D) or block synchronization (2D). See section 1.13 for more details.

The QDMA consists of two sets of memory-mapped registers (Figure 3–30), similar to an EDMA parameter entry. The first set shown in Figure 3–30(a) is a direct mapping of the five QDMA registers required to configure a transfer. There is no count reload, no link address, and the LINK field of the QDMA channel options register (QOPT) is reserved. Writing to the QDMA registers configures, but does not submit, a QDMA transfer request. Figure 3–30(b) shows the pseudo-registers for this set. Writing to the pseudo-registers submits a transfer request.

Although the QDMA mechanism does not support event linking, it supports completion interrupts, as well as QDMA transfer complete chaining with EDMA events. QDMA completion interrupts are enabled and set in the same way as EDMA completion interrupts; through the use of the TCINT, TCC, and TCCM bits in the QDMA channel options register (QOPT), and CIPR and CIER of the EDMA. QDMA transfer-complete chaining and alternate transfer-complete chaining with EDMA events are enabled through setting the appropriate bits in QOPT and CCER of the EDMA. QDMA transfer requests have the same priority restrictions as the EDMA. See section 3.5 for details.

Access to each register is limited to 32-bits only. Halfword and byte writes to the QDMA registers will write the entire register, and thus should be avoided.

# Figure 3-30. QDMA Registers

# (a) QDMA registers

| Address    |                            |                        | QDMA register |
|------------|----------------------------|------------------------|---------------|
| 0200 0000h | QDMA Char                  | QOPT                   |               |
| 0200 0004h | QDMA Channel Sou           | QSRC                   |               |
| 0200 0008h | Array/frame count (FRMCNT) | QCNT                   |               |
| 0200 000Ch | QDMA Channel Desti         | QDST                   |               |
| 0200 0010h | Array/frame index (FRMIDX) | Element index (ELEIDX) | QIDX          |

# (b) QDMA pseudo-registers

| Address    |                            |                        | QDMA pseudo-register |
|------------|----------------------------|------------------------|----------------------|
| 0200 0020h | QDMA Char                  | QSOPT                  |                      |
| 0200 0024h | QDMA Channel Sou           | QSSRC                  |                      |
| 0200 0028h | Array/frame count (FRMCNT) | Element count (ELECNT) | QSCNT                |
| 0200 002Ch | QDMA Channel Desti         | QSDST                  |                      |
| 0200 0030h | Array/frame index (FRMIDX) | Element index (ELEIDX) | QSIDX                |

# 3.10.1 QDMA Channel Options Register (QOPT, QSOPT)

Figure 3-31. QDMA Channel Options Register (QOPT)



**Legend:** R/W= Read/Write; -n = value after reset **Note:** QOPT is read/writable; QSOPT is write-only.

3-44 TMS320C64x EDMA SPRU234

# 3.10.2 QDMA Channel Source Address Register (QSRC, QSSRC)

Figure 3–32. QDMA Channel Source Address Register (QSRC)



**Legend:** R/W= Read/Write; -n = value after reset

# 3.10.3 QDMA Channel Transfer Count Register (QCNT, QSCNT)

Figure 3–33. QDMA Channel Transfer Count Register (QCNT)

| 31 16  | 15 0   |
|--------|--------|
| FRMCNT | ELECNT |
| R/W-0  | R/W-0  |

**Legend:** R/W= Read/Write; -n = value after reset

# 3.10.4 QDMA Channel Destination Address Register (QDST, QSDST)

Figure 3–34. QDMA Channel Destination Address Register (QDST)



**Legend:** R/W= Read/Write; -n = value after reset

# 3.10.5 QDMA Channel Index Register (QIDX, QSIDX)

Figure 3-35. QDMA Channel Index Register (QIDX)



**Legend:** R/W= Read/Write; -n = value after reset

SPRU234 TMS320C64x EDMA 3-45

# Appendix A

# **EDMA Transfers**

This appendix describes all of the different types of EDMA transfers.

| Topic       | C                                       | Page   |
|-------------|-----------------------------------------|--------|
| A.1         | Element Synchronized 1D-to-1D Transfers | A-2    |
| A.2         | Frame Synchronized 1D-to-1D Transfers   | . A-19 |
| A.3         | Array Synchronized 2D-to-2D Transfers   | . A-36 |
| A.4         | Block Synchronized 2D-to-2D Transfers   | . A-46 |
| A.5         | Array Synchronized 1D-to-2D Transfers   | . A-56 |
| A.6         | Block Synchronized 1D-to-2D Transfers   | . A-66 |
| <b>A</b> .7 | Array Synchronized 2D-to-1D Transfers   | . A-76 |
| A.8         | Block Synchronized 2D-to-1D Transfers   | . A-86 |

# A.1 Element Synchronized 1D-to-1D Transfers

The possible 1D-to-1D transfers (2DS = 2DD = 0), along with the necessary parameters using element synchronization (FS = 0), are listed in Table A-1 and shown in Figure A-1 through Figure A-16. For each, only one element is transferred per synchronization event.

Table A-1. Element Synchronized (FS = 0) 1D-to-1D Transfers

|                | Channel Options |          |             |  |
|----------------|-----------------|----------|-------------|--|
| Source address | SUM Bits        | DUM Bits | Figure      |  |
| Fixed          | 00              | 00       | Figure A-1  |  |
|                | 00              | 01       | Figure A-2  |  |
|                | 00              | 10       | Figure A-3  |  |
|                | 00              | 11       | Figure A-4  |  |
| Incremented    | 01              | 00       | Figure A-5  |  |
|                | 01              | 01       | Figure A-6  |  |
|                | 01              | 10       | Figure A-7  |  |
|                | 01              | 11       | Figure A-8  |  |
| Decremented    | 10              | 00       | Figure A-9  |  |
|                | 10              | 01       | Figure A-10 |  |
|                | 10              | 10       | Figure A-11 |  |
|                | 10              | 11       | Figure A-12 |  |
| Indexed        | 11              | 00       | Figure A-13 |  |
|                | 11              | 01       | Figure A-14 |  |
|                | 11              | 10       | Figure A-15 |  |
|                | 11              | 11       | Figure A-16 |  |

A-2 EDMA Transfers SPRU234

Figure A-1. Element Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 00)

# (a) Transfer Path



# (b) EDMA Parameters

#### Parameter Contents

#### **Parameter**

| 2000             | 0000h      | EDMA Channel Options Parameter (OPT)         |
|------------------|------------|----------------------------------------------|
| Source           | address    | EDMA Channel Source Address (SRC)            |
| 0002h            | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio       | n address  | EDMA Channel Destination Address (DST)       |
| Don't care       | Don't care | EDMA Channel Index (IDX)                     |
| 0004h Don't care |            | EDMA Channel Count Reload/Link Address (RLD) |

# (c) EDMA Channel Options Parameter (OPT) Content



 $<sup>^\</sup>dagger$  TCCM is reserved on C621x/C671x DSP.

# Figure A-2. Element Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 01)

# (a) Transfer Path



# (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 2020             | 0000h      | EDMA Channel Options Parameter (OPT)         |
|------------------|------------|----------------------------------------------|
| Source           | address    | EDMA Channel Source Address (SRC)            |
| 0002h            | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio       | n address  | EDMA Channel Destination Address (DST)       |
| Don't care       | Don't care | EDMA Channel Index (IDX)                     |
| 0004h Don't care |            | EDMA Channel Count Reload/Link Address (RLD) |

# (c) EDMA Channel Options Parameter (OPT) Content



 $<sup>^\</sup>dagger$  TCCM is reserved on C621x/C671x DSP.

A-4 EDMA Transfers SPRU234

Figure A-3. Element Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 10)

# (a) Transfer Path



### (b) EDMA Parameters

0002h

Don't care

0004h

# Parameter Contents 2040 0000h

Source address

Destination address

| E  |
|----|
| ΕD |
| ΕC |
| ΕC |
| E  |
|    |

0004h

Don't care

Don't care

#### **Parameter**

EDMA Channel Options Parameter (OPT)

EDMA Channel Source Address (SRC)

EDMA Channel Transfer Count (CNT)

EDMA Channel Destination Address (DST)

EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-4. Element Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 11)

# (a) Transfer Path



# (b) EDMA Parameters

#### Parameter Contents

| EDMA Channel Options Parameter (OPT) |
|--------------------------------------|
| EDMA Channel Source Address (SRC)    |
| EDMA Channel Transfer Count (CNT)    |

**Parameter** 

| 2060 0000h          |                     |  |  |  |  |  |
|---------------------|---------------------|--|--|--|--|--|
| Source address      |                     |  |  |  |  |  |
| 0002h 0004h         |                     |  |  |  |  |  |
| Destination address |                     |  |  |  |  |  |
| FIX (frame index)   | EIX (element index) |  |  |  |  |  |
| 0004h               | Don't care          |  |  |  |  |  |

EDMA Channel Transfer Count (CNT)
EDMA Channel Destination Address (DST)

EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

# (c) EDMA Channel Options Parameter (OPT) Content

|   | 31   |     | 29              | 28           | 27                | 26  | 25 | 24 | 23  | 22   | 21 | 20    | 19 |      | 16 |
|---|------|-----|-----------------|--------------|-------------------|-----|----|----|-----|------|----|-------|----|------|----|
|   |      | 001 |                 | 00           | )                 | 0   | (  | 00 | 0   | 1    | 1  | 0     |    | 0000 |    |
|   |      | PRI |                 | ESIZ         | ZE                | 2DS | SI | JM | 2DD | DU   | JM | TCINT |    | TCC  |    |
|   |      |     |                 |              |                   |     |    |    |     |      |    |       |    |      |    |
|   | 15   | 14  | 13              | 12           |                   |     |    |    |     |      |    |       | 2  | 1    | 0  |
|   | 0    | 0   | 0               |              | 000 0000 0000 0 0 |     |    |    |     |      |    | 0     |    |      |    |
| - | Rsvd | TC  | CM <sup>†</sup> | Reserved LIN |                   |     |    |    |     | LINK | FS |       |    |      |    |

<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

A-6 EDMA Transfers SPRU234

# Figure A-5. Element Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 00)

# (a) Transfer Path



# (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 2100             | 0000h      | EDMA Channel Options Parameter (OPT)         |
|------------------|------------|----------------------------------------------|
| Source           | address    | EDMA Channel Source Address (SRC)            |
| 0002h            | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio       | n address  | EDMA Channel Destination Address (DST)       |
| Don't care       | Don't care | EDMA Channel Index (IDX)                     |
| 0004h Don't care |            | EDMA Channel Count Reload/Link Address (RLD) |

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-6. Element Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 01)

# (a) Transfer Path



# (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 2120       | 0000h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |
|------------|------------|----------------------------------------------|--|--|--|--|
| Source     | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Destinatio | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |
| Don't care | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |
| 0004h      | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

A-8 EDMA Transfers SPRU234

# Figure A-7. Element Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 10)

# (a) Transfer Path



#### (b) EDMA Parameters

# Parameter Contents

#### **Parameter**

| 2140       | 0000h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |  |
|------------|------------|----------------------------------------------|--|--|--|--|--|
| Source     | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |  |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |  |
| Destinatio | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |  |
| Don't care | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |  |
| 0004h      | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |  |

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-8. Element Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 11)

# (a) Transfer Path



# (b) EDMA Parameters

# Parameter Contents Parameter

| Ī | 2160              | 0000h               | EDMA Channel Options Parameter (OPT)         |  |  |  |  |
|---|-------------------|---------------------|----------------------------------------------|--|--|--|--|
| Ī | Source            | address             | EDMA Channel Source Address (SRC)            |  |  |  |  |
|   | 0002h             | 0004h               | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Ī | Destinatio        | n address           | EDMA Channel Destination Address (DST)       |  |  |  |  |
| Ī | FIX (frame index) | EIX (element index) | EDMA Channel Index (IDX)                     |  |  |  |  |
|   | 0004h             | Don't care          | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> TCCM is reserved on C621x/C671x DSP.

A-10 EDMA Transfers SPRU234

# Figure A-9. Element Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 00)

# (a) Transfer Path



#### (b) EDMA Parameters

0002h

Don't care

0004h

# Parameter Contents

2200 0000h

Source address

**Destination address** 

| Εſ |
|----|
| Εſ |
| Εſ |
| Εſ |
| Εſ |

0004h

Don't care

Don't care

#### **Parameter**

EDMA Channel Options Parameter (OPT)

EDMA Channel Source Address (SRC)

EDMA Channel Transfer Count (CNT)

EDMA Channel Destination Address (DST)

EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-10. Element Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 01)

# (a) Transfer Path



# (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

|            | _                                          |  |  |  |  |
|------------|--------------------------------------------|--|--|--|--|
| 0000h      | EDMA Channel Options Parameter (OPT)       |  |  |  |  |
| address    | EDMA Channel Source Address (SRC)          |  |  |  |  |
| 0004h      | EDMA Channel Transfer Count (CNT)          |  |  |  |  |
| n address  | EDMA Channel Destination Address (DST)     |  |  |  |  |
| Don't care | EDMA Channel Index (IDX)                   |  |  |  |  |
| Don't care | EDMA Channel Count Reload/Link Address (RL |  |  |  |  |
|            | 0004h n address Don't care                 |  |  |  |  |

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

A-12 EDMA Transfers SPRU234

# Figure A-11. Element Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 10)

# (a) Transfer Path



# (b) EDMA Parameters

| Parameter  | Parameter  |           |  |  |
|------------|------------|-----------|--|--|
| 2240 (     | EDMA Chan  |           |  |  |
| Source     | EDMA Chan  |           |  |  |
| 0002h      | 0004h      | EDMA Char |  |  |
| Destinatio | EDMA Chan  |           |  |  |
| Don't care | Don't care | EDMA Char |  |  |
| 0004h      | Don't care | EDMA Chan |  |  |

nnel Options Parameter (OPT) nnel Source Address (SRC) nnel Transfer Count (CNT) nnel Destination Address (DST) nnel Index (IDX)

nnel Count Reload/Link Address (RLD)

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-12. Element Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 11)

# (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents**

| 2260 0000h        |                     |  |  |  |  |  |  |  |
|-------------------|---------------------|--|--|--|--|--|--|--|
| Source address    |                     |  |  |  |  |  |  |  |
| 0002h             | 0004h               |  |  |  |  |  |  |  |
| Destinatio        | n address           |  |  |  |  |  |  |  |
| FIX (frame index) | EIX (element index) |  |  |  |  |  |  |  |
| 0004h             | Don't care          |  |  |  |  |  |  |  |

#### Parameter

EDMA Channel Options Parameter (OPT)
EDMA Channel Source Address (SRC)
EDMA Channel Transfer Count (CNT)
EDMA Channel Destination Address (DST)
EDMA Channel Index (IDX)
EDMA Channel Count Reload/Link Address (RLD)

# (c) EDMA Channel Options Parameter (OPT) Content

| 31   |     | 29       | 28            | 27  | 26 | 25 | 24  | 23  | 22 | 21    | 20  | 19   |      | 16 |
|------|-----|----------|---------------|-----|----|----|-----|-----|----|-------|-----|------|------|----|
| (    | 001 |          | 00            | )   | 0  | 1  | 0   | 0   | 1  | 1     | 0   |      | 0000 |    |
| F    | PRI | RI ESIZE |               | 2DS | SU | JM | 2DD | DUM |    | TCINT | TCC |      |      |    |
|      |     |          |               |     |    |    |     |     |    |       |     |      |      |    |
| 15   | 14  | 13       | 12            |     |    |    |     |     |    |       |     | 2    | 1    | 0  |
| 0    | 00  | )        | 000 0000 0000 |     |    |    |     |     |    |       |     |      | 0    | 0  |
| Rsvd | TCC | M†       | Reserved      |     |    |    |     |     |    |       |     | LINK | FS   |    |

<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

A-14 EDMA Transfers SPRU234

# Figure A-13. Element Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 00)

# (a) Transfer Path



#### (b) EDMA Parameters

#### Parameter Contents

| 2300 0000h          |                     |  |  |  |  |  |  |  |
|---------------------|---------------------|--|--|--|--|--|--|--|
| Source address      |                     |  |  |  |  |  |  |  |
| 0002h               | 0004h               |  |  |  |  |  |  |  |
| Destination address |                     |  |  |  |  |  |  |  |
| FIX (frame index)   | EIX (element index) |  |  |  |  |  |  |  |
| 0004h               | Don't care          |  |  |  |  |  |  |  |

# **Parameter**

EDMA Channel Options Parameter (OPT)
EDMA Channel Source Address (SRC)
EDMA Channel Transfer Count (CNT)
EDMA Channel Destination Address (DST)
EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-14. Element Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 01)

# (a) Transfer Path



# (b) EDMA Parameters

#### **Parameter Contents**

| Р | а | ra | m | et | er |
|---|---|----|---|----|----|
|---|---|----|---|----|----|

|                   |                     | 7                                            |  |  |  |  |
|-------------------|---------------------|----------------------------------------------|--|--|--|--|
| 2320              | 0000h               | EDMA Channel Options Parameter (OPT)         |  |  |  |  |
| Source            | address             | EDMA Channel Source Address (SRC)            |  |  |  |  |
| 0002h             | 0004h               | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Destination       | n address           | EDMA Channel Destination Address (DST)       |  |  |  |  |
| FIX (frame index) | EIX (element index) | EDMA Channel Index (IDX)                     |  |  |  |  |
| 0004h             | Don't care          | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |

# (c) EDMA Channel Options Parameter (OPT) Content

| 31   | 29                | 28 | 27            | 26  | 25 | 24 | 23  | 22  | 21 | 20    | 19   |     | 16 |
|------|-------------------|----|---------------|-----|----|----|-----|-----|----|-------|------|-----|----|
| C    | 001               | 00 |               | 0   | 1  | 1  | 0   | 01  |    | 0     | 0000 |     |    |
| F    | PRI ESIZE         |    |               | 2DS | SU | М  | 2DD | DUI | M  | TCINT |      | TCC |    |
| 15   | 14 13             | 12 |               |     |    |    |     |     |    |       | 2    | 1   | 0  |
| 0    | 00                |    | 000 0000 0000 |     |    |    |     |     |    |       |      | 0   | 0  |
| Rsvd | TCCM <sup>†</sup> |    | Reserved      |     |    |    |     |     |    |       |      |     |    |

 $<sup>^\</sup>dagger$  TCCM is reserved on C621x/C671x DSP.

A-16 EDMA Transfers SPRU234

# Figure A-15. Element Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 10)

# (a) Transfer Path



# (b) EDMA Parameters

#### **Parameter Contents**

| 2340 0000h          |                     |  |  |  |
|---------------------|---------------------|--|--|--|
| Source address      |                     |  |  |  |
| 0002h               | 0004h               |  |  |  |
| Destination address |                     |  |  |  |
| FIX (frame index)   | EIX (element index) |  |  |  |
| 0004h               | Don't care          |  |  |  |

# **Parameter**

EDMA Channel Options Parameter (OPT)
EDMA Channel Source Address (SRC)
EDMA Channel Transfer Count (CNT)
EDMA Channel Destination Address (DST)
EDMA Channel Index (IDX)
EDMA Channel Count Reload/Link Address (RLD)

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-16. Element Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 11)

# (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents**

| 2360 0000h          |                     |  |  |  |
|---------------------|---------------------|--|--|--|
| Source address      |                     |  |  |  |
| 0002h               | 0004h               |  |  |  |
| Destination address |                     |  |  |  |
| FIX (frame index)   | EIX (element index) |  |  |  |
| 0004h               | Don't care          |  |  |  |

#### Parameter

EDMA Channel Options Parameter (OPT)
EDMA Channel Source Address (SRC)
EDMA Channel Transfer Count (CNT)
EDMA Channel Destination Address (DST)
EDMA Channel Index (IDX)
EDMA Channel Count Reload/Link Address (RLD)

# (c) EDMA Channel Options Parameter (OPT) Content

| 31   | 2     | 9 | 28            | 27 | 26  | 25 | 24 | 23  | 22   | 21 | 20    | 19 |      | 16 |
|------|-------|---|---------------|----|-----|----|----|-----|------|----|-------|----|------|----|
| (    | 001   |   | 00            |    | 0   |    | 11 | 0   | 1    | 1  | 0     |    | 0000 |    |
| F    | PRI   |   | ESIZ          | ΖE | 2DS | S  | JM | 2DD | DL   | JM | TCINT |    | TCC  |    |
| 15   | 44 44 | 0 | 10            |    |     |    |    |     |      |    |       | 0  |      | 0  |
| 15   | 14 1  | 3 | 12            |    |     |    |    |     |      |    |       | 2  | ı    | 0  |
| 0    | 00    |   | 000 0000 0000 |    |     |    |    |     | 0    | 0  |       |    |      |    |
| Rsvd | TCCM  | † | Reserved      |    |     |    |    |     | LINK | FS |       |    |      |    |

 $<sup>^\</sup>dagger$  TCCM is reserved on C621x/C671x DSP.

A-18 EDMA Transfers SPRU234

# A.2 Frame Synchronized 1D-to-1D Transfers

The possible 1D-to-1D transfers (2DS = 2DD = 0), along with the necessary parameters using frame synchronization (FS = 1) are listed in Table A–2 and shown in Figure A–17 through Figure A–32. For each, an entire frame of elements is transferred per synchronization event.

Table A-2. Frame Synchronized (FS = 1) 1D-to-1D Transfers

|                | Channel Options |          |             |
|----------------|-----------------|----------|-------------|
| Source address | SUM Bits        | DUM Bits | Figure      |
| Fixed          | 00              | 00       | Figure A-17 |
|                | 00              | 01       | Figure A-18 |
|                | 00              | 10       | Figure A-19 |
|                | 00              | 11       | Figure A-20 |
| Incremented    | 01              | 00       | Figure A-21 |
|                | 01              | 01       | Figure A-22 |
|                | 01              | 10       | Figure A-23 |
|                | 01              | 11       | Figure A-24 |
| Decremented    | 10              | 00       | Figure A-25 |
|                | 10              | 01       | Figure A-26 |
|                | 10              | 10       | Figure A-27 |
|                | 10              | 11       | Figure A-28 |
| Indexed        | 11              | 00       | Figure A-29 |
|                | 11              | 01       | Figure A-30 |
|                | 11              | 10       | Figure A-31 |
|                | 11              | 11       | Figure A-32 |

# Figure A-17. Frame Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 00)

# (a) Transfer Path



# (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 2000 (                | 0001h      | EDMA Channel Options Parameter (OPT)         |
|-----------------------|------------|----------------------------------------------|
| Source                | address    | EDMA Channel Source Address (SRC)            |
| 0002h                 | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio            | n address  | EDMA Channel Destination Address (DST)       |
| Don't care            | Don't care | EDMA Channel Index (IDX)                     |
| Don't care Don't care |            | EDMA Channel Count Reload/Link Address (RLD) |

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

A-20 EDMA Transfers SPRU234

# Figure A-18. Frame Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 01)

# (a) Transfer Path



# (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 2020                  | 0001h      | EDMA Channel Options Parameter (OPT)         |
|-----------------------|------------|----------------------------------------------|
| Source                | address    | EDMA Channel Source Address (SRC)            |
| 0002h                 | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio            | n address  | EDMA Channel Destination Address (DST)       |
| Don't care            | Don't care | EDMA Channel Index (IDX)                     |
| Don't care Don't care |            | EDMA Channel Count Reload/Link Address (RLD) |

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-19. Frame Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 10)

# (a) Transfer Path



### (b) EDMA Parameters

| Parameter Contents  |            |  |  |  |
|---------------------|------------|--|--|--|
| 2040 0001h          |            |  |  |  |
| Source address      |            |  |  |  |
| 0002h               | 0004h      |  |  |  |
| Destination address |            |  |  |  |
| Don't care          | Don't care |  |  |  |
| Don't care          | Don't care |  |  |  |

#### **Parameter**

EDMA Channel Options Parameter (OPT)
EDMA Channel Source Address (SRC)
EDMA Channel Transfer Count (CNT)
EDMA Channel Destination Address (DST)
EDMA Channel Index (IDX)
EDMA Channel Count Reload/Link Address (RLD)

# (c) EDMA Channel Options Parameter (OPT) Content

| 31   | 29                | 28 | 27              | 26  | 25 | 24 | 23  | 22 | 21   | 20    | 19 |      | 16 |
|------|-------------------|----|-----------------|-----|----|----|-----|----|------|-------|----|------|----|
| C    | 001               |    | 00              | 0   | 00 | )  | 0   | 10 | )    | 0     |    | 0000 |    |
| F    | PRI               | E  | SIZE            | 2DS | SU | М  | 2DD | DU | M    | TCINT |    | TCC  |    |
| 15   | 14 13             | 12 |                 |     |    |    |     |    |      |       | 2  | 1    | 0  |
| 0    | 00                |    | 000 0000 0000 0 |     |    |    |     |    |      | 1     |    |      |    |
| Rsvd | TCCM <sup>†</sup> |    | Reserved        |     |    |    |     |    | LINK | FS    |    |      |    |

<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

A-22 EDMA Transfers SPRU234

# Figure A-20. Frame Synchronized 1D-to-1D Transfer (SUM = 00, DUM = 11)

# (a) Transfer Path



# (b) EDMA Parameters

| Parameter         | Contents            | Parameter                                    |  |  |
|-------------------|---------------------|----------------------------------------------|--|--|
| 2060 (            | 0001h               | EDMA Channel Options Parameter (OPT)         |  |  |
| Source            | address             | EDMA Channel Source Address (SRC)            |  |  |
| 0002h             | 0004h               | EDMA Channel Transfer Count (CNT)            |  |  |
| Destinatio        | n address           | EDMA Channel Destination Address (DST)       |  |  |
| FIX (frame index) | EIX (element index) | EDMA Channel Index (IDX)                     |  |  |
| Don't care        | Don't care          | EDMA Channel Count Reload/Link Address (RLD) |  |  |

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-21. Frame Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 00)

# (a) Transfer Path



# (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

|   | 2100       | 0001h      | EDMA Channel Options Parameter (OPT)         |  |  |
|---|------------|------------|----------------------------------------------|--|--|
|   | Source     | address    | EDMA Channel Source Address (SRC)            |  |  |
| Ī | 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |
|   | Destinatio | n address  | EDMA Channel Destination Address (DST)       |  |  |
| Ī | Don't care | Don't care | EDMA Channel Index (IDX)                     |  |  |
|   | Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

A-24 EDMA Transfers SPRU234

# Figure A-22. Frame Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 01)

# (a) Transfer Path



# (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

|                | 2120       | 0001h      | EDMA Channel Options Parameter (OPT)         |  |  |
|----------------|------------|------------|----------------------------------------------|--|--|
| Source address |            |            | EDMA Channel Source Address (SRC)            |  |  |
|                | 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |
|                | Destinatio | n address  | EDMA Channel Destination Address (DST)       |  |  |
|                | Don't care | Don't care | EDMA Channel Index (IDX)                     |  |  |
|                | Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-23. Frame Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 10)

# (a) Transfer Path



# (b) EDMA Parameters

Don't care

| 2140 0001h          |            |  |  |  |
|---------------------|------------|--|--|--|
| Source address      |            |  |  |  |
| 0002h               | 0004h      |  |  |  |
| Destination address |            |  |  |  |
| Don't care          | Don't care |  |  |  |

Don't care

**Parameter Contents** 

#### **Parameter**

EDMA Channel Options Parameter (OPT)
EDMA Channel Source Address (SRC)
EDMA Channel Transfer Count (CNT)
EDMA Channel Destination Address (DST)
EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

# (c) EDMA Channel Options Parameter (OPT) Content

| 31   | 29        | 28   | 8               | 27  | 26 | 25 | 24  | 23  | 22 | 21    | 20  | 19   |    | 16 |
|------|-----------|------|-----------------|-----|----|----|-----|-----|----|-------|-----|------|----|----|
| C    | 001       |      | 00              |     | 0  | C  | )1  | 0   | 10 | )     | 0   | 0000 |    |    |
| F    | PRI ESIZE |      | =               | 2DS | SI | JM | 2DD | DUM |    | TCINT | TCC |      |    |    |
| 15   | 14 13     | 3 12 | 2               |     |    |    |     |     |    |       |     | 2    | 1  | 0  |
| 0    | 00        |      | 000 0000 0000 0 |     |    |    |     |     |    |       | 0   | 1    |    |    |
| Rsvd | TCCM†     |      | Reserved        |     |    |    |     |     |    |       |     | LINK | FS |    |

<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

A-26 EDMA Transfers SPRU234

# Figure A-24. Frame Synchronized 1D-to-1D Transfer (SUM = 01, DUM = 11)

# (a) Transfer Path





#### (b) EDMA Parameters

# Parameter Contents

| Paramete | ₽r |
|----------|----|
|          |    |

| 2160              | 0001h               |  |  |  |  |  |
|-------------------|---------------------|--|--|--|--|--|
| Source address    |                     |  |  |  |  |  |
| 0002h             | 0004h               |  |  |  |  |  |
| Destinatio        | n address           |  |  |  |  |  |
| FIX (frame index) | EIX (element index) |  |  |  |  |  |
| Don't care        | Don't care          |  |  |  |  |  |

EDMA Channel Options Parameter (OPT)

EDMA Channel Source Address (SRC)

EDMA Channel Transfer Count (CNT)

EDMA Channel Destination Address (DST)

EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-25. Frame Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 00)

# (a) Transfer Path



# (b) EDMA Parameters

| Parameter  | Contents   | Parameter                                  |  |  |  |  |  |
|------------|------------|--------------------------------------------|--|--|--|--|--|
| 2200       | 0001h      | EDMA Channel Options Parameter (OPT)       |  |  |  |  |  |
| Source     | address    | EDMA Channel Source Address (SRC)          |  |  |  |  |  |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)          |  |  |  |  |  |
| Destinatio | n address  | EDMA Channel Destination Address (DST)     |  |  |  |  |  |
| Don't care | Don't care | EDMA Channel Index (IDX)                   |  |  |  |  |  |
| Don't care | Don't care | EDMA Channel Count Reload/Link Address (RL |  |  |  |  |  |

# (c) EDMA Channel Options Parameter (OPT) Content



 $<sup>^\</sup>dagger$  TCCM is reserved on C621x/C671x DSP.

A-28 EDMA Transfers SPRU234

# Figure A-26. Frame Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 01)

# (a) Transfer Path



# (b) EDMA Parameters

| Parameter             | Contents   | Parameter                                    |  |  |  |  |  |
|-----------------------|------------|----------------------------------------------|--|--|--|--|--|
| 2220                  | 0001h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |  |
| Source                | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |  |
| 0002h                 | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |  |
| Destinatio            | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |  |
| Don't care            | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |  |
| Don't care Don't care |            | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |  |

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-27. Frame Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 10)

# (a) Transfer Path



# (b) EDMA Parameters

| Parameter Contents | Parameter |
|--------------------|-----------|
|                    | 1         |

| 2240                  | 0001h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |
|-----------------------|------------|----------------------------------------------|--|--|--|--|
| Source                | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |
| 0002h                 | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Destinatio            | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |
| Don't care            | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |
| Don't care Don't care |            | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |

# (c) EDMA Channel Options Parameter (OPT) Content

|   | 31   |           | 29  | 28 | 27            | 26 | 25 | 24  | 23  | 22 | 21    | 20  | 19   |      | 16 |
|---|------|-----------|-----|----|---------------|----|----|-----|-----|----|-------|-----|------|------|----|
|   |      | 001       |     | 00 | 00 0          |    | 10 |     | 0   | 10 |       | 0   | 0000 |      |    |
|   |      | PRI ESIZE |     | ZE | 2DS           | SI | JM | 2DD | DUM |    | TCINT | TCC |      |      |    |
|   | 15   | 14        | 13  | 12 |               |    |    |     |     |    |       |     | 2    | 1    | 0  |
| ſ | 0    | 0         | 0   |    | 000 0000 0000 |    |    |     |     |    |       |     | 0    | 1    |    |
| - | Rsvd | TC        | CM† |    | Reserved      |    |    |     |     |    |       |     |      | LINK | FS |

 $<sup>^{\</sup>dagger}$  TCCM is reserved on C621x/C671x DSP.

A-30 EDMA Transfers SPRU234

# Figure A-28. Frame Synchronized 1D-to-1D Transfer (SUM = 10, DUM = 11)

# (a) Transfer Path



# (b) EDMA Parameters

#### **Parameter Contents**

| 2260 0001h        |                     |  |  |  |  |
|-------------------|---------------------|--|--|--|--|
| Source            | address             |  |  |  |  |
| 0002h             | 0004h               |  |  |  |  |
| Destinatio        | n address           |  |  |  |  |
| FIX (frame index) | EIX (element index) |  |  |  |  |
| Don't care        | Don't care          |  |  |  |  |

#### **Parameter**

EDMA Channel Options Parameter (OPT)

EDMA Channel Source Address (SRC)

EDMA Channel Transfer Count (CNT)

EDMA Channel Destination Address (DST)

EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-29. Frame Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 00)

# (a) Transfer Path



# (b) EDMA Parameters

#### **Parameter Contents**

# **Parameter**

| 2300              | 0001h               |  |  |  |  |  |  |
|-------------------|---------------------|--|--|--|--|--|--|
| Source address    |                     |  |  |  |  |  |  |
| 0002h             | 0004h               |  |  |  |  |  |  |
| Destinatio        | n address           |  |  |  |  |  |  |
| FIX (frame index) | EIX (element index) |  |  |  |  |  |  |
| Don't care        | Don't care          |  |  |  |  |  |  |

EDMA Channel Options Parameter (OPT)

EDMA Channel Source Address (SRC)

EDMA Channel Transfer Count (CNT)

EDMA Channel Destination Address (DST)

EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

# (c) EDMA Channel Options Parameter (OPT) Content

| 31   | 29    | 28 | 27            | 26  | 25 | 24 | 23  | 22  | 21 | 20    | 19   |      | 16 |
|------|-------|----|---------------|-----|----|----|-----|-----|----|-------|------|------|----|
| (    | 001   | (  | 00            |     | 11 |    | 0   | 00  |    | 0     | 0000 |      |    |
| F    | PRI   |    | SIZE          | 2DS |    | JM | 2DD | DUM |    | TCINT | TCC  |      |    |
|      |       |    |               |     |    |    |     |     |    |       |      |      |    |
| 15   | 14 13 | 12 |               |     |    |    |     |     |    |       | 2    | 1    | 0  |
| 0    | 00    |    | 000 0000 0000 |     |    |    |     |     |    | 0     | 1    |      |    |
| Rsvd | TCCM† |    | Reserved      |     |    |    |     |     |    |       |      | LINK | FS |

<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

A-32 EDMA Transfers SPRU234

# Figure A-30. Frame Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 01)

# (a) Transfer Path



# (b) EDMA Parameters

#### Parameter Contents

| 2320 0001h          |                     | EDMA Channel Options Parameter (OPT)         |
|---------------------|---------------------|----------------------------------------------|
| Source address      |                     | EDMA Channel Source Address (SRC)            |
| 0002h               | 0004h               | EDMA Channel Transfer Count (CNT)            |
| Destination address |                     | EDMA Channel Destination Address (DST)       |
| FIX (frame index)   | EIX (element index) | EDMA Channel Index (IDX)                     |
| Don't care          | Don't care          | EDMA Channel Count Reload/Link Address (RLD) |

# (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-31. Frame Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 10)

# (a) Transfer Path



# (b) EDMA Parameters

#### **Parameter Contents**

# **Parameter**

|                |                     |                     | _                                            |
|----------------|---------------------|---------------------|----------------------------------------------|
|                | 2340 0001h          |                     | EDMA Channel Options Parameter (OPT)         |
| Source address |                     | address             | EDMA Channel Source Address (SRC)            |
|                | 0002h               | 0004h               | EDMA Channel Transfer Count (CNT)            |
|                | Destination address |                     | EDMA Channel Destination Address (DST)       |
|                | FIX (frame index)   | EIX (element index) | EDMA Channel Index (IDX)                     |
|                | Don't care          | Don't care          | EDMA Channel Count Reload/Link Address (RLD) |

# (c) EDMA Channel Options Parameter (OPT) Content



 $<sup>^\</sup>dagger$  TCCM is reserved on C621x/C671x DSP.

A-34 EDMA Transfers SPRU234

## Figure A-32. Frame Synchronized 1D-to-1D Transfer (SUM = 11, DUM = 11)

## (a) Transfer Path



#### (b) EDMA Parameters

## Parameter Contents

| 2360 0001h        |                     |  |  |  |  |  |  |  |
|-------------------|---------------------|--|--|--|--|--|--|--|
| Source address    |                     |  |  |  |  |  |  |  |
| 0002h             | 0004h               |  |  |  |  |  |  |  |
| Destinatio        | n address           |  |  |  |  |  |  |  |
| FIX (frame index) | EIX (element index) |  |  |  |  |  |  |  |
| Don't care        | Don't care          |  |  |  |  |  |  |  |

## **Parameter**

EDMA Channel Options Parameter (OPT)
EDMA Channel Source Address (SRC)
EDMA Channel Transfer Count (CNT)
EDMA Channel Destination Address (DST)

EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

## (c) EDMA Channel Options Parameter (OPT) Content



<sup>&</sup>lt;sup>†</sup> TCCM is reserved on C621x/C671x DSP.

## A.3 Array Synchronized 2D-to-2D Transfers

The possible 2D-to-2D transfers (2DS = 2DD = 1), along with the necessary parameters using array synchronization (FS = 0), are listed in Table A–3 and shown in Figure A–33 through Figure A–41. For each, a single array of elements is transferred per synchronization event.

Table A-3. Array Synchronized (FS = 0) 2D-to-2D Transfers

|                | Channel Options | _        |             |  |
|----------------|-----------------|----------|-------------|--|
| Source address | SUM Bits        | DUM Bits | Figure      |  |
| Fixed          | 00              | 00       | Figure A-33 |  |
|                | 00              | 01       | Figure A-34 |  |
|                | 00              | 10       | Figure A-35 |  |
| Incremented    | 01              | 00       | Figure A-36 |  |
|                | 01              | 01       | Figure A-37 |  |
|                | 01              | 10       | Figure A-38 |  |
| Decremented    | 10              | 00       | Figure A-39 |  |
|                | 10              | 01       | Figure A-40 |  |
|                | 10              | 10       | Figure A-41 |  |

A-36 EDMA Transfers SPRU234

## Figure A-33. Array Synchronized 2D-to-2D Transfer (SUM = 00, DUM = 00)

## (a) Transfer Path



## (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 4480       | 0000h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |
|------------|------------|----------------------------------------------|--|--|--|--|
| Source     | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Destinatio | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |
| Don't care | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |
| Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-34. Array Synchronized 2D-to-2D Transfer (SUM = 00, DUM = 01)

## (a) Transfer Path



## (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 0000h      | EDMA Channel Options Parameter (OPT)         |
|------------|----------------------------------------------|
| address    | EDMA Channel Source Address (SRC)            |
| 0004h      | EDMA Channel Transfer Count (CNT)            |
| n address  | EDMA Channel Destination Address (DST)       |
| Don't care | EDMA Channel Index (IDX)                     |
| Don't care | EDMA Channel Count Reload/Link Address (RLD) |
|            | 0004h n address Don't care                   |

## (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-38 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-35. Array Synchronized 2D-to-2D Transfer (SUM = 00, DUM = 10)

## (a) Transfer Path



## (b) EDMA Parameters

| Parameter         | Contents   | Parameter                                    |  |  |  |  |
|-------------------|------------|----------------------------------------------|--|--|--|--|
| 44C0              | 0000h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |
| Source            | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-36. Array Synchronized 2D-to-2D Transfer (SUM = 01, DUM = 00)

## (a) Transfer Path



## (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 4580 (            | 0000h      | EDMA Channel Options Parameter (OPT)         |
|-------------------|------------|----------------------------------------------|
| Source            | address    | EDMA Channel Source Address (SRC)            |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

## (c) EDMA Channel Options Parameter (OPT) Content



 $<sup>^\</sup>dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-40 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-37. Array Synchronized 2D-to-2D Transfer (SUM = 01, DUM = 01)

## (a) Transfer Path



#### (b) EDMA Parameters

# Parameter Contents Parameter 45A0 0000h EDMA Cha

| 45A0              | 0000h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |
|-------------------|------------|----------------------------------------------|--|--|--|--|
| Source            | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content



 $<sup>^\</sup>dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-38. Array Synchronized 2D-to-2D Transfer (SUM = 01, DUM = 10)

## (a) Transfer Path



## (b) EDMA Parameters

Don't care

| 45C0 0000h        |            |  |  |  |  |  |  |  |
|-------------------|------------|--|--|--|--|--|--|--|
| Source address    |            |  |  |  |  |  |  |  |
| 0002h             | 0004h      |  |  |  |  |  |  |  |
| Destinatio        | n address  |  |  |  |  |  |  |  |
| AIX (array index) | Don't care |  |  |  |  |  |  |  |

**Parameter Contents** 

#### **Parameter**

EDMA Channel Options Parameter (OPT)

EDMA Channel Source Address (SRC)

EDMA Channel Transfer Count (CNT)

EDMA Channel Destination Address (DST)

EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

## (c) EDMA Channel Options Parameter (OPT) Content

| 31   | 29                | 9 | 28            | 27       | 26  | 25     | 24 | 23  | 22   | 21 | 20    | 19   |     | 16 |
|------|-------------------|---|---------------|----------|-----|--------|----|-----|------|----|-------|------|-----|----|
| C    | 010               |   | 00            | 00 1     |     | 1 01 1 |    | 10  | 10 0 |    |       | 0000 |     |    |
| Р    | 'RI†              |   | ESIZ          | Έ        | 2DS | SL     | M  | 2DD | DU   | М  | TCINT |      | TCC |    |
| 15   | 14 13             | 3 | 12            |          |     |        |    |     |      |    |       | 2    | 1   | 0  |
| 0    | 00                |   | 000 0000 0000 |          |     |        |    |     |      |    | 0     | 0    |     |    |
| Rsvd | TCCM <sup>‡</sup> | ŧ |               | Reserved |     |        |    |     |      |    |       |      |     | FS |

<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

Don't care

A-42 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-39. Array Synchronized 2D-to-2D Transfer (SUM = 10, DUM = 00)

## (a) Transfer Path



## (b) EDMA Parameters

| Parameter         | Contents   | Parameter                                    |  |  |  |  |
|-------------------|------------|----------------------------------------------|--|--|--|--|
| 4680 (            | 0000h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |
| Source            | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content



 $^\dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-40. Array Synchronized 2D-to-2D Transfer (SUM = 10, DUM = 01)

## (a) Transfer Path



## (b) EDMA Parameters

| Parameter         | Contents   | Parameter                                    |  |  |  |  |
|-------------------|------------|----------------------------------------------|--|--|--|--|
| 46A0              | 0000h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |
| Source            | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content

| 31   | 2    | 29          | 28   | 27            | 26      | 25 | 24 | 23  | 22   | 21 | 20    | 19 |      | 16 |
|------|------|-------------|------|---------------|---------|----|----|-----|------|----|-------|----|------|----|
| (    | 010  |             | 00 1 |               | 10 1 01 |    | 1  | 0   | 0000 |    |       |    |      |    |
| P    | 'RI† |             | ESIZ | ZE            | 2DS     | SI | JM | 2DD | DU   | М  | TCINT |    | TCC  |    |
| 15   | 14 1 | 13          | 12   |               |         |    |    |     |      |    |       | 2  | 1    | 0  |
| 0    | 00   |             |      | 000 0000 0000 |         |    |    |     |      |    |       | 0  | 0    |    |
| Rsvd | TCCN | <b>/</b> 1‡ |      | Reserved      |         |    |    |     |      |    |       |    | LINK | FS |

<sup>&</sup>lt;sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-44 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-41. Array Synchronized 2D-to-2D Transfer (SUM = 10, DUM = 10)

## (a) Transfer Path



## (b) EDMA Parameters

| Parameter         | Contents   | Parameter                                    |  |  |  |  |  |
|-------------------|------------|----------------------------------------------|--|--|--|--|--|
| 46C0              | 0000h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |  |
| Source            | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |  |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |  |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |  |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |  |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## A.4 Block Synchronized 2D-to-2D Transfers

The possible 2D-to-2D transfers (2DS = 2DD = 1), along with the necessary parameters using block synchronization (FS = 1), are listed in Table A-4 and shown in Figure A-42 through Figure A-50. For each, an entire block of arrays is transferred per synchronization event.

Table A-4. Block Synchronized (FS = 1) 2D-to-2D Transfers

|                | Channel Options |          |             |  |  |
|----------------|-----------------|----------|-------------|--|--|
| Source address | SUM Bits        | DUM Bits | Figure      |  |  |
| Fixed          | 00              | 00       | Figure A-42 |  |  |
|                | 00              | 01       | Figure A-43 |  |  |
|                | 00              | 10       | Figure A-44 |  |  |
| Incremented    | 01              | 00       | Figure A-45 |  |  |
|                | 01              | 01       | Figure A-46 |  |  |
|                | 01              | 10       | Figure A-47 |  |  |
| Decremented    | 10              | 00       | Figure A-48 |  |  |
|                | 10              | 01       | Figure A-49 |  |  |
|                | 10              | 10       | Figure A-50 |  |  |

A-46 EDMA Transfers SPRU234

## Figure A-42. Block Synchronized 2D-to-2D Transfer (SUM = 00, DUM = 00)

## (a) Transfer Path



## (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 4480       | 0001h      | EDMA Channel Options Parameter (OPT)        |  |  |  |  |
|------------|------------|---------------------------------------------|--|--|--|--|
| Source     | address    | EDMA Channel Source Address (SRC)           |  |  |  |  |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)           |  |  |  |  |
| Destinatio | n address  | EDMA Channel Destination Address (DST)      |  |  |  |  |
| Don't care | Don't care | EDMA Channel Index (IDX)                    |  |  |  |  |
| Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD |  |  |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-43. Block Synchronized 2D-to-2D Transfer (SUM = 00, DUM = 01)

## (a) Transfer Path



## (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 44A0              | 0001h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |
|-------------------|------------|----------------------------------------------|--|--|--|--|
| Source            | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-48 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-44. Block Synchronized 2D-to-2D Transfer (SUM = 00, DUM = 10)

## (a) Transfer Path



#### (b) EDMA Parameters

# Parameter Contents 44C0 0001h Source address 0002h Destination address AIX (array index)† Don't care

Don't care

# Parameter EDMA Channel Options Parameter (OPT)

EDMA Channel Source Address (SRC)
EDMA Channel Transfer Count (CNT)
EDMA Channel Destination Address (DST)

EDIMA Channel Destination Address (DS)

EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

Don't care

## (c) EDMA Channel Options Parameter (OPT) Content

| 31   |                | 29 | 28  | 27            | 26 | 25  | 24  | 23 | 22    | 21 | 20  | 19 |      | 16 |
|------|----------------|----|-----|---------------|----|-----|-----|----|-------|----|-----|----|------|----|
| (    | 010            |    | 00  | )             | 1  |     | 00  |    | 10    |    | 0   |    | 0000 |    |
| P    | PRI† ESIZE 2DS |    | 2DS | S             | UM | 2DD | DUM |    | TCINT |    | TCC |    |      |    |
|      |                |    |     |               |    |     |     |    |       |    |     |    |      |    |
| 15   | 14             | 13 | 12  |               |    |     |     |    |       |    |     | 2  | 1    | 0  |
| 0    | 00             | )  |     | 000 0000 0000 |    |     |     |    |       |    |     |    | 0    | 1  |
| Rsvd | TCC            | M‡ |     | Reserved      |    |     |     |    |       |    |     |    |      |    |

 $<sup>^\</sup>dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

 $<sup>^{\</sup>dagger}$  AIX is a negative value in this example.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-45. Block Synchronized 2D-to-2D Transfer (SUM = 01, DUM = 00)

## (a) Transfer Path



## (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

|                   |            | _                                           |  |  |  |  |  |
|-------------------|------------|---------------------------------------------|--|--|--|--|--|
| 4580 (            | 0001h      | EDMA Channel Options Parameter (OPT)        |  |  |  |  |  |
| Source a          | address    | EDMA Channel Source Address (SRC)           |  |  |  |  |  |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)           |  |  |  |  |  |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)      |  |  |  |  |  |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                    |  |  |  |  |  |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD |  |  |  |  |  |
|                   |            |                                             |  |  |  |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-50 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-46. Block Synchronized 2D-to-2D Transfer (SUM = 01, DUM = 01)

## (a) Transfer Path



## (b) EDMA Parameters

#### **Parameter Contents**

## Parameter

|                   |            | 1                                           |  |  |  |  |
|-------------------|------------|---------------------------------------------|--|--|--|--|
| 45A0 (            | 0001h      | EDMA Channel Options Parameter (OPT)        |  |  |  |  |
| Source a          | address    | EDMA Channel Source Address (SRC)           |  |  |  |  |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)           |  |  |  |  |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)      |  |  |  |  |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                    |  |  |  |  |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD |  |  |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-47. Block Synchronized 2D-to-2D Transfer (SUM = 01, DUM = 10)

## (a) Transfer Path



## (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 45C0              | 0001h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |
|-------------------|------------|----------------------------------------------|--|--|--|--|
| Source            | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content

| 31   |            | 29             | 28  | 27            | 26 | 25  | 24 | 23  | 22 | 21 | 20  | 19 |      | 16 |
|------|------------|----------------|-----|---------------|----|-----|----|-----|----|----|-----|----|------|----|
| C    | 010        |                | 00  | 00 1          |    | 01  |    | 1   | 10 |    | 0   |    | 0000 |    |
| Р    | PRI† ESIZE |                | 2DS | SI            | JM | 2DD | DL | DUM |    |    | TCC |    |      |    |
|      |            |                |     |               |    |     |    |     |    |    |     |    |      |    |
| 15   | 14         | 13             | 12  |               |    |     |    |     |    |    |     | 2  | 1    | 0  |
| 0    | 00         | )              |     | 000 0000 0000 |    |     |    |     |    |    |     |    |      | 1  |
| Rsvd | TCC        | M <sup>‡</sup> |     | Reserved      |    |     |    |     |    |    |     |    |      |    |

<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-52 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-48. Block Synchronized 2D-to-2D Transfer (SUM = 10, DUM = 00)

## (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |
|-------------------|------------|----------------------------------------------|--|--|--|--|
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Source            | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |
| 4680              | 0001h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content



 $^\dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-49. Block Synchronized 2D-to-2D Transfer (SUM = 10, DUM = 01)

## (a) Transfer Path



## (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 46A0              | 0001h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |
|-------------------|------------|----------------------------------------------|--|--|--|--|
| Source            | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content

| 31   |            | 29                  | 28  | 27            | 26 | 25  | 24  | 23 | 22    | 21  | 20 | 19 |      | 16 |
|------|------------|---------------------|-----|---------------|----|-----|-----|----|-------|-----|----|----|------|----|
| (    | 010        |                     | 00  | )             | 1  | 1   | 0   | 1  | 0     | 1   | 0  |    | 0000 |    |
| P    | PRI† ESIZE |                     | 2DS | SI            | JM | 2DD | DUM |    | TCINT | TCC |    |    |      |    |
| 4.5  |            | 40                  | 40  |               |    |     |     |    |       |     |    | 0  | _    | 0  |
| 15   | 14         | 13                  | 12  |               |    |     |     |    |       |     |    | 2  | 1    | 0  |
| 0    | 00         | )                   |     | 000 0000 0000 |    |     |     |    |       |     |    |    |      | 1  |
| Rsvd | TCC        | ;<br>M <sup>‡</sup> |     | Reserved      |    |     |     |    |       |     |    |    |      |    |

<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-54 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-50. Block Synchronized 2D-to-2D Transfer (SUM = 10, DUM = 10)

## (a) Transfer Path



## (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 46C0              | 0001h      | EDMA Channel Options Parameter (OPT)         |
|-------------------|------------|----------------------------------------------|
| Source            | address    | EDMA Channel Source Address (SRC)            |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

## (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## A.5 Array Synchronized 1D-to-2D Transfers

The possible 1D-to-2D transfers (2DS = 0, 2DD = 1), along with the necessary parameters using array synchronization (FS = 0), are listed in Table A–5 and shown in Figure A–51 through Figure A–59. For each, a single array of elements is transferred per synchronization event.

Table A-5. Array Synchronized (FS = 0) 1D-to-2D Transfers

|                | Channel Options | Channel Options Parameter (OPT) |                            |  |  |  |  |  |
|----------------|-----------------|---------------------------------|----------------------------|--|--|--|--|--|
| Source address | SUM Bits        | DUM Bits                        | Figure                     |  |  |  |  |  |
| Fixed          | 00              | 00                              | Figure A-51                |  |  |  |  |  |
|                | 00              | 01                              | Figure A-52                |  |  |  |  |  |
|                | 00              | 10                              | Figure A-53                |  |  |  |  |  |
| Incremented    | 01              | 00                              | Figure A-54<br>Figure A-55 |  |  |  |  |  |
|                | 01              | 01                              |                            |  |  |  |  |  |
|                | 01              | 10                              | Figure A-56                |  |  |  |  |  |
| Decremented    | 10              | 00                              | Figure A-57                |  |  |  |  |  |
|                | 10              | 01                              | Figure A-58                |  |  |  |  |  |
|                | 10              | 10                              | Figure A-59                |  |  |  |  |  |

A-56 EDMA Transfers SPRU234

## Figure A-51. Array Synchronized 1D-to-2D Transfer (SUM = 00, DUM = 00)

## (a) Transfer Path



#### (b) EDMA Parameters

## **Parameter Contents**

#### **Parameter**

| 4080       | 0000h      | EDMA Channel Options Parameter (OPT)         |
|------------|------------|----------------------------------------------|
| Source     | address    | EDMA Channel Source Address (SRC)            |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio | n address  | EDMA Channel Destination Address (DST)       |
| Don't care | Don't care | EDMA Channel Index (IDX)                     |
| Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

## (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-52. Array Synchronized 1D-to-2D Transfer (SUM = 00, DUM = 01)

## (a) Transfer Path



## (b) EDMA Parameters

#### **Parameter Contents**

## **Parameter**

40A0 0000h Source address 0002h 0004h Destination address AIX (array index) Don't care Don't care Don't care

EDMA Channel Options Parameter (OPT) EDMA Channel Source Address (SRC) EDMA Channel Transfer Count (CNT)

EDMA Channel Destination Address (DST)

EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

## (c) EDMA Channel Options Parameter (OPT) Content

| 31   | :    | 29          | 28       | 27            | 26  | 25 | 24 | 23  | 22 | 21 | 20    | 19 |      | 16 |
|------|------|-------------|----------|---------------|-----|----|----|-----|----|----|-------|----|------|----|
| 0    | 10   |             | 00       | )             | 0   | 0  | 0  | 1   | 0  | 1  | 0     |    | 0000 |    |
| Р    | RI†  |             | ESIZ     | ZE            | 2DS | SU | JM | 2DD | DL | JM | TCINT |    | TCC  |    |
|      |      |             |          |               |     |    |    |     |    |    |       |    |      |    |
| 15   | 14   | 13          | 12       |               |     |    |    |     |    |    |       | 2  | 1    | 0  |
| 0    | 00   |             |          | 000 0000 0000 |     |    |    |     |    |    | 0     | 0  |      |    |
| Rsvd | TCCN | <b>/</b>  ‡ | Reserved |               |     |    |    |     |    |    | LINK  | FS |      |    |

<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-58 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-53. Array Synchronized 1D-to-2D Transfer (SUM = 00, DUM = 10)

## (a) Transfer Path



## (b) EDMA Parameters

| Parameter          | r Contents | Parameter                                    |
|--------------------|------------|----------------------------------------------|
| 40C0               | 0000h      | EDMA Channel Options Parameter (OPT)         |
| Source             | address    | EDMA Channel Source Address (SRC)            |
| 0002h              | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio         | n address  | EDMA Channel Destination Address (DST)       |
| AIX (array index)† | Don't care | EDMA Channel Index (IDX)                     |
| Don't care         | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

<sup>&</sup>lt;sup>†</sup> AIX is a negative value in this example.

## (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-54. Array Synchronized 1D-to-2D Transfer (SUM = 01, DUM = 00)

## (a) Transfer Path



#### (b) EDMA Parameters

## **Parameter Contents**

## Parameter

| 4180       | 0000h      | EDMA Channel Options Parameter (OPT)         |
|------------|------------|----------------------------------------------|
| Source     | address    | EDMA Channel Source Address (SRC)            |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio | n address  | EDMA Channel Destination Address (DST)       |
| Don't care | Don't care | EDMA Channel Index (IDX)                     |
| Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

## (c) EDMA Channel Options Parameter (OPT) Content

| 31   |      | 29 | 28   | 27       | 26  | 25 | 24     | 23      | 22 | 21 | 20    | 19 |      | 16 |
|------|------|----|------|----------|-----|----|--------|---------|----|----|-------|----|------|----|
| C    | 010  |    | 00   | )        | 0   | 0  | 1      | 1       | 00 | )  | 0     |    | 0000 |    |
| Р    | PRI† |    | ESIZ | ZE       | 2DS | SI | JM     | 2DD     | DU | М  | TCINT |    | TCC  |    |
| 15   | 14   | 13 | 12   |          |     |    |        |         |    |    |       | 2  | 1    | 0  |
| 0    | 00   | )  |      |          |     |    | 000 00 | 00 0000 |    |    |       |    | 0    | 0  |
| Rsvd | TCC  | M‡ |      | Reserved |     |    |        |         |    |    | LINK  | FS |      |    |

 $<sup>^\</sup>dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-60 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-55. Array Synchronized 1D-to-2D Transfer (SUM = 01, DUM = 01)

## (a) Transfer Path





## (b) EDMA Parameters

#### **Parameter Contents**

| 41A0 0000h        |            |  |  |  |  |
|-------------------|------------|--|--|--|--|
| Source address    |            |  |  |  |  |
| 0002h             | 0004h      |  |  |  |  |
| Destinatio        | n address  |  |  |  |  |
| AIX (array index) | Don't care |  |  |  |  |
| Don't care        | Don't care |  |  |  |  |

#### **Parameter**

EDMA Channel Options Parameter (OPT)

EDMA Channel Source Address (SRC)

EDMA Channel Transfer Count (CNT)

EDMA Channel Destination Address (DST)

EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

## (c) EDMA Channel Options Parameter (OPT) Content

| 31   |      | 29 | 28  | 27            | 26  | 25 | 24 | 23  | 22 | 21 | 20    | 19   |      | 16 |
|------|------|----|-----|---------------|-----|----|----|-----|----|----|-------|------|------|----|
| C    | 010  |    | 00  | )             | 0   |    | 01 | 1   | 0  | 1  | 0     |      | 0000 |    |
| Р    | 'RI† |    | ESI | ZE            | 2DS | S  | UM | 2DD | DU | JM | TCINT |      | TCC  |    |
|      |      |    |     |               |     |    |    |     |    |    |       |      |      |    |
| 15   | 14   | 13 | 12  |               |     |    |    |     |    |    |       | 2    | 1    | 0  |
| 0    | 00   |    |     | 000 0000 0000 |     |    |    |     |    | 0  | 0     |      |      |    |
| Rsvd | TCCI | M‡ |     | Reserved      |     |    |    |     |    |    |       | LINK | FS   |    |

† PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-56. Array Synchronized 1D-to-2D Transfer (SUM = 01, DUM = 10)

## (a) Transfer Path



#### (b) EDMA Parameters

| Parameter          | Contents   | Parameter                                    |
|--------------------|------------|----------------------------------------------|
| 41C0               | 0000h      | EDMA Channel Options Parameter (OPT)         |
| Source             | address    | EDMA Channel Source Address (SRC)            |
| 0002h              | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio         | n address  | EDMA Channel Destination Address (DST)       |
| AIX (array index)† | Don't care | EDMA Channel Index (IDX)                     |
| Don't care         | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

<sup>&</sup>lt;sup>†</sup> AIX is a negative value in this example.

## (c) EDMA Channel Options Parameter (OPT) Content



 $<sup>^\</sup>dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-62 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-57. Array Synchronized 1D-to-2D Transfer (SUM = 10, DUM = 00)

## (a) Transfer Path



## (b) EDMA Parameters

| Parameter  | Contents   | Parameter                                    |
|------------|------------|----------------------------------------------|
| 4280 (     | 0000h      | EDMA Channel Options Parameter (OPT)         |
| Source a   | address    | EDMA Channel Source Address (SRC)            |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio | n address  | EDMA Channel Destination Address (DST)       |
| Don't care | Don't care | EDMA Channel Index (IDX)                     |
| Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

## (c) EDMA Channel Options Parameter (OPT) Content



 $^\dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-58. Array Synchronized 1D-to-2D Transfer (SUM = 10, DUM = 01)

## (a) Transfer Path



## (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 42A0              | 0000h      | EDMA Channel Options Parameter (OPT)         |
|-------------------|------------|----------------------------------------------|
| Source            | address    | EDMA Channel Source Address (SRC)            |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

## (c) EDMA Channel Options Parameter (OPT) Content

| 31   | :    | 29 | 28       | 27 | 26  | 25 | 24     | 23      | 22 | 21 | 20    | 19 |      | 16 |
|------|------|----|----------|----|-----|----|--------|---------|----|----|-------|----|------|----|
| (    | 010  |    | 00       |    | 0   | 1  | 0      | 1       | 01 | l  | 0     |    | 0000 |    |
| P    | PRI† |    | ESIZ     | ΖE | 2DS | SL | JM     | 2DD     | DU | М  | TCINT |    | TCC  |    |
| 15   | 14   | 13 | 12       |    |     |    |        |         |    |    |       | 2  | 1    | 0  |
| 0    | 00   |    |          |    |     |    | 000 00 | 00 0000 |    |    |       |    | 0    | 0  |
| Rsvd | TCCN | Λ‡ | Reserved |    |     |    |        | LINK    | FS |    |       |    |      |    |

 $<sup>^\</sup>dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-64 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-59. Array Synchronized 1D-to-2D Transfer (SUM = 10, DUM = 10)

## (a) Transfer Path



## (b) EDMA Parameters

| Parameter          | Contents   | Parameter                                    |  |
|--------------------|------------|----------------------------------------------|--|
| 42C0               | 0000h      | EDMA Channel Options Parameter (OPT)         |  |
| Source             | address    | EDMA Channel Source Address (SRC)            |  |
| 0002h              | 0004h      | EDMA Channel Transfer Count (CNT)            |  |
| Destinatio         | n address  | EDMA Channel Destination Address (DST)       |  |
| AIX (array index)† | Don't care | EDMA Channel Index (IDX)                     |  |
| Don't care         | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |

<sup>&</sup>lt;sup>†</sup> AIX is a negative value in this example.

## (c) EDMA Channel Options Parameter (OPT) Content



 $<sup>^\</sup>dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## A.6 Block Synchronized 1D-to-2D Transfers

The possible 1D-to-2D transfers (2DS = 0, 2DD = 1), along with the necessary parameters using block synchronization (FS = 1), are listed in Table A–6 and shown in Figure A–60 through Figure A–68. For each, an entire block of arrays is transferred per synchronization event.

Table A-6. Block Synchronized (FS = 1) 1D-to-2D Transfers

|                | Channel Options |          |             |
|----------------|-----------------|----------|-------------|
| Source address | SUM Bits        | DUM Bits | -<br>Figure |
| Fixed          | 00              | 00       | Figure A-60 |
|                | 00              | 01       | Figure A-61 |
|                | 00              | 10       | Figure A-62 |
| Incremented    | 01              | 00       | Figure A-63 |
|                | 01              | 01       | Figure A-64 |
|                | 01              | 10       | Figure A-65 |
| Decremented    | 10              | 00       | Figure A-66 |
|                | 10              | 01       | Figure A-67 |
|                | 10              | 10       | Figure A-68 |

A-66 EDMA Transfers SPRU234

## Figure A-60. Block Synchronized 1D-to-2D Transfer (SUM = 00, DUM = 00)

## (a) Transfer Path



#### (b) EDMA Parameters

## **Parameter Contents**

#### **Parameter**

| 4080       | 0001h      | EDMA Channel Options Parameter (OPT)         |  |  |
|------------|------------|----------------------------------------------|--|--|
| Source     | address    | EDMA Channel Source Address (SRC)            |  |  |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |
| Destinatio | n address  | EDMA Channel Destination Address (DST)       |  |  |
| Don't care | Don't care | EDMA Channel Index (IDX)                     |  |  |
| Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-61. Block Synchronized 1D-to-2D Transfer (SUM = 00, DUM = 01)

## (a) Transfer Path



## (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 40A0              | 0001h      | EDMA Channel Options Parameter (OPT)         |  |  |
|-------------------|------------|----------------------------------------------|--|--|
| Source            | address    | EDMA Channel Source Address (SRC)            |  |  |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |  |  |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |  |  |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-68 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-62. Block Synchronized 1D-to-2D Transfer (SUM = 00, DUM = 10)

## (a) Transfer Path



#### (b) EDMA Parameters

#### Parameter Contents

| 40C0 0001h          |            |  |  |  |
|---------------------|------------|--|--|--|
| Source address      |            |  |  |  |
| 0002h               | 0004h      |  |  |  |
| Destination address |            |  |  |  |
| AIX (array index)†  | Don't care |  |  |  |
| Don't care          | Don't care |  |  |  |

#### Parameter

EDMA Channel Options Parameter (OPT)
EDMA Channel Source Address (SRC)
EDMA Channel Transfer Count (CNT)
EDMA Channel Destination Address (DST)
EDMA Channel Index (IDX)

Don't care EDMA Channel Count Reload/Link Address (RLD)

#### (c) EDMA Channel Options Parameter (OPT) Content



 $<sup>^\</sup>dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

 $<sup>^{\</sup>dagger}$  AIX is a negative value in this example.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-63. Block Synchronized 1D-to-2D Transfer (SUM = 01, DUM = 00)

## (a) Transfer Path



#### (b) EDMA Parameters

## **Parameter Contents**

#### **Parameter**

| 4180       | 0001h      | EDMA Channel Options Parameter (OPT)         |  |  |
|------------|------------|----------------------------------------------|--|--|
| Source     | address    | EDMA Channel Source Address (SRC)            |  |  |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |
| Destinatio | n address  | EDMA Channel Destination Address (DST)       |  |  |
| Don't care | Don't care | EDMA Channel Index (IDX)                     |  |  |
| Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |

## (c) EDMA Channel Options Parameter (OPT) Content



 $<sup>^\</sup>dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-70 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-64. Block Synchronized 1D-to-2D Transfer (SUM = 01, DUM = 01)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 41A0              | 0001h      | EDMA Channel Options Parameter (OPT)         |
|-------------------|------------|----------------------------------------------|
| Source            | address    | EDMA Channel Source Address (SRC)            |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

#### (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

# Figure A-65. Block Synchronized 1D-to-2D Transfer (SUM = 01, DUM = 10)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents Parameter** 41C0 0001h EDMA Channel Options Parameter (OPT)

| 1100               | 000111     | EDIVIT CHAINTOI OPTIONO I GIAMOTOI (OI |
|--------------------|------------|----------------------------------------|
| Source             | address    | EDMA Channel Source Address (SRC)      |
| 0002h              | 0004h      | EDMA Channel Transfer Count (CNT)      |
| Destinatio         | n address  | EDMA Channel Destination Address (DS   |
| AIX (array index)† | Don't care | EDMA Channel Index (IDX)               |
| Don't care         | Don't care | FDMA Channel Count Reload/Link Addr    |

MA Channel Transfer Count (CNT) MA Channel Destination Address (DST)

DMA Channel Count Reload/Link Address (RLD)

#### (c) EDMA Channel Options Parameter (OPT) Content

| 31   | 2    | 9 | 28   | 27                | 26  | 25 | 24 | 23  | 22 | 21 | 20    | 19 |      | 16 |
|------|------|---|------|-------------------|-----|----|----|-----|----|----|-------|----|------|----|
| C    | 010  |   | 00   |                   | 0   | (  | 01 | 1   | 1  | 0  | 0     |    | 0000 |    |
| Р    | 'RI† |   | ESIZ | Έ                 | 2DS | S  | UM | 2DD | DU | JM | TCINT |    | TCC  |    |
| 15   | 14 1 | 3 | 12   | 2 2               |     |    |    |     |    |    | 1     | 0  |      |    |
| 0    | 00   |   |      | 000 0000 0000 0 1 |     |    |    |     |    |    |       |    |      |    |
| Rsvd | TCCM | ‡ |      | Reserved LINK FS  |     |    |    |     |    |    |       | FS |      |    |

<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-72 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>†</sup> AIX is a negative value in this example.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-66. Block Synchronized 1D-to-2D Transfer (SUM = 10, DUM = 00)

#### (a) Transfer Path



#### (b) EDMA Parameters

| Parameter  | Contents   | Parameter                                    |
|------------|------------|----------------------------------------------|
| 4280 (     | 0001h      | EDMA Channel Options Parameter (OPT)         |
| Source     | address    | EDMA Channel Source Address (SRC)            |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio | n address  | EDMA Channel Destination Address (DST)       |
| Don't care | Don't care | EDMA Channel Index (IDX)                     |
| Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

#### (c) EDMA Channel Options Parameter (OPT) Content



 $^\dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-67. Block Synchronized 1D-to-2D Transfer (SUM = 10, DUM = 01)

#### (a) Transfer Path



#### (b) EDMA Parameters

| Parameter         | Contents   | Parameter                                    |
|-------------------|------------|----------------------------------------------|
| 42A0              | 0001h      | EDMA Channel Options Parameter (OPT)         |
| Source            | address    | EDMA Channel Source Address (SRC)            |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

#### (c) EDMA Channel Options Parameter (OPT) Content

| 31   |      | 29 | 28  | 27            | 26  | 25 | 24 | 23  | 22 | 21   | 20    | 19 |      | 16 |
|------|------|----|-----|---------------|-----|----|----|-----|----|------|-------|----|------|----|
| (    | 010  |    | 00  | )             | 0   | 1  | 0  | 1   | 0  | 1    | 0     |    | 0000 |    |
| P    | PRI† |    | ESI | ZE            | 2DS | SL | JM | 2DD | DL | М    | TCINT |    | TCC  |    |
|      |      |    |     |               |     |    |    |     |    |      |       |    |      |    |
| 15   | 14   | 13 | 12  |               |     |    |    |     |    |      |       | 2  | 1    | 0  |
| 0    | 00   | )  |     | 000 0000 0000 |     |    |    |     |    |      | 0     | 1  |      |    |
| Rsvd | TCC  | ‡M |     | Reserved      |     |    |    |     |    | LINK | FS    |    |      |    |

 $<sup>^{\</sup>dagger}$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-74 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-68. Block Synchronized 1D-to-2D Transfer (SUM = 10, DUM = 10)

#### (a) Transfer Path



#### (b) EDMA Parameters

## **Parameter Contents** 42C0 0001h Source address

#### 0002h 0004h **Destination address** AIX (array index)† Don't care Don't care

#### **Parameter**

EDMA Channel Options Parameter (OPT) EDMA Channel Source Address (SRC) EDMA Channel Transfer Count (CNT)

EDMA Channel Destination Address (DST)

EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

Don't care

#### (c) EDMA Channel Options Parameter (OPT) Content

| 31   |                | 29  | 28 | 27              | 26 | 25  | 24  | 23       | 22 | 21    | 20   | 19  |      | 16 |
|------|----------------|-----|----|-----------------|----|-----|-----|----------|----|-------|------|-----|------|----|
|      | 010            |     | 00 | )               | 0  |     | 10  | 1        | 1  | 0     | 0    |     | 0000 |    |
| F    | PRI† ESIZE 2DS |     |    | 2DS             | S  | SUM | 2DD | DUM TCIN |    | TCINT |      | TCC |      |    |
|      |                |     |    |                 |    |     |     |          |    |       |      |     |      |    |
| 15   | 14             | 13  | 12 |                 |    |     |     |          |    |       |      | 2   | 1    | 0  |
| 0    | 0              | 0   |    | 000 0000 0000 0 |    |     |     |          |    |       | 1    |     |      |    |
| Rsvd | TC             | CM‡ |    | Reserved        |    |     |     |          |    |       | LINK | FS  |      |    |

<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>†</sup> AIX is a negative value in this example.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## A.7 Array Synchronized 2D-to-1D Transfers

The possible 2D-to-1D transfers (2DS = 1, 2DD = 0), along with the necessary parameters using array synchronization (FS = 0), are listed in Table A–7 and shown in Figure A–69 through Figure A–77. For each, a single array of elements is transferred per synchronization event.

Table A-7. Array Synchronized (FS = 0) 2D-to-1D Transfers

| Channel Options | Channel Options Parameter (OPT) |                                                                                                                                                                                                                           |  |  |  |  |
|-----------------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| SUM Bits        | DUM Bits                        | Figure                                                                                                                                                                                                                    |  |  |  |  |
| 00              | 00                              | Figure A-69                                                                                                                                                                                                               |  |  |  |  |
| 00              | 01                              | Figure A-70                                                                                                                                                                                                               |  |  |  |  |
| 00              | 10                              | Figure A-71                                                                                                                                                                                                               |  |  |  |  |
| 01              | 00                              | Figure A-72                                                                                                                                                                                                               |  |  |  |  |
| 01              | 01                              | Figure A-73                                                                                                                                                                                                               |  |  |  |  |
| 01              | 10                              | Figure A-74                                                                                                                                                                                                               |  |  |  |  |
| 10              | 00                              | Figure A-75                                                                                                                                                                                                               |  |  |  |  |
| 10              | 01                              | Figure A-76                                                                                                                                                                                                               |  |  |  |  |
| 10              | 10                              | Figure A-77                                                                                                                                                                                                               |  |  |  |  |
|                 | 90 00 00 00 01 01 01 10 10      | SUM Bits         DUM Bits           00         00           00         01           00         10           01         00           01         01           01         10           10         00           10         01 |  |  |  |  |

A-76 EDMA Transfers SPRU234

## Figure A-69. Array Synchronized 2D-to-1D Transfer (SUM = 00, DUM = 00)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 4400 (     | 0000h      | EDMA Channel Options Parameter (OPT)         |
|------------|------------|----------------------------------------------|
| Source     | address    | EDMA Channel Source Address (SRC)            |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio | n address  | EDMA Channel Destination Address (DST)       |
| Don't care | Don't care | EDMA Channel Index (IDX)                     |
| Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

#### (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-70. Array Synchronized 2D-to-1D Transfer (SUM = 00, DUM = 01)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 4420       | 0000h      | EDMA Channel Options Parameter (OPT)         |
|------------|------------|----------------------------------------------|
| Source     | address    | EDMA Channel Source Address (SRC)            |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio | n address  | EDMA Channel Destination Address (DST)       |
| Don't care | Don't care | EDMA Channel Index (IDX)                     |
| Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

#### (c) EDMA Channel Options Parameter (OPT) Content



 $<sup>^\</sup>dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-78 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-71. Array Synchronized 2D-to-1D Transfer (SUM = 00, DUM = 10)

#### (a) Transfer Path



#### (b) EDMA Parameters

| Parameter  | Contents   | Parameter                                    |
|------------|------------|----------------------------------------------|
| 4440 (     | 0000h      | EDMA Channel Options Parameter (OPT)         |
| Source     | address    | EDMA Channel Source Address (SRC)            |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio | n address  | EDMA Channel Destination Address (DST)       |
| Don't care | Don't care | EDMA Channel Index (IDX)                     |
| Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

#### (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-72. Array Synchronized 2D-to-1D Transfer (SUM = 01, DUM = 00)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| EDMA Channel Options Parameter (OPT)         |
|----------------------------------------------|
| EDMA Channel Source Address (SRC)            |
| EDMA Channel Transfer Count (CNT)            |
| EDMA Channel Destination Address (DST)       |
| EDMA Channel Index (IDX)                     |
| EDMA Channel Count Reload/Link Address (RLD) |
|                                              |

#### (c) EDMA Channel Options Parameter (OPT) Content



† PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-80 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

#### Figure A-73. Array Synchronized 2D-to-1D Transfer (SUM = 01, DUM = 01)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents**

| 4520 0000h        |            |  |  |  |  |  |
|-------------------|------------|--|--|--|--|--|
| Source address    |            |  |  |  |  |  |
| 0002h 0004h       |            |  |  |  |  |  |
| Destinatio        | n address  |  |  |  |  |  |
| AIX (array index) | Don't care |  |  |  |  |  |
| Don't care        | Don't care |  |  |  |  |  |

#### **Parameter**

EDMA Channel Options Parameter (OPT)

EDMA Channel Source Address (SRC)

EDMA Channel Transfer Count (CNT)

EDMA Channel Destination Address (DST)

EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

#### (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-74. Array Synchronized 2D-to-1D Transfer (SUM = 01, DUM = 10)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### Parameter Contents Parameter

| 4540              | 0000h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |
|-------------------|------------|----------------------------------------------|--|--|--|--|
| Source            | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |

#### (c) EDMA Channel Options Parameter (OPT) Content



† PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-82 EDMA Transfers SPRU234

 $<sup>^{\</sup>ddagger}$  TCCM is reserved on C621x/C671x DSP.

### Figure A-75. Array Synchronized 2D-to-1D Transfer (SUM = 10, DUM = 00)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents Parameter** 4600 0000h EDMA Channel Options Parameter (OPT) EDMA Channel Source Address (SRC) Source address 0002h 0004h EDMA Channel Transfer Count (CNT) **Destination address** EDMA Channel Destination Address (DST) AIX (array index)† EDMA Channel Index (IDX) Don't care Don't care Don't care EDMA Channel Count Reload/Link Address (RLD)

#### (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>†</sup> AIX is a negative value in this example.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-76. Array Synchronized 2D-to-1D Transfer (SUM = 10, DUM = 01)

#### (a) Transfer Path



#### (b) EDMA Parameters

| Parameter          | r Contents | Parameter                                    |  |  |  |  |
|--------------------|------------|----------------------------------------------|--|--|--|--|
| 4620               | 0000h      | EDMA Channel Options Parameter (OPT)         |  |  |  |  |
| Source             | address    | EDMA Channel Source Address (SRC)            |  |  |  |  |
| 0002h              | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |  |
| Destinatio         | n address  | EDMA Channel Destination Address (DST)       |  |  |  |  |
| AIX (array index)† | Don't care | EDMA Channel Index (IDX)                     |  |  |  |  |
| Don't care         | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |  |

<sup>&</sup>lt;sup>†</sup> AIX is a negative value in this example.

#### (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-84 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

### Figure A-77. Array Synchronized 2D-to-1D Transfer (SUM = 10, DUM = 10)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents Parameter** 4640 0000h EDMA Channel Options Parameter (OPT) EDMA Channel Source Address (SRC) Source address 0002h 0004h EDMA Channel Transfer Count (CNT) **Destination address** EDMA Channel Destination Address (DST) AIX (array index)† EDMA Channel Index (IDX) Don't care Don't care Don't care EDMA Channel Count Reload/Link Address (RLD)

#### (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>†</sup> AIX is a negative value in this example.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## A.8 Block Synchronized 2D-to-1D Transfers

The possible 2D-to-1D transfers (2DS = 1, 2DD = 0), along with the necessary parameters using block synchronization (FS = 1), are listed in Table A–8 and shown in Figure A–78 through Figure A–86. For each, an entire block of arrays is transferred per synchronization event.

Table A-8. Block Synchronized (FS = 1) 2D-to-1D Transfers

|                | Channel Options | _      |             |  |
|----------------|-----------------|--------|-------------|--|
| Source address | SUM Bits        | Figure |             |  |
| Fixed          | 00              | 00     | Figure A-78 |  |
|                | 00              | 01     | Figure A-79 |  |
|                | 00              | 10     | Figure A-80 |  |
| Incremented    | 01              | 00     | Figure A-81 |  |
|                | 01              | 01     | Figure A-82 |  |
|                | 01              | 10     | Figure A-83 |  |
| Decremented    | 10              | 00     | Figure A-84 |  |
|                | 10              | 01     | Figure A-85 |  |
|                | 10              | 10     | Figure A-86 |  |

A-86 EDMA Transfers SPRU234

## Figure A-78. Block Synchronized 2D-to-1D Transfer (SUM = 00, DUM = 00)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 4400       | 0001h      | EDMA Channel Options Parameter (OPT)        |  |  |  |
|------------|------------|---------------------------------------------|--|--|--|
| Source     | address    | EDMA Channel Source Address (SRC)           |  |  |  |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)           |  |  |  |
| Destinatio | n address  | EDMA Channel Destination Address (DST)      |  |  |  |
| Don't care | Don't care | EDMA Channel Index (IDX)                    |  |  |  |
| Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD |  |  |  |

#### (c) EDMA Channel Options Parameter (OPT) Content



 $<sup>^\</sup>dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-79. Block Synchronized 2D-to-1D Transfer (SUM = 00, DUM = 01)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents**

#### **Parameter**

| 4420       | 0001h      | EDMA Channel Options Parameter (OPT)         |  |  |  |
|------------|------------|----------------------------------------------|--|--|--|
| Source     | address    | EDMA Channel Source Address (SRC)            |  |  |  |
| 0002h      | 0004h      | EDMA Channel Transfer Count (CNT)            |  |  |  |
| Destinatio | n address  | EDMA Channel Destination Address (DST)       |  |  |  |
| Don't care | Don't care | EDMA Channel Index (IDX)                     |  |  |  |
| Don't care | Don't care | EDMA Channel Count Reload/Link Address (RLD) |  |  |  |

#### (c) EDMA Channel Options Parameter (OPT) Content



 $<sup>^\</sup>dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-88 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-80. Block Synchronized 2D-to-1D Transfer (SUM = 00, DUM = 10)

#### (a) Transfer Path



#### (b) EDMA Parameters

| P | arame | ter Co | ntents |
|---|-------|--------|--------|
|   |       |        |        |

# **Parameter**

| 4440 (     | EDMA Channel Options I |  |
|------------|------------------------|--|
| Source     | EDMA Channel Source A  |  |
| 0002h      | EDMA Channel Transfer  |  |
| Destinatio | EDMA Channel Destinati |  |
| Don't care | EDMA Channel Index (ID |  |
| Don't care | EDMA Channel Count Re  |  |

Parameter (OPT) Address (SRC) Count (CNT) tion Address (DST) DX)

leload/Link Address (RLD)

#### (c) EDMA Channel Options Parameter (OPT) Content



† PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

#### Figure A-81. Block Synchronized 2D-to-1D Transfer (SUM = 01, DUM = 00)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents**

### **Parameter**

| 4500 0001h        |            |  |  |  |  |  |
|-------------------|------------|--|--|--|--|--|
| Source address    |            |  |  |  |  |  |
| 0002h 0004h       |            |  |  |  |  |  |
| Destinatio        | n address  |  |  |  |  |  |
| AIX (array index) | Don't care |  |  |  |  |  |
| Don't care        | Don't care |  |  |  |  |  |

EDMA Channel Options Parameter (OPT) EDMA Channel Source Address (SRC) EDMA Channel Transfer Count (CNT) EDMA Channel Destination Address (DST)

EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

#### (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-90 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-82. Block Synchronized 2D-to-1D Transfer (SUM = 01, DUM = 01)

#### (a) Transfer Path



## (b) EDMA Parameters

#### Parameter Contents

#### **Parameter**

| 4520              | 0001h      | EDMA Channel Options Parameter (OPT)        |  |  |  |
|-------------------|------------|---------------------------------------------|--|--|--|
| Source            | address    | EDMA Channel Source Address (SRC)           |  |  |  |
| 0002h             | 0004h      | EDMA Channel Transfer Count (CNT)           |  |  |  |
| Destinatio        | n address  | EDMA Channel Destination Address (DST)      |  |  |  |
| AIX (array index) | Don't care | EDMA Channel Index (IDX)                    |  |  |  |
| Don't care        | Don't care | EDMA Channel Count Reload/Link Address (RLD |  |  |  |

#### (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-83. Block Synchronized 2D-to-1D Transfer (SUM = 01, DUM = 10)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents**

| 4540 0001h        |            |  |  |  |  |  |  |
|-------------------|------------|--|--|--|--|--|--|
| Source address    |            |  |  |  |  |  |  |
| 0002h 0004h       |            |  |  |  |  |  |  |
| Destinatio        | n address  |  |  |  |  |  |  |
| AIX (array index) | Don't care |  |  |  |  |  |  |
| Don't care        | Don't care |  |  |  |  |  |  |

#### **Parameter**

EDMA Channel Options Parameter (OPT)
EDMA Channel Source Address (SRC)
EDMA Channel Transfer Count (CNT)
EDMA Channel Destination Address (DST)
EDMA Channel Index (IDX)

EDMA Channel Count Reload/Link Address (RLD)

#### (c) EDMA Channel Options Parameter (OPT) Content

| 31   |      | 29        | 28 | 27            | 26 | 25  | 24 | 23 | 22    | 21 | 20  | 19   |      | 16 |
|------|------|-----------|----|---------------|----|-----|----|----|-------|----|-----|------|------|----|
| (    | 010  |           | 00 | )             | 1  | 0   | 1  | 0  | 10    | 0  | 0   |      | 0000 |    |
| F    | PRI† | ESIZE 2DS |    | SI            | JM | 2DD | DU | М  | TCINT |    | TCC |      |      |    |
|      |      |           |    |               |    |     |    |    |       |    |     |      |      |    |
| 15   | 14   | 13        | 12 |               |    |     |    |    |       |    |     | 2    | 1    | 0  |
| 0    | 00   | )         |    | 000 0000 0000 |    |     |    |    |       |    |     | 0    | 1    |    |
| Rsvd | TCC  | M‡        |    | Reserved      |    |     |    |    |       |    |     | LINK | FS   |    |

<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-92 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-84. Block Synchronized 2D-to-1D Transfer (SUM = 10, DUM = 00)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents**

| 4600 0001h          |            |  |  |  |  |
|---------------------|------------|--|--|--|--|
| Source address      |            |  |  |  |  |
| 0002h               | 0004h      |  |  |  |  |
| Destination address |            |  |  |  |  |
| AIX (array index)†  | Don't care |  |  |  |  |
| Don't care          | Don't care |  |  |  |  |

#### **Parameter**

EDMA Channel Options Parameter (OPT)
EDMA Channel Source Address (SRC)
EDMA Channel Transfer Count (CNT)
EDMA Channel Destination Address (DST)
EDMA Channel Index (IDX)

Don't care Don't care EDMA Channel Count Reload/Link Address (RLD)

#### (c) EDMA Channel Options Parameter (OPT) Content

| 31   |      | 29  | 28       | 27            | 26  | 25 | 24 | 23  | 22 | 21   | 20    | 19 |      | 16 |
|------|------|-----|----------|---------------|-----|----|----|-----|----|------|-------|----|------|----|
|      | 010  |     | 00       | )             | 1   |    | 10 | 0   | 0  | 0    | 0     |    | 0000 |    |
| ı    | PRI† |     | ESIZ     | ZE            | 2DS | S  | UM | 2DD | DU | JM   | TCINT |    | TCC  |    |
|      |      |     |          |               |     |    |    |     |    |      |       |    |      |    |
| 15   | 14   | 13  | 12       |               |     |    |    |     |    |      |       | 2  | 1    | 0  |
| 0    | 0    | 00  |          | 000 0000 0000 |     |    |    |     |    |      | 0     | 1  |      |    |
| Rsvd | TC   | CM‡ | Reserved |               |     |    |    |     |    | LINK | FS    |    |      |    |

 $<sup>^\</sup>dagger$  PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

 $<sup>^{\</sup>dagger}$  AIX is a negative value in this example.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-85. Block Synchronized 2D-to-1D Transfer (SUM = 10, DUM = 01)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### **Parameter Contents**

## Parameter

| 4620 (             | 0001h      | EDMA Channel Options Parameter (OPT)         |
|--------------------|------------|----------------------------------------------|
| Source             | address    | EDMA Channel Source Address (SRC)            |
| 0002h              | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio         | n address  | EDMA Channel Destination Address (DST)       |
| AIX (array index)† | Don't care | EDMA Channel Index (IDX)                     |
| Don't care         | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

<sup>&</sup>lt;sup>†</sup> AIX is a negative value in this example.

#### (c) EDMA Channel Options Parameter (OPT) Content

| 31   |      | 29                  | 28  | 27                | 26  | 25 | 24 | 23  | 22 | 21 | 20    | 19 |      | 16 |
|------|------|---------------------|-----|-------------------|-----|----|----|-----|----|----|-------|----|------|----|
| C    | 010  |                     | 00  | )                 | 1   | 1  | 0  | 0   | 0  | 1  | 0     |    | 0000 |    |
| P    | 'RI† |                     | ESI | ZE                | 2DS | SI | JM | 2DD | DU | М  | TCINT |    | TCC  |    |
| 15   | 14   | 13                  | 12  |                   |     |    |    |     |    |    |       | 2  | 1    | 0  |
| 0    | 00   | )                   |     | 000 0000 0000 0 1 |     |    |    |     |    |    | 1     |    |      |    |
| Rsvd | TCC  | ;<br>M <sup>‡</sup> |     | Reserved          |     |    |    |     |    |    | LINK  | FS |      |    |

<sup>&</sup>lt;sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

A-94 EDMA Transfers SPRU234

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

## Figure A-86. Block Synchronized 2D-to-1D Transfer (SUM = 10, DUM = 10)

#### (a) Transfer Path



#### (b) EDMA Parameters

#### Parameter Contents Parameter

|                    |            | _                                            |
|--------------------|------------|----------------------------------------------|
| 4640 (             | 0001h      | EDMA Channel Options Parameter (OPT)         |
| Source a           | address    | EDMA Channel Source Address (SRC)            |
| 0002h              | 0004h      | EDMA Channel Transfer Count (CNT)            |
| Destinatio         | n address  | EDMA Channel Destination Address (DST)       |
| AIX (array index)† | Don't care | EDMA Channel Index (IDX)                     |
| Don't care         | Don't care | EDMA Channel Count Reload/Link Address (RLD) |

<sup>&</sup>lt;sup>†</sup> AIX is a negative value in this example.

### (c) EDMA Channel Options Parameter (OPT) Content



<sup>†</sup> PRI is set to 010b for C621x/C671x DSP or 011b for C64x DSP to select low priority background transfer.

<sup>&</sup>lt;sup>‡</sup> TCCM is reserved on C621x/C671x DSP.

# **Revision History**

Table B-1 lists the changes made since the previous version of this document.

Table B-1. Document Revision History

| Page | Additions/Modifications/Deletions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-4  | Added EDMA clock rate row to Table 1-1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 1-7  | Added footnote to Table 1–2: For C6713/C6712C/C6711C DSP, the mapping of EDMA events to the EDMA channels is programmable (see section 2.6.1).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 1-27 | Added third paragraph to section 1.11.1: After any write to CIPR, if the bitwise AND of the CIPR and CIER is nonzero, the interrupt flag is set in the interrupt flag register (IFR) of the CPU. This implementation prevents losing interrupts that occur as the ISR is exited but can cause the ISR to be entered more than once. The additional call to the ISR occurs because the ISR is typically written to process and clear each CIPR bit serially. It is the write which clears the processed CIPR bit that sets the additional IFR. The second time the ISR is called, the CIPR bit may be cleared to 0. As stated previously, the ISR should read CIPR and determine what, if any, events/channels have completed and perform the necessary operations. The second time the ISR is entered, if the CIPR is read as 0, no operations are necessary. To completely avoid the extra interrupt, clear all processed CIPR bits at once at the end of the ISR. |
| 1-29 | Changed first sentence in section 1.12 to: The EDMA can perform element transfers with single EDMA cycle throughput, provided that the source and destination are two different resources that provide a single EDMA cycle throughput.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1-30 | Changed first sentence in section 1.13.1 to: A QDMA transfer requires only one to five CPU cycles to submit, depending on the number of registers that need to be configured.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1-31 | Changed third sentence in first paragraph of section 1.13.2 to: A QDMA transfer requires only one to five CPU cycles (one CPU cycle write for each of the five QDMA registers) to submit, depending upon the number of registers that need to be configured.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 1-31 | Changed last sentence in second paragraph of section 1.13.2 to: As a result, subsequent QDMA requests can be processed in as little as one CPU cycle per request.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1-32 | Changed second sentence in third paragraph of section 1.15.1 to: A token is passed around the chain (for the token, it is a loop) in the downstream direction every EDMA clock cycle.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1-36 | Changed third and fourth sentences in second paragraph of section 1.15.3 to: Commands can be submitted to both source/destination pipelines once per EDMA cycle by any of the queue registers. The TC arbitrates every EDMA cycle (separately for each pipeline) to allow the highest priority command that is pending in the source/destination pipeline to be submitted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

Table B-1. Document Revision History (Continued)

| Page | Additions/Modifications/Deletions                                                                                                                                                                                 |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1-42 | In Figure 1–18, changed element index in QDMA Channel Index Register (QIDX) to 0008h.                                                                                                                             |
| 2-8  | Changed footnote in Table 2-5: Available only on C6713/C6712C/C6711C DSP.                                                                                                                                         |
| 2-8  | Added last sentence to second paragraph of section 2.6.1: For example, if EVTSEL15 in ESEL3 is programmed to 00 0001b (EDMA selector value for TINT0), then EDMA channel 15 is triggered by Timer 0 TINT0 events. |
| 3-13 | Added section 3.7, EDMA Access Into L2 Control. Added Figure 3–5 and Table 3–5.                                                                                                                                   |
| 3-16 | Changed second footnote in Figure 3–7: For PQAR0 and PQAR2, the default value is 010b; for PQAR1 and PQAR3, the default value is 110b.                                                                            |

B-2 Revision History SPRU234

# Index

| 1-dimensional transfers 1-10<br>element synchronized transfer 1-11<br>frame synchronized transfer 1-12 | Block diagram                                                                                     |  |  |  |  |
|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|
| 2-dimensional transfers 1-13<br>array synchronized transfer 1-14<br>block synchronized transfer 1-15   | address generation/transfer logic 1-35 EDMA controller 1-3 TMS320C621x DSP 1-2 TMS320C64x DSP 1-2 |  |  |  |  |
| 2DD bit<br>in OPT<br>C621x/C671x DSP 2-22<br>C64x DSP 3-33                                             | TMS320C671x DSP 1-2<br>transfer request 1-33                                                      |  |  |  |  |
| in QOPT<br><i>C621x/C671x DSP 2-32</i>                                                                 | C                                                                                                 |  |  |  |  |
| C64x DSP 3-44<br>in QSOPT<br>C621x/C671x DSP 2-32<br>C64x DSP 3-44                                     | CCE bits in CCER 2-17 in CCERH 3-22 in CCERL 3-21                                                 |  |  |  |  |
| 2DS bit                                                                                                | CCER 2-17                                                                                         |  |  |  |  |
| in OPT                                                                                                 | CCERH 3-22                                                                                        |  |  |  |  |
| C621x/C671x DSP 2-22<br>C64x DSP 3-33                                                                  | CCERL 3-21                                                                                        |  |  |  |  |
| in QOPT                                                                                                | chaining EDMA channels by an event                                                                |  |  |  |  |
| C621x/C671x DSP 2-32                                                                                   | C621x/C671x DSP 2-5<br>C64x DSP 3-5                                                               |  |  |  |  |
| C64x DSP 3-44                                                                                          | CIE bits                                                                                          |  |  |  |  |
| in QSOPT                                                                                               | in CIER 2-16                                                                                      |  |  |  |  |
| C621x/C671x DSP 2-32                                                                                   | in CIERH 3-20                                                                                     |  |  |  |  |
| C64x DSP 3-44                                                                                          | in CIERL 3-19                                                                                     |  |  |  |  |
|                                                                                                        | CIER 2-16                                                                                         |  |  |  |  |
|                                                                                                        | CIERH 3-20                                                                                        |  |  |  |  |
| Λ                                                                                                      | CIERL 3-19                                                                                        |  |  |  |  |
| A                                                                                                      | CIP bits                                                                                          |  |  |  |  |
|                                                                                                        | in CIPR 2-15                                                                                      |  |  |  |  |
| alternate transfer chaining 3-5                                                                        | in CIPRH 3-18                                                                                     |  |  |  |  |
| alternate transfer complete code interrupt 1-28                                                        | in CIPRL 3-17                                                                                     |  |  |  |  |
| ATCC bits 3-33                                                                                         | CIPR 2-15                                                                                         |  |  |  |  |
|                                                                                                        | CIPRH 3-18                                                                                        |  |  |  |  |
| ATCINT bit 3-33                                                                                        | CIPRL 3-17                                                                                        |  |  |  |  |

SPRU234 Index-1

| CNIT                                    | FDMA channel chain anable high register                                  |
|-----------------------------------------|--------------------------------------------------------------------------|
| CNT<br>C621x/C671x DSP 2-26             | EDMA channel chain enable high register (CCERH) 3-22                     |
| C64x DSP 3-38                           | EDMA channel chain enable low register                                   |
| contiguous elements 1-5                 | (CCERL) 3-21                                                             |
| CPU servicing of EDMA interrupts 1-27   | EDMA channel chain enable register (CCER) 2-17                           |
| 3                                       | EDMA channel count reload/link address                                   |
|                                         | parameter (RLD)                                                          |
|                                         | C621x/C671x DSP 2-29                                                     |
| data transfers                          | C64x DSP 3-41                                                            |
| cache controller , C621x/C671x DSP 1-34 | EDMA channel destination address parameter (DST)<br>C621x/C671x DSP 2-27 |
| examples 1-37                           | C64x DSP 3-39                                                            |
| destination address updates 1-19        | EDMA channel index parameter (IDX)                                       |
| device differences 1-4                  | C621x/C671x DSP 2-28                                                     |
| DST                                     | C64x DSP 3-40                                                            |
| C621x/C671x DSP 2-27                    | EDMA channel interrupt enable high register                              |
| C64x DSP 3-39                           | (CIERH) 3-20                                                             |
| DST bits                                | EDMA channel interrupt enable low register                               |
| in DST                                  | (CIERL) 3-19                                                             |
| C621x/C671x DSP 2-27<br>C64x DSP 3-39   | EDMA channel interrupt enable register (CIER) 2-16                       |
| in QDST                                 | EDMA channel interrupt pending high register                             |
| C621x/C671x DSP 2-33                    | (CIPRH) 3-18                                                             |
| C64x DSP 3-45                           | EDMA channel interrupt pending low register                              |
| in QSDST                                | (CIPRL) 3-17                                                             |
| C621x/C671x DSP 2-33                    | EDMA channel interrupt pending register                                  |
| C64x DSP 3-45                           | (CIPR) 2-15                                                              |
| DUM bits<br>in OPT                      | EDMA channel options parameter (OPT)                                     |
| C621x/C671x DSP 2-22                    | C621x/C671x DSP 2-22                                                     |
| C64x DSP 3-33                           | C64x DSP 3-33                                                            |
| in QOPT                                 | EDMA channel source address parameter (SRC) C621x/C671x DSP 2-25         |
| C621x/C671x DSP 2-32                    | C64x DSP 3-37                                                            |
| C64x DSP 3-44                           | EDMA channel synchronization events                                      |
| in QSOPT<br><i>C621x/C671x DSP 2-32</i> | C621x/C671x DSP 1-7                                                      |
| C64x DSP 3-44                           | C64x DSP 1-8                                                             |
| CON BOIL O TI                           | EDMA channel transfer count parameter (CNT)                              |
| <b>13</b>                               | C621x/C671x DSP 2-26                                                     |
|                                         | C64x DSP 3-38                                                            |
| EC bits                                 | EDMA control registers<br>C621x/C671x DSP 2-8                            |
| in ECR 2-20                             | C64x DSP 3-14                                                            |
| in ECRH 3-28                            | EDMA event clear high register (ECRH) 3-28                               |
| in ECRL 3-27                            | EDMA event clear low register (ECRL) 3-27                                |
| ECR 2-20                                | EDMA event clear register (ECR) 2-20                                     |
| ECRH 3-28                               | EDMA event enable high register (EERH) 3-26                              |
| ECRL 3-27                               | EDMA event enable low register (EERL) 3-25                               |
| EDMA access into L2 control 3-13        | EDMA event enable register (EER) 2-19                                    |

Index-2 SPRU234

| EDMA event high register (ERH) 3-24             | in QIDX                               |
|-------------------------------------------------|---------------------------------------|
| EDMA event low register (ERL) 3-23              | C621x/C671x DSP 2-33                  |
| EDMA event polarity high register (EPRH) 3-32   | C64x DSP 3-45                         |
| EDMA event polarity low register (EPRL) 3-31    | in QSIDX                              |
|                                                 | C621x/C671x DSP 2-33                  |
| EDMA event register (ER) 2-18                   | C64x DSP 3-45                         |
| EDMA event selector registers (ESEL0, 1, 3) 2-8 | element count reload 1-18             |
| EDMA event set high register (ESRH) 3-30        | element count updates 1-18            |
| EDMA event set low register (ESRL) 3-29         | element size and alignment 1-16       |
| EDMA event set register (ESR) 2-21              | ELERLD bits                           |
| EDMA parameter entries                          | C621x/C671x DSP 2-30<br>C64x DSP 3-42 |
| C621x/C671x DSP 2-22                            |                                       |
| C64x DSP 3-33                                   | emulation operation 1-32              |
| EDMA performance 1-29                           | EP bits<br>in EPRH 3-32               |
| EDMA priority queue allocation register         | in EPRL 3-31                          |
| (PQAR) 3-16                                     | EPRH 3-32                             |
| EDMA priority queue status register (PQSR)      | EPRL 3-31                             |
| C621x/C671x DSP 2-14                            | ER 2-18                               |
| C64x DSP 3-15                                   | ERH 3-24                              |
| EDMA terminology 1-5                            | ERL 3-23                              |
| EDMA transfer                                   | ES bits                               |
| initiating 1-6                                  | in ESR 2-21                           |
| linking 1-22                                    | in ESRH 3-30                          |
| synchronization of 1-7                          | in ESRL 3-29                          |
| terminating 1-24                                | ESEL0, 1, 3 2-8                       |
| types 1-10                                      | ESIZE bits                            |
| EE bits                                         | in OPT                                |
| in EER 2-19                                     | C621x/C671x DSP 2-22                  |
| in EERH 3-26                                    | C64x DSP 3-33                         |
| in EERL 3-25                                    | in QOPT                               |
| EER 2-19                                        | C621x/C671x DSP 2-32                  |
| EERH 3-26                                       | C64x DSP 3-44                         |
| EERL 3-25                                       | in QSOPT                              |
| ELECNT bits                                     | C621x/C671x DSP 2-32<br>C64x DSP 3-44 |
| in CNT                                          | ESR 2-21                              |
| C621x/C671x DSP 2-26                            | ESRH 3-30                             |
| C64x DSP 3-38                                   | ESRL 3-29                             |
| in QCNT                                         |                                       |
| C621x/C671x DSP 2-33                            | event encoder<br>C621x/C671x DSP 2-2  |
| C64x DSP 3-45<br>in QSCNT                       | C64x DSP 3-2                          |
| C621x/C671x DSP 2-33                            | EVT bits                              |
| C64x DSP 3-45                                   | in ER 2-18                            |
| ELEIDX bits                                     | in ERH 3-24                           |
| in IDX                                          | in ERL 3-23                           |
| C621x/C671x DSP 2-28                            | EVTSEL0 bits 2-9                      |
| C64x DSP 3-40                                   | EVTSEL1 bits 2-9                      |

SPRU234 Index-3

| EVTSEL12 bits 2-11               |      |                                                            |
|----------------------------------|------|------------------------------------------------------------|
| EVTSEL13 bits 2-11               |      |                                                            |
| EVTSEL14 bits 2-11               |      | IDX                                                        |
| EVTSEL15 bits 2-11               |      | C621x/C671x DSP 2-28<br>C64x DSP 3-40                      |
| EVTSEL2 bits 2-9                 |      | initiating an EDMA transfer 1-6                            |
| EVTSEL3 bits 2-9                 |      | interrupt generation 1-25                                  |
| EVTSEL4 bits 2-10                |      | interrupt servicing by the CPU 1-27                        |
| EVTSEL5 bits 2-10                |      |                                                            |
| EVTSEL6 bits 2-10                |      |                                                            |
| EVTSEL7 bits 2-10                |      | LINIZ hit in ODT                                           |
| EVISEL/ bits 2-10                |      | LINK bit, in OPT<br>C621x/C671x DSP 2-22<br>C64x DSP 3-33  |
| F                                |      | LINK bits, in RLD<br>C621x/C671x DSP 2-30<br>C64x DSP 3-42 |
| frame/line count updates         | 1-18 | linking EDMA transfers 1-22                                |
| frames 1-5                       |      |                                                            |
| FRMCNT bits                      |      | N                                                          |
| in CNT                           | 0.00 |                                                            |
| C621x/C671x DSP<br>C64x DSP 3-38 | 2-20 | notational conventions iii                                 |
| in QCNT                          |      |                                                            |
| C621x/C671x DSP                  | 2-33 | O                                                          |
| C64x DSP 3-45                    |      | OPT                                                        |
| in QSCNT<br>C621x/C671x DSP      | 2-33 | C621x/C671x DSP 2-22                                       |
| C64x DSP 3-45                    | 2 00 | C64x DSP 3-33                                              |
| FRMIDX bits                      |      | overview 1-2                                               |
| in IDX                           |      | D                                                          |
| C621x/C671x DSP                  | 2-28 |                                                            |
| <i>C64x DSP 3-40</i> in QIDX     |      | parameter entries                                          |
| C621x/C671x DSP                  | 2-33 | C621x/C671x DSP 2-22                                       |
| C64x DSP 3-45                    |      | C64x DSP 3-33 EDMA channel count reload/link address       |
| in QSIDX                         |      | parameter (RLD)                                            |
| C621x/C671x DSP                  | 2-33 | C621x/C671x DSP 2-29                                       |
| C64x DSP 3-45                    |      | C64x DSP 3-41                                              |
| FS bit<br>in OPT                 |      | EDMA channel destination address<br>parameter (DST)        |
| C621x/C671x DSP                  | 2-22 | C621x/C671x DSP 2-27                                       |
| C64x DSP 3-33                    |      | C64x DSP 3-39                                              |
| in QOPT                          |      | EDMA channel index parameter (IDX)                         |
| C621x/C671x DSP<br>C64x DSP 3-44 | 2-32 | C621x/C671x DSP 2-28<br>C64x DSP 3-40                      |
| in QSOPT                         |      | EDMA channel options parameter (OPT)                       |
| C621x/C671x DSP                  | 2-32 | C621x/C671x DSP 2-22                                       |
| C64x DSP 3-44                    |      | C64x DSP 3-33                                              |

Index-4 SPRU234

| parameter entries (continued) EDMA channel source address parameter (SRC) C621x/C671x DSP 2-25 | QDMA channel index pseudo register (QSIDX)<br>C621x/C671x DSP 2-33<br>C64x DSP 3-45             |
|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|
| C64x DSP 3-37 EDMA channel transfer count parameter (CNT) C621x/C671x DSP 2-26 C64x DSP 3-38   | QDMA channel index register (QIDX)<br>C621x/C671x DSP 2-33<br>C64x DSP 3-45                     |
| parameter entry of an EDMA event<br>C621x/C671x DSP 2-2                                        | QDMA channel options pseudo register (QSOPT C621x/C671x DSP 2-32 C64x DSP 3-44                  |
| C64x DSP 3-2 parameter RAM (PaRAM) C621x/C671x DSP 2-2                                         | QDMA channel options register (QOPT)<br>C621x/C671x DSP 2-32<br>C64x DSP 3-44                   |
| C64x DSP 3-2 PDTD bit 3-33 PDTS bit 3-33                                                       | QDMA channel source address pseudo<br>register (QSSRC)<br>C621x/C671x DSP 2-33                  |
| peripheral device transfers 3-10                                                               | C64x DSP 3-45                                                                                   |
| PQ bits<br>C621x/C671x DSP 2-14<br>C64x DSP 3-15                                               | QDMA channel source address register (QSRC)<br>C621x/C671x DSP 2-33<br>C64x DSP 3-45            |
| PQA bits 3-16 PQSR C621x/C671x DSP 2-14                                                        | QDMA channel transfer count pseudo<br>register (QSCNT)<br>C621x/C671x DSP 2-33<br>C64x DSP 3-45 |
| C64x DSP 3-15 PRI bits in OPT                                                                  | QDMA channel transfer count register (QCNT)<br>C621x/C671x DSP 2-33<br>C64x DSP 3-45            |
| C621x/C671x DSP 2-22<br>C64x DSP 3-33<br>in QOPT<br>C621x/C671x DSP 2-32                       | QDMA registers<br>C621x/C671x DSP 2-31<br>C64x DSP 3-43                                         |
| C64x DSP 3-44<br>in QSOPT<br>C621x/C671x DSP 2-32                                              | QDST<br>C621x/C671x DSP 2-33<br>C64x DSP 3-45                                                   |
| C64x DSP 3-44                                                                                  | QIDX<br>C621x/C671x DSP 2-33<br>C64x DSP 3-45                                                   |
| Q                                                                                              | QOPT<br>C621x/C671x DSP 2-32<br>C64x DSP 3-44                                                   |
| QCNT<br>C621x/C671x DSP 2-33<br>C64x DSP 3-45                                                  | QSCNT<br>C621x/C671x DSP 2-33                                                                   |
| QDMA channel destination address pseudo<br>register (QSDST)<br>C621x/C671x DSP 2-33            | C64x DSP 3-45 QSDST C631x/C671x DSP 3 33                                                        |
| C621X/C671X DSP 2-33<br>C64x DSP 3-45                                                          | C621x/C671x DSP 2-33<br>C64x DSP 3-45                                                           |
| QDMA channel destination address register (QDST) C621x/C671x DSP 2-33 C64x DSP 3-45            | QSIDX<br>C621x/C671x DSP 2-33<br>C64x DSP 3-45                                                  |

SPRU234 Index-5

| QSOPT                                                                                       | EDMA event selector registers                    |
|---------------------------------------------------------------------------------------------|--------------------------------------------------|
| C621x/C671x DSP 2-32                                                                        | (ESEL0, 1, 3) 2-8                                |
| C64x DSP 3-44                                                                               | EDMA event set high register (ESRH) 3-30         |
| QSRC                                                                                        | EDMA event set low register (ESRL) 3-29          |
| C621x/C671x DSP 2-33                                                                        | EDMA event set register (ESR) 2-21               |
| C64x DSP 3-45                                                                               | EDMA priority queue allocation register          |
| QSSRC                                                                                       | (PQAR) 3-16                                      |
| C621x/C671x DSP 2-33                                                                        | EDMA priority queue status register (PQSR)       |
| C64x DSP 3-45                                                                               | C621x/C671x DSP 2-14                             |
|                                                                                             | C64x DSP 3-15                                    |
| quick DMA (QDMA) 1-30                                                                       | QDMA                                             |
| registers<br><i>C621x/C671x DSP 2-31</i>                                                    | C621x/C671x DSP 2-31                             |
| C64x DSP 3-43                                                                               | C64x DSP 3-43                                    |
| 004X D3F 3-43                                                                               | QDMA channel destination address pseudo          |
|                                                                                             | register (QSDST)                                 |
| R                                                                                           | C621x/C671x DSP 2-33                             |
|                                                                                             | C64x DSP 3-45                                    |
|                                                                                             | QDMA channel destination address                 |
| registers                                                                                   | register (QDST)                                  |
| EDMA channel chain enable high register                                                     | C621x/C671x DSP 2-33                             |
| (CCERH) 3-22                                                                                | C64x DSP 3-45                                    |
| EDMA channel chain enable low register                                                      | QDMA channel index pseudo register (QSIDX)       |
| (CCERL) 3-21                                                                                | C621x/C671x DSP 2-33                             |
| EDMA channel chain enable register                                                          | C64x DSP 3-45                                    |
| (CCER) 2-17                                                                                 | QDMA channel index register (QIDX)               |
| EDMA channel interrupt enable high register                                                 | C621x/C671x DSP 2-33                             |
| (CIERH) 3-20                                                                                | C64x DSP 3-45                                    |
| EDMA channel interrupt enable low register                                                  | QDMA channel options pseudo register (QSOPT)     |
| (CIERL) 3-19                                                                                | C621x/C671x DSP 2-32                             |
| EDMA channel interrupt enable register                                                      | C64x DSP 3-44                                    |
| (CIER) 2-16                                                                                 | QDMA channel options register (QOPT)             |
| EDMA channel interrupt pending high register                                                | C621x/C671x DSP 2-32                             |
| (CIPRH) 3-18                                                                                | C64x DSP 3-44                                    |
| EDMA channel interrupt pending low register                                                 | QDMA channel source address pseudo               |
| (CIPRL) 3-17 EDMA channel interrupt pending register                                        | register (QSSRC)                                 |
|                                                                                             | C621x/C671x DSP 2-33                             |
| (CIPR) 2-15<br>EDMA control                                                                 | C64x DSP 3-45                                    |
| C621x/C671x DSP 2-8                                                                         | QDMA channel source address register (QSRC)      |
| C64x DSP 3-14                                                                               | C621x/C671x DSP 2-33                             |
| EDMA event clear high register (ECRH) 3-28                                                  | C64x DSP 3-45                                    |
| EDMA event clear Ingritegister (ECRL) 3-26  EDMA event clear low register (ECRL) 3-27       | QDMA channel transfer count pseudo               |
| EDMA event clear register (ECR) 2-20                                                        | register (QSCNT)                                 |
| EDMA event clear register (ECh) 2-20 EDMA event enable high register (EERH) 3-26            | C621x/C671x DSP 2-33                             |
| EDMA event enable low register (EERL) 3-25                                                  | C64x DSP 3-45                                    |
| EDMA event enable register (EER) 2-19                                                       | QDMA channel transfer count register (QCNT)      |
| EDMA event high register (EEH) 3-24                                                         | C621x/C671x DSP 2-33                             |
| EDMA event low register (ERL) 3-24  EDMA event low register (ERL) 3-23                      | C64x DSP 3-45                                    |
| EDMA event low register (ERL) 3-23 EDMA event polarity high register (EPRH) 3-32            |                                                  |
| EDMA event polarity high register (EPRL) 3-32  EDMA event polarity low register (EPRL) 3-31 | related documentation from Texas Instruments iii |
| EDMA event register (ER) 2-18                                                               | reloading element count 1-18                     |
| LDIVIA EVEIILIEGISIEI (LD) 2-10                                                             | reloading element count 1-10                     |

Index-6 SPRU234

| resource arbitration and priority processing<br>C621x/C671x DSP 2-6<br>C64x DSP 3-11 | in QSOPT                                                                                    |
|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|
| revision history B-1 RLD C621x/C671x DSP 2-29 C64x DSP 3-41                          | TCCM bits in OPT 3-33 in QOPT 3-44 in QSOPT 3-44 TCINT bit                                  |
| S                                                                                    | in OPT  C621x/C671x DSP 2-22  C64x DSP 3-33                                                 |
| source address updates 1-19 SRC C621x/C671x DSP 2-25 C64x DSP 3-37 SRC bits in QSRC  | in QOPT  C621x/C671x DSP 2-32  C64x DSP 3-44  in QSOPT  C621x/C671x DSP 2-32  C64x DSP 3-44 |
| C621x/C671x DSP 2-33                                                                 | terminating an EDMA transfer 1-24                                                           |
| C64x DSP 3-45<br>in QSSRC                                                            | trademarks iv transfer complete code (TCC) to DMA interrupt                                 |
| C621x/C671x DSP 2-33<br>C64x DSP 3-45<br>in SRC                                      | mapping<br>C621x/C671x DSP 1-26<br>C64x DSP 1-26                                            |
| C621x/C671x DSP 2-25<br>C64x DSP 3-37                                                | transfer examples 1-37<br>block move 1-37                                                   |
| SUM bits<br>in OPT<br><i>C621x/C671x DSP 2-22</i>                                    | data sorting 1-41 peripheral servicing 1-43 subframe extraction 1-39                        |
| C64x DSP 3-33<br>in QOPT                                                             | transfer request queue length  C621x/C671x DSP 2-7                                          |
| C621x/C671x DSP 2-32<br>C64x DSP 3-44                                                | C64x DSP 3-11 transfer request submission 1-32                                              |
| in QSOPT<br><i>C621x/C671x DSP 2-32</i><br><i>C64x DSP 3-44</i>                      | transfers array synchronized                                                                |
| synchronization of EDMA transfers 1-7                                                | 1D to 2D A-56<br>2D to 1D A-76<br>2D to 2D A-36<br>block synchronized                       |
|                                                                                      | 1D to 2D A-66                                                                               |
| TCC bits                                                                             | 2D to 1D    A-86<br>2D to 2D    A-46                                                        |
| in OPT<br><i>C621x/C671x DSP 2-22</i>                                                | element synchronized A-2                                                                    |
| C64x DSP 3-33                                                                        | frame synchronized A-19                                                                     |
| in QOPT                                                                              | types of EDMA transfers 1-10                                                                |
| C621x/C671x DSP 2-32                                                                 | 1-dimensional transfers 1-10                                                                |
| C64x DSP 3-44                                                                        | 2-dimensional transfers 1-13                                                                |

SPRU234 Index-7