# FPGA Development for the LHCb Vertex Locator Upgrade

Nicholas Mead 8064141 School of Physics and Astronomy University of Manchester

December 11, 2015

#### Abstract

Lorem ipsum dolor sit amet, consectetur adipiscing elit. Curabitur blandit purus ut lacus aliquam, a sodales ante sodales. Etiam a elit nunc. Mauris ipsum tellus, ullamcorper et arcu at, cursus malesuada elit. In tempus pellentesque nisi, vel egestas enim cursus tempus. Sed velit urna, luctus sed efficitur sed, laoreet vitae magna. Mauris elementum dignissim lacus vitae tempus. Curabitur laoreet molestie dictum. Donec sit amet auctor nisl.

6

10

12

14

16

18

20

22

Duis pellentesque euismod pellentesque. Praesent volutpat tincidunt eros, at faucibus tellus eleifend a. Quisque molestie sed ante sit amet sodales. Duis sed justo quam. Curabitur tellus felis, laoreet et bibendum a, posuere eget nisi. Donec suscipit lacinia porttitor. Aenean posuere sem nibh, et iaculis nisl faucibus eu. Donec ac posuere sapien. Aenean suscipit, nisi eget porttitor viverra, dui sapien vulputate lectus, ut dapibus purus orci nec arcu. Etiam placerat sapien non massa fringilla, et malesuada nibh hendrerit. Vestibulum et porttitor mi. Aliquam turpis velit, rutrum vitae erat at, scelerisque cursus lacus. Praesent libero urna, sodales efficitur eros id, sodales lacinia sem. Pellentesque habitant morbi tristique senectus et netus et malesuada fames ac turpis egestas.

# Contents

| 24 | 1                               | $\mathbf{Intr}$ | oducti  | on                                     | 1 |
|----|---------------------------------|-----------------|---------|----------------------------------------|---|
|    |                                 | 1.1             | The St  | tandard Model of Particle Physics      | 1 |
| 26 | 1.2 The LHCb Experiment         |                 |         |                                        | 1 |
|    |                                 |                 | 1.2.1   | The Detector                           | 2 |
| 28 |                                 |                 | 1.2.2   | Physics Studied at LHCb                | 2 |
|    |                                 |                 | 1.2.3   | VELO Upgrade                           | 2 |
| 30 | 1.3 FPGAs in Particle Detectors |                 |         |                                        | 2 |
|    |                                 |                 | 1.3.1   | Field Programable Gate Arrays          | 2 |
| 32 |                                 |                 | 1.3.2   | The Role of FPGA's in the VELO Upgrade | 2 |
|    | 2                               | Scra            | ambling | g Algorithms                           | 3 |
| 34 |                                 | 2.1             | The R   | ole of Scrambling Data in the VELO     | 3 |
|    |                                 | 2.2             | Scraml  | bler Options                           | 4 |
| 36 |                                 | 2.3             | Algorit | thm Analysis                           | 4 |
|    |                                 |                 | 2.3.1   | Messurements of the Algorithms         | 5 |
| 38 |                                 |                 | 2.3.2   | Statistical Predictions                | 6 |
|    |                                 |                 | 2.3.3   | Results of Analysis                    | 6 |
| 40 |                                 | 2.4             | Conclu  | ısion                                  | 6 |
|    | 3                               | Eve             | nt Isol | ation Flagging                         | 7 |
| 42 |                                 | 3.1             | Motiva  | ation                                  | 7 |
|    |                                 | 3.2             | Time S  | Sorting Data                           | 7 |
| 44 |                                 | 3.3             | Bubble  | e Sorting                              | 7 |
|    |                                 | 3.4             | Isotati | on Checking                            | 7 |
| 46 |                                 | 3 5             | Conclu  | agion                                  | 7 |

|    | 4 | Future Development                            |   |  |
|----|---|-----------------------------------------------|---|--|
| 48 |   | 4.1 LHCb 2020 Upgrade                         | 8 |  |
|    |   | 4.2 Further Development of FPGA's in the VELO | 8 |  |
| 50 | 5 | Conclusion                                    | 9 |  |
|    | 6 | Acknoledgments                                | 9 |  |

## $_{12}$ 1 Introduction

## 1.1 The Standard Model of Particle Physics

<sup>54</sup> Central to the modern age particle physics is the standard model,

The standard model, shown in equation ??, is a quantum field theory that discribes the fundermental particles and how they interact. While this essay does require, or attempt, to understand the intricate detail of the stardard model; the aim of many particle physics experiments is to Test, measure and varify the model. Dispite being the current best theory to explain particle interactions, the model is not complete. There are many undescribed phemimina, such as the matter domination in the universe, that require physics behond the standard model. To that end, major international efforts, namely in the form of the Large Hardrom Collider, aim to further knowledge and understanding of the underlying physics of the universe. [?]

## 64 1.2 The LHCb Experiment

One such Experiment and the Large Hadron Colider is Large Hadron Colider beauty (LHCb).



Figure 1: The LCHb Detector along the bending plane.

- 1.2.1 The Detector
- 68 1.2.2 Physics Studied at LHCb
  - 1.2.3 VELO Upgrade
- 70 1.3 FPGAs in Particle Detectors
  - 1.3.1 Field Programable Gate Arrays
- 1.3.2 The Role of FPGA's in the VELO Upgrade

## 2 Scrambling Algorithms

- Due to radiation levels inside the detector chamber, the main data processing takes place in a concrete bunker away from the detector, minimising radiation damage to the
- hardware. To facilitate this, optical linkes, 20 per modual, are used to transfer the data from the front end VELO to the Data Aquizition FPGA (DAQ). When comunicating
- data digitaly, the transfering modual (TX) and the recieving modual (RX) must have syncrinised clocks. When achieving this, there are three main approunches:
- I. Syncinize both the TX and RX from a single central clock.
  - II. Transmit the TX clock to the RX modual.
- III. Use bit-changes in the data to coninuesly sycnronise the RX clock.

The two former of these options, although the most convienient, are not appropriate for the VELO as they are suseptable to unforseens delays that could cause desyncronisation. The latter, while less suseptable to delays, requires data with a high density of tranitions to reduce the likelyhood of a desyncronisation event. Because delays in the data are possible, the latter option has been selected.

## 88 2.1 The Role of Scrambling Data in the VELO

For the reasons described in Section 2, it is nessesary to ensure that the data has large density of transitions before being transmitted from the front-end detector to the DAQ modual. However, as the majority of SP hitmaps are empty, the data has a large bais towards 0s. This reduces the frequency of transitions in the data - increasing the probability of a desyncronisation event. It is therefor nesseccary to scramble the data pria to transmition and descramble the data in the DAQ FPGA.

Scrambleing and later descrambleing the data is not a trivial exercise. The scrambleing (TX) modual and descrambling (RX) modual must use a sycronised 'key', derived from the previous states of the data. There are two options when generating this 'key':

- Additive The 'key' is generated by evolving the previous 'key' at each itteration of data using the incoming frame.
- Multiplicative The 'key' is generated from the previos n frames. (Here n is a variable specific to the algorithm).

## $_{\scriptscriptstyle 2}$ 2.2 Scrambler Options

Three scrambling algorithums have been concidered:

#### 104 Additive Scrambler

106

108

110

114

116

120

122

This algoritum is simple and easy to use, however has the drawback of time dependance. If a desyncronisation event occours, all subsequent data is rendered unrecoverable untill such time as a global reset signal is sent. Further adding to the drawbacks, if a data packet is not sent from the TX during any clock cycle the RX descrambler will still evolve its descramble key - the TX sccrambler, however, will not. This will ofcourse desyncronise the 'keys', and as before all subsequent data is lost.

#### 112 Intermediate Scrambler

Deriving its name from being the second algorithm under concideration, the Intermediate Scrambler is a **multiplicative** algorithm. The 'key' is generated from the current incoming frame and the previous frame. Therefor, in the event of desyncronisation, only two frames are lost before the 'key' is automatically recovered. This is a significant improvement over the Additive Scrambler.

#### 118 VeloPix Scrambler

Named as, at the time of the start of the project (September 2015), this algorithum is the current preffered option by the VeloPix team; this too is a **multiplicative** algorithm. The 'key' is, again like the Intermediate Scrambler, generaged from the currect and previous data frame. The VeloPix Scrambler differse from the Intermediate scrambler as it aims to more effeciently scramble the data.

## $_{\scriptscriptstyle 4}$ 2.3 Algorithm Analysis

Intuitively, one can assume that fully scrambled data will be indistinguisable from randomly generated data. For this reason, the three algorithm are not only tested against eachother and the pre-scrambled data but also randomly generated binary. The randomly generated data was created using the Python 'random' library, selecting a '0' or '1' with probability 1/2 each. While the Python 'random' library is only sudo-random, on the scale of this example (i.e. > 100,000 frames), this is by far sufficient.

More mathematically rigorus, however, is to evaluade the system abstractly in the framework of statistical physics. In this abstraction, the ensemble is the 120 bit frame (with the header and parity removed); microstates are the particular form of the frames; and macroscopic quantities can be calculated by averaging a large number of frames (i.e. the desync data). For the analysis outlined in section 2.3.1, predictions will be made using these principles and outlined in section 2.3.2.

In the context of the statistical model, it is reasonable to concider the degree of 'scrambledness' as entropy. Therefor a scrambled system can be assumed to one of maximum entropy; and from Boltzmans law,

$$S \sim ln(\Omega)$$
 (1)

where  $\Omega$  is the number of microstates assosiated with the macrostate, we learn that this state of maximum entropy is a macrostate with the maximum number of assosiated microstates.

#### 2.3.1 Messurements of the Algorithms

To compare the effecincy of the three algorithums in section 2.2, the algorithums where run over the same unput data and compared for the following measures:

#### Number of Transitions Per Frame

This measure counts the total number of bit transitions (i.e.  $bit(n) \neq bit(n-1)$ ) in a 120 bit frame. The header and parity information was not included as they are not scrambled. This is an important test as one of the roles of the scrambler is to maximise the number of transitions.

#### Common Bit Chain Length

150

152

154

162

164

One of the downfalls of the 'Number of Transitions Per Frame' analysis is that the two 20 bit frames,

- a) 101010101011111111111
- b) 10011001100110011001

both with 10 transitions, will be concidered equal. However, (b) is clearly a more suitable output for data transfer as (a) has a large probability of desyncronisated due to the long chains of '1's. It is therefore also nessecary to evaluate the length of common bit chains within the scrambled data.

#### 160 Total Bit Frequancy

Pre-scramble, the data had a large bais towards '0's due to the majority of the hitmaps being empty. Scrambled data, via entropic arguments, should show zero bias eitherway. Therefor, by investigating how the number of '1's - '0's evolves over many frames, any bias in the scrambler can be found.

#### 2.3.2 Statistical Predictions

#### Number of Transitions Per Frame

168 Concider a particle in a symmetric, descrete time-dependent, two state system,

$$p_0(t) = p_1(t) = 0.5$$
 :  $\forall t \in \mathbb{N}$  (2)

At each time itteration,

172

174

$$p_{i \to j}(t) = p_{i \to i}(t) = 0.5$$
 :  $i, j = [0 \ 1], \quad \forall \ t \in \mathbb{N}$  (3)

However, as  $p_{1\to 0}(t)$  is equal in both probability and importance to  $p_{0\to 1}(t)$ , the probability of a bit change shall herefore be referred to as  $p_t(t)$ .

Over a n step process, analogous to a n bit frame, the probability distribution of the number of transitions  $N_t$  is given by Binomial statistics,

$$f(N_t) = \frac{n!}{N_t!(n-N_t)!} p^{N_t} (1-p)^{n-N_t}$$
(4)

Simplified for the special case  $p = p_t = 0.5$ ,

$$f_t(N_t) = \frac{n!}{N_t!(n - N_t)!} (p_t)^n$$
(5)

For n = 120, we can calulate,

$$\langle N_t \rangle = \sum_{N_t=0}^{n-1} N_t \ f(N_t) = n \ p_t = 60$$
 (6)

$$\sigma_{N_t} = \sqrt{n \ p_t^2} = 5.48 \tag{7}$$

176 Common Bit Chain Length

78 Total Bit Frequancy

#### 80 2.3.3 Results of Analysis

#### 2.4 Conclusion

# 3 Event Isolation Flagging

- 3.1 Motivation
- 3.2 Time Sorting Data
  - 3.3 Bubble Sorting
- 186 3.4 Isotation Checking
  - 3.5 Conclusion

# <sup>188</sup> 4 Future Development

- 4.1 LHCb 2020 Upgrade
- <sup>190</sup> 4.2 Further Development of FPGA's in the VELO

# 5 Conclusion

# 6 Acknoledgments

I would like the Acknoledge Pablo Rodriguez and Marco Gersabeck for there continued support and supervision.