# CSCE 317 Computer Systems Engineering

Serial Peripheral Interface



#### **Bus Protocols**

- Bus protocols are either:
  - Asynchronous
    - Not clocked
    - Requires handshaking protocol
    - For 328p: UART
  - Synchronous
    - Includes shared clock signal as a control signal
    - Devices communicate with a protocol that is relative to the clock
    - Example: send address in cycle 1, data is valid in cycle 4
    - For 328p: USART, SPI, I<sup>2</sup>C

- One master, one or more slaves
- Includes four signals:
  - SCLK: clock
  - MOSI: master out, slave in
  - MISO: master in, slave out
  - SS: slave select
- Basic idea:
  - clk is normally idle, active-low SS signal allows master to "activate" a slave
  - On each clock cycle, shift one bit out of master into slave and one bit from slave into master

- One master, one or more slaves
- Master:
  - Drives clock, typically a few MHz
  - Selects slave by setting SS to logic low
  - During each cycle, master sends a bit to slave on MOSI and slave sends a bit to master on MISO



- Clock polarity (CPOL) and clock phase (CPHA)
  - CPOL=0: clock idles at 0, leading edge is rising
  - CPOL=1: clock idles at 1, leading edge is falling
  - CPHA=0: data changes one-half cycle before first clock edge
  - CPHA=1: data changes on first clock edge
  - {CPOL,CPHA} determines the SPI mode





# CPOL/CPHA

Figure 16-3. SPI Transfer Format with CPHA = 0



Figure 16-4. SPI Transfer Format with CPHA = 1





- Multiple slaves:
  - Two options:

#### <u>Independent</u>



#### **Daisy-chained SPI** Master





#### ATmega328 SPI Interface

- When configured as a Master
  - SS line must be handled by user software before communication
  - Writing a byte to the SPI Data Register starts the SPI clock generator,
     and the hardware shifts the eight bits into the Slave
  - After shifting one byte, the SPI clock generator stops, setting the end of Transmission Flag (SPIF)
  - If the SPI Interrupt Enable bit (SPIE) in the SPCR Register is set, an interrupt is requested
  - The Master may continue to shift the next byte by writing it into SPDR, or signal the end of packet by pulling high the Slave Select, SS line
  - The last incoming byte will be kept in the Buffer Register for later use

## Pin Mapping





#### ATmega328 SPI Interface

- When configured as a Slave
  - SPI interface will remain sleeping with MISO tri-stated as long as the SS pin is driven high
  - Software may update the contents of the SPI Data Register, SPDR, but the data will not be shifted out by incoming clock pulses on the SCK pin until the SS pin is driven low
  - As one byte has been completely shifted, the end of Transmission Flag, SPIF is set
  - If the SPI Interrupt Enable bit, SPIE, in the SPCR Register is set, an interrupt is requested
  - The Slave may continue to place new data to be sent into SPDR before reading the incoming data
  - The last incoming byte will be kept in the Buffer Register for later use
- The system is single buffered in the transmit direction and double buffered in the receive direction
  - Bytes to be transmitted cannot be written to the SPI Data Register before the entire shift cycle is completed
  - When receiving data, a received character must be read from the SPI Data Register before the next character has been completely shifted in, otherwise, the first byte is lost



#### ATmega328 SPI Interface

- To ensure correct sampling of the clock signal, the minimum low and high periods should be:
  - Low periods: Longer than 2 CPU clock cycles
  - High periods: Longer than 2 CPU clock cycles
  - This gives a clock speed of 4 times slower than CPU clock
    - 4 Mbps

#### SPI Control Register

| Bit           | 7    | 6   | 5    | 4    | 3    | 2    | 1    | 0    |      |
|---------------|------|-----|------|------|------|------|------|------|------|
| 0x2C (0x4C)   | SPIE | SPE | DORD | MSTR | CPOL | СРНА | SPR1 | SPR0 | SPCR |
| Read/Write    | R/W  | R/W | R/W  | R/W  | R/W  | R/W  | R/W  | R/W  | •    |
| Initial Value | 0    | 0   | 0    | 0    | 0    | 0    | 0    | 0    |      |

- SPIE: SPI interrupt enable (vector: SPI\_STC\_vect)
- SPE: SPI enable (important!)
- DORD: data order (1=LSB first, 0=MSB first)
- MSTR: master/slave select
- CPOL: clock polarity
- CPHA: clock phase
- SPR[1:0]: speed

| SPI2X | SPR1 | SPR0 | SCK Frequency         |
|-------|------|------|-----------------------|
| 0     | 0    | 0    | f <sub>osc</sub> /4   |
| 0     | 0    | 1    | f <sub>osc</sub> /16  |
| 0     | 1    | 0    | f <sub>osc</sub> /64  |
| 0     | 1    | 1    | f <sub>osc</sub> /128 |
| 1     | 0    | 0    | f <sub>osc</sub> /2   |
| 1     | 0    | 1    | f <sub>osc</sub> /8   |
| 1     | 1    | 0    | f <sub>osc</sub> /32  |
| 1     | 1    | 1    | f <sub>osc</sub> /64  |



#### SPI Status Register

| Bit           | 7    | 6    | 5 | 4 | 3 | 2 | 1 | 0     |      |
|---------------|------|------|---|---|---|---|---|-------|------|
| 0x2D (0x4D)   | SPIF | WCOL | - | - | - | - | - | SPI2X | SPSR |
| Read/Write    | R    | R    | R | R | R | R | R | R/W   |      |
| Initial Value | 0    | 0    | 0 | 0 | 0 | 0 | 0 | 0     |      |

• SPIF: SPI interrupt flag

WCOL: write collision flag

• SPI2X: double SPI speed



#### SPI Data Register



- Writing to the register initiates transmission
- Reading the register causes the shift register receive buffer to be read



#### LIS3DH 3D Accelerometer

- 4 range modes:
  - +/-2g, +/-4g, +/-8g, +/-16g
- Sampling rates: 1 Hz to 5 KHz
- SPI clock rate <= 10 MHz</li>
- Objective:
  - Read acceleration data at native sample rate
  - Minimize load on ATmega328p
    - Use interrupts



# SPI Timing Diagram





#### SPI Read



bit 0: READ bit. The value is 1.

bit 1: MS bit. When 0 do not increment address, when 1 increment address in multiple reading.

bit 2-7: address AD(5:0). This is the address field of the indexed register.

bit 8-15: data DO(7:0) (read mode). This is the data that is read from the device (MSb first).

bit 16-...: data DO(...-8). Further data in multiple byte reading.



# SPI Multiple Read





#### SPI Write



- bit 0: WRITE bit. The value is 0.
- **bit 1**: MS bit. When 0 do not increment address, when 1 increment address in multiple writing.
- bit 2 -7: address AD(5:0). This is the address field of the indexed register.
- **bit 8-15**: data DI(7:0) (write mode). This is the data that is written inside the device (MSb first).
- bit 16-...: data DI(...-8). Further data in multiple byte writing.



# SPI Multiple Write



- Acceleration data:
  - XH and XL: 0x29 and 0x28
  - YH and YL: 0x2B and 0x2A
  - ZH and ZL: 0x2D and 0x2C
- WHO\_AM\_I: 0x0F (always reads as 0x33)

• CTRL\_REG1: 0x20

(0: X axis disabled; 1: X axis enabled)

Table 24. CTRL\_REG1 register

| ODR3 | ODR2 | ODR1 | ODR0 | LPen | Zen | Yen | Xen |
|------|------|------|------|------|-----|-----|-----|
|------|------|------|------|------|-----|-----|-----|

#### Table 25. CTRL\_REG1 description

| ODR3-0 | Data rate selection. Default value: 00 (0000:50 Hz; Others: Refer to <i>Table 25</i> , "Data rate configura | ation")   |    |
|--------|-------------------------------------------------------------------------------------------------------------|-----------|----|
| LPen   | Low power mode enable. Default value: 0<br>(0: normal mode, 1: low power mode)                              |           |    |
| Zen    | Z axis enable. Default value: 1<br>(0: Z axis disabled; 1: Z axis enabled)                                  | Table 26. | Da |
| Yen    | Y axis enable. Default value: 1                                                                             | ODR3      | 0  |
| ren    | (0: Y axis disabled; 1: Y axis enabled)                                                                     | 0         | 0  |
| Xen    | X axis enable. Default value: 1                                                                             | 0         | 0  |

Table 26. Data rate configuration

| _ | ODR3 | ODR2 | ODR1 | ODR0 | Power mode selection                       |
|---|------|------|------|------|--------------------------------------------|
|   | 0    | 0    | 0    | 0    | Power down mode                            |
|   | 0    | 0    | 0    | 1    | Normal / low power mode (1 Hz)             |
| _ | 0    | 0    | 1    | 0    | Normal / low power mode (10 Hz)            |
|   | 0    | 0    | 1    | 1    | Normal / low power mode (25 Hz)            |
|   | 0    | 1    | 0    | 0    | Normal / low power mode (50 Hz)            |
|   | 0    | 1    | 0    | 1    | Normal / low power mode (100 Hz)           |
|   | 0    | 1    | 1    | 0    | Normal / low power mode (200 Hz)           |
|   | 0    | 1    | 1    | 1    | Normal / low power mode (400 Hz)           |
|   | 1    | 0    | 0    | 0    | Low power mode (1.6 KHz)                   |
|   | 1    | 0    | 0    | 1    | Normal (1.25 kHz) / low power mode (5 KHz) |



• CTRL\_REG3: 0x22

#### Table 30. CTRL\_REG3 register

| I1_CLICK I1_AOI1 I1_AOI2 I1_DRDY1 I1_DRDY2 | I1_WTM I1_OVERRUN |  |
|--------------------------------------------|-------------------|--|
|--------------------------------------------|-------------------|--|

#### Table 31. CTRL\_REG3 description

| I1_CLICK   | CLICK interrupt on INT1. Default value 0. (0: Disable; 1: Enable)          |
|------------|----------------------------------------------------------------------------|
| I1_AOI1    | AOI1 interrupt on INT1. Default value 0. (0: Disable; 1: Enable)           |
| I1_AOI2    | AOI2 interrupt on INT1. Default value 0. (0: Disable; 1: Enable)           |
| I1_DRDY1   | DRDY1 interrupt on INT1. Default value 0.<br>(0: Disable; 1: Enable)       |
| I1_DRDY2   | DRDY2 interrupt on INT1. Default value 0.<br>(0: Disable; 1: Enable)       |
| I1_WTM     | FIFO Watermark interrupt on INT1. Default value 0. (0: Disable; 1: Enable) |
| I1_OVERRUN | FIFO Overrun interrupt on INT1. Default value 0. (0: Disable; 1: Enable)   |



• CTRL\_REG5: 0x24

#### Table 35. CTRL\_REG5 register

| BOOT FIF | O_EN |  | LIR_INT1 | D4D_INT1 | 0 | 0 |
|----------|------|--|----------|----------|---|---|
|----------|------|--|----------|----------|---|---|

#### Table 36. CTRL\_REG5 description

| ВООТ     | Reboot memory content. Default value: 0 (0: normal mode; 1: reboot memory content)                                                                                                           |
|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FIFO_EN  | FIFO enable. Default value: 0 (0: FIFO disable; 1: FIFO Enable)                                                                                                                              |
| LIR_INT1 | Latch interrupt request on INT1_SRC register, with INT1_SRC register cleared by reading INT1_SRC itself. Default value: 0.  (0: interrupt request not latched; 1: interrupt request latched) |
| D4D_INT1 | 4D enable: 4D detection is enabled on INT1 when 6D bit on INT1_CFG is set to 1.                                                                                                              |

• CTRL\_REG6: 0x25

Table 37. CTRL\_REG6 register

| I2_CLICKen I2_INT | 1 0 | BOOT_I1 | 0 | <br>H_LACTIVE | - |
|-------------------|-----|---------|---|---------------|---|

H\_LACTIVE: set INT1 to be active low

• INT1\_SRC: 0x31

Table 49. INT1\_SRC register

| 0 | IA | ZH | ZL | ΥH | YL | XH | XL |
|---|----|----|----|----|----|----|----|
|   |    |    |    |    |    |    |    |

#### Table 50. INT1\_SRC description

| IA | Interrupt active. Default value: 0 (0: no interrupt has been generated; 1: one or more interrupts have been generated) |
|----|------------------------------------------------------------------------------------------------------------------------|
| ZH | Z high. Default value: 0 (0: no interrupt, 1: Z High event has occurred)                                               |
| ZL | Z low. Default value: 0 (0: no interrupt; 1: Z Low event has occurred)                                                 |
| YH | Y high. Default value: 0 (0: no interrupt, 1: Y High event has occurred)                                               |
|    | ·                                                                                                                      |

| YL | Y low. Default value: 0 (0: no interrupt, 1: Y Low event has occurred)   |
|----|--------------------------------------------------------------------------|
| ХН | X high. Default value: 0 (0: no interrupt, 1: X High event has occurred) |
| XL | X low. Default value: 0 (0: no interrupt, 1: X Low event has occurred)   |

#### Pulse Width Modulation

- Way to implement an analog value with a digital pin
- Regular periodic signal whose duty cycle determines average voltage over time



