| Category    | ASM | OpCode | Layout |                   |                   | Description       | Example                                                                                                                                                                                        |              |               |
|-------------|-----|--------|--------|-------------------|-------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------|
|             |     |        | OpCode | posA              | posB              | posC              |                                                                                                                                                                                                |              |               |
| None        | NOP | 0x00   | NOP    | pad               | pad               | pad               | Does nothing; used for attaching a debugger, patching code, timing, byte alignment                                                                                                             | NOP          | 0x00 00 00 00 |
| Math (ALU)  | ADD | 0x10   | ADD    | R <sub>dest</sub> | R <sub>src1</sub> | R <sub>src2</sub> | Adds contents of $R_{src1}$ and $R_{src2}$ registers, and places result in $R_{dest}$ register                                                                                                 | ADD R1 R2 R3 | 0x10 01 02 03 |
| Math (ALU)  | SUB | 0x11   | SUB    | R <sub>dest</sub> | R <sub>src1</sub> | Rsrc2             | Subtracts contents of $R_{src2}$ from contents of $R_{src1}$ registers, and places result in $R_{dest}$ register                                                                               | SUB R1 R2 R3 | 0x11 01 02 03 |
| Math (ALU)  | MUL | 0x12   | MUL    | R <sub>dest</sub> | R <sub>src1</sub> | Rsrc2             | Multiplies contents of $R_{src2}$ by contents of $R_{src2}$ registers, and places result in $R_{dest}$ register                                                                                | MUL R1 R2 R3 | 0x12 01 02 03 |
| Math (ALU)  | DIV | 0x13   | DIV    | R <sub>dest</sub> | R <sub>src1</sub> | R <sub>src2</sub> | Divides contents of $R_{src1}$ by contents of $R_{src2}$ registers, and places result in $R_{dest}$ register                                                                                   | DIV R1 R2 R3 | 0x13 01 02 03 |
| Math (ALU)  | MOD | 0x14   | MOD    | R <sub>dest</sub> | R <sub>src1</sub> | R <sub>src2</sub> | Returns the remainder of a division of contents of $R_{src1}$ by contents of $R_{src2}$ registers, and places result in $R_{dest}$ register                                                    | MOD R1 R2 R3 | 0x14 01 02 03 |
|             |     |        |        |                   |                   |                   |                                                                                                                                                                                                |              |               |
| Logic (ALU) | NOT | 0x20   | NOT    | R <sub>dest</sub> | R <sub>src</sub>  | pad               | Performs bitwise negation of contents of $R_{src}$ register, and places result in $R_{dest}$ register                                                                                          | NOT R5 R6    | 0x20 05 06 00 |
| Logic (ALU) | AND | 0x21   | AND    | R <sub>dest</sub> | R <sub>src1</sub> | R <sub>src2</sub> | Performs a bitwise AND on contents of $R_{src1}$ and $R_{src2}$ registers, and places result in $R_{dest}$ register                                                                            | AND R2 R3 R5 | 0x21 02 03 05 |
| Logic (ALU) | OR  | 0x22   | OR     | R <sub>dest</sub> | R <sub>src1</sub> | R <sub>src2</sub> | Performs a bitwise OR on contents of $R_{Src1}$ and $R_{Src2}$ registers, and places result in $R_{dest}$ register                                                                             | OR R2 R3 R5  | 0x22 02 03 05 |
| Logic (ALU) | XOR | 0x23   | XOR    | R <sub>dest</sub> | R <sub>src1</sub> | R <sub>src2</sub> | Performs a bitwise XOR on contents of $R_{Src1}$ and $R_{Src2}$ registers, and places result in $R_{dest}$ register                                                                            | XOR R2 R3 R5 | 0x23 02 03 05 |
| Logic (ALU) | EQ  | 0x24   | EQ     | R <sub>dest</sub> | R <sub>src1</sub> | R <sub>src2</sub> | Performs a bitwise comparison on contents of $R_{src1}$ and $R_{src2}$ registers, and places result in $R_{dest}$ register; 1 if the two values are equal; 0 if they are not                   | EQ R2 R3 R5  | 0x24 02 03 05 |
| Logic (ALU) | NEQ | 0x25   | NEQ    | R <sub>dest</sub> | R <sub>src1</sub> | R <sub>src2</sub> | Performs a bitwise comparison on contents of $R_{src1}$ and $R_{src2}$ registers, and places result in $R_{dest}$ register; 1 if the two values are not equal; 0 if they are                   | NEQ R2 R3 R5 | 0x25 02 03 05 |
| Logic (ALU) | GTE | 0x26   | GTE    | R <sub>dest</sub> | R <sub>src1</sub> | R <sub>src2</sub> | Performs a bitwise comparison on contents of $R_{src1}$ and $R_{src2}$ registers, and places result in $R_{dest}$ register; 1 if the value in $R_{src1} \ge$ value in $R_{src2}$ ; 0 otherwise | GTE R2 R3 R5 | 0x26 02 03 05 |
| Logic (ALU) | LTE | 0x27   | LTE    | R <sub>dest</sub> | R <sub>src1</sub> | R <sub>src2</sub> | Performs a bitwise comparison on contents of $R_{src1}$ and $R_{src2}$ registers, and places result in $R_{dest}$ register; 1 if the value in $R_{src1} \le$ value in $R_{src2}$ ; 0 otherwise | LTE R2 R3 R5 | 0x27 02 03 05 |
| Logic (ALU) | GT  | 0x28   | GT     | R <sub>dest</sub> | R <sub>src1</sub> | R <sub>src2</sub> | Performs a bitwise comparison on contents of $R_{src1}$ and $R_{src2}$ registers, and places result in $R_{dest}$ register; 1 if the value in $R_{src1}$ > value in $R_{src2}$ , 0 otherwise   | GT R2 R3 R5  | 0x28 02 03 05 |
| Logic (ALU) | LT  | 0x29   | LT     | R <sub>dest</sub> | R <sub>src1</sub> | R <sub>src2</sub> | Performs a bitwise comparison on contents of $R_{src1}$ and $R_{src2}$ registers, and places result in $R_{dest}$ register; 1 if the value in $R_{src1}$ < value in $R_{src2}$ ; 0 otherwise   | LT R2 R3 R5  | 0x29 02 03 05 |

| Category     | ASM   | OpCode | Layout |                    |                        |                        | Description                                                                                                                                                                                                  | Example                          |                                |
|--------------|-------|--------|--------|--------------------|------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------------|
|              |       |        | OpCode | posA               | posB                   | posC                   |                                                                                                                                                                                                              |                                  |                                |
| Flow Control | JMP   | 0x30   | JMP    | Addr <sub>hb</sub> | Addr <sub>lb</sub>     | pad                    | Jumps to a memory location denoted by<br>Addr <sub>hb</sub> and Addr <sub>lb</sub> bytes (big-endian).<br>Supports labelName syntax instead of<br>directly entering address.                                 | JMP 0xBEEF JMP labelName         | 0x30 BE EF 00<br>0x30 ?? ?? 00 |
| Flow Control | JMPi  | 0x31   | JMPi   | R <sub>loc</sub>   | pad                    | pad                    | Jumps to a memory location stored in $R_{loc}$ register. Stored location is 2-bytes (big-endian)                                                                                                             | JMPi R1                          | 0x31 01 00 00                  |
| Flow Control | JMPT  | 0x32   | JMPT   | Addr <sub>hb</sub> | Addr <sub>lb</sub>     | R <sub>condition</sub> | Jumps to a memory location denoted by $Addr_{hb}$ and $Addr_{lb}$ bytes (big-endian) if the value in $R_{condition}$ register is not zero. Supports $labelName$ syntax instead of directly entering address. | JMPT 0xBEEF R0 JMPT labelName R0 | 0x32 BE EF 00<br>0x32 ?? ?? 00 |
| Flow Control | JMPTi | 0x33   | JMPTi  | R <sub>loc</sub>   | R <sub>condition</sub> | pad                    | Jumps to a memory location stored in $R_{loc}$ register if the value in $R_{condition}$ register is not zero. Stored location is 2-bytes (big-endian)                                                        | JMPTi R1 R0                      | 0x33 01 00 00                  |
| Memory       | SET   | 0x40   | SET    | R <sub>loc</sub>   | Val <sub>hb</sub>      | Val <sub>lb</sub>      | Sets a literal value specified by $Val_{hb}$ and $Val_{lb}$ (big endian) into $R_{loc}$ register.                                                                                                            | SET R1 0xBEEF                    | 0x40 01 BE EF                  |
| Memory       | СОРУ  | 0x41   | СОРҮ   | R <sub>dest</sub>  | R <sub>src</sub>       | pad                    | Copies contents of $R_{src}$ register into $R_{dest}$ register                                                                                                                                               | COPY R5 R6                       | 0x41 05 06 00                  |
| Memory       | LOAD  | 0x42   | LOAD   | R <sub>dest</sub>  | Addr <sub>hb</sub>     | Addr <sub>lb</sub>     | Loads the value from a memory location denoted by $Addr_{hb}$ and $Addr_{lb}$ bytes (bigendian) into $R_{dest}$ register                                                                                     | LOAD R4 0xBEEF                   | 0x42 04 BE EF                  |
| Memory       | LOADi | 0x43   | LOADi  | R <sub>dest</sub>  | R <sub>src</sub>       | pad                    | Loads the value from a memory at the address stored in $R_{src}$ into $R_{dest}$ register                                                                                                                    | LOADi R4 R5                      | 0x43 04 05 00                  |
| Memory       | STR   | 0x44   | STR    | Addr <sub>hb</sub> | Addr <sub>lb</sub>     | R <sub>src</sub>       | Stores the value from $R_{src}$ register into memory location denoted by $Addr_{hb}$ and $Addr_{lb}$ bytes (big-endian)                                                                                      | STR 0xBEEF R1                    | 0x44 BE EF 01                  |
| Memory       | STRi  | 0x45   | STRi   | R <sub>dest</sub>  | R <sub>src</sub>       | pad                    | Stores the value from $R_{src}$ register into memory location at the address of the value of $R_{dest}$ .                                                                                                    | STRi R4 R1                       | 0x45 04 01 00                  |
| Memory       | PUSH  | 0x46   | PUSH   | R <sub>src</sub>   | pad                    | pad                    | Pushes contents of the <i>R<sub>src</sub></i> register onto the stack                                                                                                                                        | PUSH R5                          | 0x46 05 00 00                  |
| Memory       | POP   | 0x47   | POP    | R <sub>dest</sub>  | pad                    | pad                    | Pops the value on top of the stack into $R_{dest}$ register                                                                                                                                                  | POP R6                           | 0x47 06 00 00                  |

## Deviation from week 1 ISA:

- 8 addressable registers for simplicity, numbered 0 7 (this is easily extensible, but tedious)
- Dedicated Instruction Pointer (IP) Register, because it's interesting (not addressable in ASM, but technically settable via JMP instructions)
- Addressable Stack Pointer (SP) Register, as register 7, to show an alternative technique to a dedicated register
- Von Neumann (aka Princeton) architecture instead of Harvard, because separate ROM is nice; the architecture becomes simpler to implement in LogiSim
- RAM is now 64K of ushorts (16-bit values), for a total of 128KB, to ease the machine implementation in LogiSim)
- ROM is now 64K of uints (32-bit values), for a total of 256KB, to ease the machine implementation in LogiSim)
- More ALU instructions (such as EQ/NEQ, GTE/LTE, GT/LT, etc.) to reduce JMP instructions, as it's simpler to implement ALU instructions than branching instructions
- Drop shifting instructions (SHL/SHR) for simplicity (we have MUL and DIV); this can be implemented as an optional exercise
- Some instructions are re-numbered (Memory section pushed down by one, due to COPY; also, PUSH/POP are moved down, to order the instructions in order they should be implemented)
- Some instruction names might've changed (mnemonics)